11bb76ff1Sjsg // SPDX-License-Identifier: MIT
21bb76ff1Sjsg /*
31bb76ff1Sjsg  * Copyright 2022 Advanced Micro Devices, Inc.
41bb76ff1Sjsg  *
51bb76ff1Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
61bb76ff1Sjsg  * copy of this software and associated documentation files (the "Software"),
71bb76ff1Sjsg  * to deal in the Software without restriction, including without limitation
81bb76ff1Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
91bb76ff1Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
101bb76ff1Sjsg  * Software is furnished to do so, subject to the following conditions:
111bb76ff1Sjsg  *
121bb76ff1Sjsg  * The above copyright notice and this permission notice shall be included in
131bb76ff1Sjsg  * all copies or substantial portions of the Software.
141bb76ff1Sjsg  *
151bb76ff1Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
161bb76ff1Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
171bb76ff1Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
181bb76ff1Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
191bb76ff1Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
201bb76ff1Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
211bb76ff1Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
221bb76ff1Sjsg  *
231bb76ff1Sjsg  * Authors: AMD
241bb76ff1Sjsg  *
251bb76ff1Sjsg  */
261bb76ff1Sjsg 
271bb76ff1Sjsg #include <drm/drm_atomic_helper.h>
281bb76ff1Sjsg #include <drm/drm_blend.h>
291bb76ff1Sjsg #include <drm/drm_gem_atomic_helper.h>
301bb76ff1Sjsg #include <drm/drm_plane_helper.h>
311bb76ff1Sjsg #include <drm/drm_fourcc.h>
321bb76ff1Sjsg 
331bb76ff1Sjsg #include "amdgpu.h"
341bb76ff1Sjsg #include "dal_asic_id.h"
351bb76ff1Sjsg #include "amdgpu_display.h"
361bb76ff1Sjsg #include "amdgpu_dm_trace.h"
371bb76ff1Sjsg #include "amdgpu_dm_plane.h"
381bb76ff1Sjsg #include "gc/gc_11_0_0_offset.h"
391bb76ff1Sjsg #include "gc/gc_11_0_0_sh_mask.h"
401bb76ff1Sjsg 
411bb76ff1Sjsg /*
421bb76ff1Sjsg  * TODO: these are currently initialized to rgb formats only.
431bb76ff1Sjsg  * For future use cases we should either initialize them dynamically based on
441bb76ff1Sjsg  * plane capabilities, or initialize this array to all formats, so internal drm
451bb76ff1Sjsg  * check will succeed, and let DC implement proper check
461bb76ff1Sjsg  */
471bb76ff1Sjsg static const uint32_t rgb_formats[] = {
481bb76ff1Sjsg 	DRM_FORMAT_XRGB8888,
491bb76ff1Sjsg 	DRM_FORMAT_ARGB8888,
501bb76ff1Sjsg 	DRM_FORMAT_RGBA8888,
511bb76ff1Sjsg 	DRM_FORMAT_XRGB2101010,
521bb76ff1Sjsg 	DRM_FORMAT_XBGR2101010,
531bb76ff1Sjsg 	DRM_FORMAT_ARGB2101010,
541bb76ff1Sjsg 	DRM_FORMAT_ABGR2101010,
551bb76ff1Sjsg 	DRM_FORMAT_XRGB16161616,
561bb76ff1Sjsg 	DRM_FORMAT_XBGR16161616,
571bb76ff1Sjsg 	DRM_FORMAT_ARGB16161616,
581bb76ff1Sjsg 	DRM_FORMAT_ABGR16161616,
591bb76ff1Sjsg 	DRM_FORMAT_XBGR8888,
601bb76ff1Sjsg 	DRM_FORMAT_ABGR8888,
611bb76ff1Sjsg 	DRM_FORMAT_RGB565,
621bb76ff1Sjsg };
631bb76ff1Sjsg 
641bb76ff1Sjsg static const uint32_t overlay_formats[] = {
651bb76ff1Sjsg 	DRM_FORMAT_XRGB8888,
661bb76ff1Sjsg 	DRM_FORMAT_ARGB8888,
671bb76ff1Sjsg 	DRM_FORMAT_RGBA8888,
681bb76ff1Sjsg 	DRM_FORMAT_XBGR8888,
691bb76ff1Sjsg 	DRM_FORMAT_ABGR8888,
70*f005ef32Sjsg 	DRM_FORMAT_RGB565,
71*f005ef32Sjsg 	DRM_FORMAT_NV21,
72*f005ef32Sjsg 	DRM_FORMAT_NV12,
73*f005ef32Sjsg 	DRM_FORMAT_P010
74*f005ef32Sjsg };
75*f005ef32Sjsg 
76*f005ef32Sjsg static const uint32_t video_formats[] = {
77*f005ef32Sjsg 	DRM_FORMAT_NV21,
78*f005ef32Sjsg 	DRM_FORMAT_NV12,
79*f005ef32Sjsg 	DRM_FORMAT_P010
801bb76ff1Sjsg };
811bb76ff1Sjsg 
821bb76ff1Sjsg static const u32 cursor_formats[] = {
831bb76ff1Sjsg 	DRM_FORMAT_ARGB8888
841bb76ff1Sjsg };
851bb76ff1Sjsg 
861bb76ff1Sjsg enum dm_micro_swizzle {
871bb76ff1Sjsg 	MICRO_SWIZZLE_Z = 0,
881bb76ff1Sjsg 	MICRO_SWIZZLE_S = 1,
891bb76ff1Sjsg 	MICRO_SWIZZLE_D = 2,
901bb76ff1Sjsg 	MICRO_SWIZZLE_R = 3
911bb76ff1Sjsg };
921bb76ff1Sjsg 
amdgpu_dm_plane_get_format_info(const struct drm_mode_fb_cmd2 * cmd)93*f005ef32Sjsg const struct drm_format_info *amdgpu_dm_plane_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
941bb76ff1Sjsg {
951bb76ff1Sjsg 	return amdgpu_lookup_format_info(cmd->pixel_format, cmd->modifier[0]);
961bb76ff1Sjsg }
971bb76ff1Sjsg 
amdgpu_dm_plane_fill_blending_from_plane_state(const struct drm_plane_state * plane_state,bool * per_pixel_alpha,bool * pre_multiplied_alpha,bool * global_alpha,int * global_alpha_value)98*f005ef32Sjsg void amdgpu_dm_plane_fill_blending_from_plane_state(const struct drm_plane_state *plane_state,
991bb76ff1Sjsg 			       bool *per_pixel_alpha, bool *pre_multiplied_alpha,
1001bb76ff1Sjsg 			       bool *global_alpha, int *global_alpha_value)
1011bb76ff1Sjsg {
1021bb76ff1Sjsg 	*per_pixel_alpha = false;
1031bb76ff1Sjsg 	*pre_multiplied_alpha = true;
1041bb76ff1Sjsg 	*global_alpha = false;
1051bb76ff1Sjsg 	*global_alpha_value = 0xff;
1061bb76ff1Sjsg 
1071bb76ff1Sjsg 	if (plane_state->plane->type != DRM_PLANE_TYPE_OVERLAY)
1081bb76ff1Sjsg 		return;
1091bb76ff1Sjsg 
1101bb76ff1Sjsg 	if (plane_state->pixel_blend_mode == DRM_MODE_BLEND_PREMULTI ||
1111bb76ff1Sjsg 		plane_state->pixel_blend_mode == DRM_MODE_BLEND_COVERAGE) {
1121bb76ff1Sjsg 		static const uint32_t alpha_formats[] = {
1131bb76ff1Sjsg 			DRM_FORMAT_ARGB8888,
1141bb76ff1Sjsg 			DRM_FORMAT_RGBA8888,
1151bb76ff1Sjsg 			DRM_FORMAT_ABGR8888,
116*f005ef32Sjsg 			DRM_FORMAT_ARGB2101010,
117*f005ef32Sjsg 			DRM_FORMAT_ABGR2101010,
118*f005ef32Sjsg 			DRM_FORMAT_ARGB16161616,
119*f005ef32Sjsg 			DRM_FORMAT_ABGR16161616,
120*f005ef32Sjsg 			DRM_FORMAT_ARGB16161616F,
1211bb76ff1Sjsg 		};
1221bb76ff1Sjsg 		uint32_t format = plane_state->fb->format->format;
1231bb76ff1Sjsg 		unsigned int i;
1241bb76ff1Sjsg 
1251bb76ff1Sjsg 		for (i = 0; i < ARRAY_SIZE(alpha_formats); ++i) {
1261bb76ff1Sjsg 			if (format == alpha_formats[i]) {
1271bb76ff1Sjsg 				*per_pixel_alpha = true;
1281bb76ff1Sjsg 				break;
1291bb76ff1Sjsg 			}
1301bb76ff1Sjsg 		}
1311bb76ff1Sjsg 
1321bb76ff1Sjsg 		if (*per_pixel_alpha && plane_state->pixel_blend_mode == DRM_MODE_BLEND_COVERAGE)
1331bb76ff1Sjsg 			*pre_multiplied_alpha = false;
1341bb76ff1Sjsg 	}
1351bb76ff1Sjsg 
1361bb76ff1Sjsg 	if (plane_state->alpha < 0xffff) {
1371bb76ff1Sjsg 		*global_alpha = true;
1381bb76ff1Sjsg 		*global_alpha_value = plane_state->alpha >> 8;
1391bb76ff1Sjsg 	}
1401bb76ff1Sjsg }
1411bb76ff1Sjsg 
add_modifier(uint64_t ** mods,uint64_t * size,uint64_t * cap,uint64_t mod)1421bb76ff1Sjsg static void add_modifier(uint64_t **mods, uint64_t *size, uint64_t *cap, uint64_t mod)
1431bb76ff1Sjsg {
1441bb76ff1Sjsg 	if (!*mods)
1451bb76ff1Sjsg 		return;
1461bb76ff1Sjsg 
1471bb76ff1Sjsg 	if (*cap - *size < 1) {
1481bb76ff1Sjsg 		uint64_t new_cap = *cap * 2;
1491bb76ff1Sjsg 		uint64_t *new_mods = kmalloc(new_cap * sizeof(uint64_t), GFP_KERNEL);
1501bb76ff1Sjsg 
1511bb76ff1Sjsg 		if (!new_mods) {
1521bb76ff1Sjsg 			kfree(*mods);
1531bb76ff1Sjsg 			*mods = NULL;
1541bb76ff1Sjsg 			return;
1551bb76ff1Sjsg 		}
1561bb76ff1Sjsg 
1571bb76ff1Sjsg 		memcpy(new_mods, *mods, sizeof(uint64_t) * *size);
1581bb76ff1Sjsg 		kfree(*mods);
1591bb76ff1Sjsg 		*mods = new_mods;
1601bb76ff1Sjsg 		*cap = new_cap;
1611bb76ff1Sjsg 	}
1621bb76ff1Sjsg 
1631bb76ff1Sjsg 	(*mods)[*size] = mod;
1641bb76ff1Sjsg 	*size += 1;
1651bb76ff1Sjsg }
1661bb76ff1Sjsg 
modifier_has_dcc(uint64_t modifier)1671bb76ff1Sjsg static bool modifier_has_dcc(uint64_t modifier)
1681bb76ff1Sjsg {
1691bb76ff1Sjsg 	return IS_AMD_FMT_MOD(modifier) && AMD_FMT_MOD_GET(DCC, modifier);
1701bb76ff1Sjsg }
1711bb76ff1Sjsg 
modifier_gfx9_swizzle_mode(uint64_t modifier)172*f005ef32Sjsg static unsigned int modifier_gfx9_swizzle_mode(uint64_t modifier)
1731bb76ff1Sjsg {
1741bb76ff1Sjsg 	if (modifier == DRM_FORMAT_MOD_LINEAR)
1751bb76ff1Sjsg 		return 0;
1761bb76ff1Sjsg 
1771bb76ff1Sjsg 	return AMD_FMT_MOD_GET(TILE, modifier);
1781bb76ff1Sjsg }
1791bb76ff1Sjsg 
fill_gfx8_tiling_info_from_flags(union dc_tiling_info * tiling_info,uint64_t tiling_flags)1801bb76ff1Sjsg static void fill_gfx8_tiling_info_from_flags(union dc_tiling_info *tiling_info,
1811bb76ff1Sjsg 				 uint64_t tiling_flags)
1821bb76ff1Sjsg {
1831bb76ff1Sjsg 	/* Fill GFX8 params */
1841bb76ff1Sjsg 	if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
1851bb76ff1Sjsg 		unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
1861bb76ff1Sjsg 
1871bb76ff1Sjsg 		bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
1881bb76ff1Sjsg 		bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
1891bb76ff1Sjsg 		mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
1901bb76ff1Sjsg 		tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
1911bb76ff1Sjsg 		num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
1921bb76ff1Sjsg 
1931bb76ff1Sjsg 		/* XXX fix me for VI */
1941bb76ff1Sjsg 		tiling_info->gfx8.num_banks = num_banks;
1951bb76ff1Sjsg 		tiling_info->gfx8.array_mode =
1961bb76ff1Sjsg 				DC_ARRAY_2D_TILED_THIN1;
1971bb76ff1Sjsg 		tiling_info->gfx8.tile_split = tile_split;
1981bb76ff1Sjsg 		tiling_info->gfx8.bank_width = bankw;
1991bb76ff1Sjsg 		tiling_info->gfx8.bank_height = bankh;
2001bb76ff1Sjsg 		tiling_info->gfx8.tile_aspect = mtaspect;
2011bb76ff1Sjsg 		tiling_info->gfx8.tile_mode =
2021bb76ff1Sjsg 				DC_ADDR_SURF_MICRO_TILING_DISPLAY;
2031bb76ff1Sjsg 	} else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
2041bb76ff1Sjsg 			== DC_ARRAY_1D_TILED_THIN1) {
2051bb76ff1Sjsg 		tiling_info->gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
2061bb76ff1Sjsg 	}
2071bb76ff1Sjsg 
2081bb76ff1Sjsg 	tiling_info->gfx8.pipe_config =
2091bb76ff1Sjsg 			AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
2101bb76ff1Sjsg }
2111bb76ff1Sjsg 
fill_gfx9_tiling_info_from_device(const struct amdgpu_device * adev,union dc_tiling_info * tiling_info)2121bb76ff1Sjsg static void fill_gfx9_tiling_info_from_device(const struct amdgpu_device *adev,
2131bb76ff1Sjsg 				  union dc_tiling_info *tiling_info)
2141bb76ff1Sjsg {
2151bb76ff1Sjsg 	/* Fill GFX9 params */
2161bb76ff1Sjsg 	tiling_info->gfx9.num_pipes =
2171bb76ff1Sjsg 		adev->gfx.config.gb_addr_config_fields.num_pipes;
2181bb76ff1Sjsg 	tiling_info->gfx9.num_banks =
2191bb76ff1Sjsg 		adev->gfx.config.gb_addr_config_fields.num_banks;
2201bb76ff1Sjsg 	tiling_info->gfx9.pipe_interleave =
2211bb76ff1Sjsg 		adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
2221bb76ff1Sjsg 	tiling_info->gfx9.num_shader_engines =
2231bb76ff1Sjsg 		adev->gfx.config.gb_addr_config_fields.num_se;
2241bb76ff1Sjsg 	tiling_info->gfx9.max_compressed_frags =
2251bb76ff1Sjsg 		adev->gfx.config.gb_addr_config_fields.max_compress_frags;
2261bb76ff1Sjsg 	tiling_info->gfx9.num_rb_per_se =
2271bb76ff1Sjsg 		adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
2281bb76ff1Sjsg 	tiling_info->gfx9.shaderEnable = 1;
2291bb76ff1Sjsg 	if (adev->ip_versions[GC_HWIP][0] >= IP_VERSION(10, 3, 0))
2301bb76ff1Sjsg 		tiling_info->gfx9.num_pkrs = adev->gfx.config.gb_addr_config_fields.num_pkrs;
2311bb76ff1Sjsg }
2321bb76ff1Sjsg 
fill_gfx9_tiling_info_from_modifier(const struct amdgpu_device * adev,union dc_tiling_info * tiling_info,uint64_t modifier)2331bb76ff1Sjsg static void fill_gfx9_tiling_info_from_modifier(const struct amdgpu_device *adev,
2341bb76ff1Sjsg 				    union dc_tiling_info *tiling_info,
2351bb76ff1Sjsg 				    uint64_t modifier)
2361bb76ff1Sjsg {
2371bb76ff1Sjsg 	unsigned int mod_bank_xor_bits = AMD_FMT_MOD_GET(BANK_XOR_BITS, modifier);
2381bb76ff1Sjsg 	unsigned int mod_pipe_xor_bits = AMD_FMT_MOD_GET(PIPE_XOR_BITS, modifier);
2391bb76ff1Sjsg 	unsigned int pkrs_log2 = AMD_FMT_MOD_GET(PACKERS, modifier);
2401bb76ff1Sjsg 	unsigned int pipes_log2;
2411bb76ff1Sjsg 
2421bb76ff1Sjsg 	pipes_log2 = min(5u, mod_pipe_xor_bits);
2431bb76ff1Sjsg 
2441bb76ff1Sjsg 	fill_gfx9_tiling_info_from_device(adev, tiling_info);
2451bb76ff1Sjsg 
2461bb76ff1Sjsg 	if (!IS_AMD_FMT_MOD(modifier))
2471bb76ff1Sjsg 		return;
2481bb76ff1Sjsg 
2491bb76ff1Sjsg 	tiling_info->gfx9.num_pipes = 1u << pipes_log2;
2501bb76ff1Sjsg 	tiling_info->gfx9.num_shader_engines = 1u << (mod_pipe_xor_bits - pipes_log2);
2511bb76ff1Sjsg 
2521bb76ff1Sjsg 	if (adev->family >= AMDGPU_FAMILY_NV) {
2531bb76ff1Sjsg 		tiling_info->gfx9.num_pkrs = 1u << pkrs_log2;
2541bb76ff1Sjsg 	} else {
2551bb76ff1Sjsg 		tiling_info->gfx9.num_banks = 1u << mod_bank_xor_bits;
2561bb76ff1Sjsg 
2571bb76ff1Sjsg 		/* for DCC we know it isn't rb aligned, so rb_per_se doesn't matter. */
2581bb76ff1Sjsg 	}
2591bb76ff1Sjsg }
2601bb76ff1Sjsg 
validate_dcc(struct amdgpu_device * adev,const enum surface_pixel_format format,const enum dc_rotation_angle rotation,const union dc_tiling_info * tiling_info,const struct dc_plane_dcc_param * dcc,const struct dc_plane_address * address,const struct plane_size * plane_size)2611bb76ff1Sjsg static int validate_dcc(struct amdgpu_device *adev,
2621bb76ff1Sjsg 	     const enum surface_pixel_format format,
2631bb76ff1Sjsg 	     const enum dc_rotation_angle rotation,
2641bb76ff1Sjsg 	     const union dc_tiling_info *tiling_info,
2651bb76ff1Sjsg 	     const struct dc_plane_dcc_param *dcc,
2661bb76ff1Sjsg 	     const struct dc_plane_address *address,
2671bb76ff1Sjsg 	     const struct plane_size *plane_size)
2681bb76ff1Sjsg {
2691bb76ff1Sjsg 	struct dc *dc = adev->dm.dc;
2701bb76ff1Sjsg 	struct dc_dcc_surface_param input;
2711bb76ff1Sjsg 	struct dc_surface_dcc_cap output;
2721bb76ff1Sjsg 
2731bb76ff1Sjsg 	memset(&input, 0, sizeof(input));
2741bb76ff1Sjsg 	memset(&output, 0, sizeof(output));
2751bb76ff1Sjsg 
2761bb76ff1Sjsg 	if (!dcc->enable)
2771bb76ff1Sjsg 		return 0;
2781bb76ff1Sjsg 
2791bb76ff1Sjsg 	if (format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN ||
2801bb76ff1Sjsg 	    !dc->cap_funcs.get_dcc_compression_cap)
2811bb76ff1Sjsg 		return -EINVAL;
2821bb76ff1Sjsg 
2831bb76ff1Sjsg 	input.format = format;
2841bb76ff1Sjsg 	input.surface_size.width = plane_size->surface_size.width;
2851bb76ff1Sjsg 	input.surface_size.height = plane_size->surface_size.height;
2861bb76ff1Sjsg 	input.swizzle_mode = tiling_info->gfx9.swizzle;
2871bb76ff1Sjsg 
2881bb76ff1Sjsg 	if (rotation == ROTATION_ANGLE_0 || rotation == ROTATION_ANGLE_180)
2891bb76ff1Sjsg 		input.scan = SCAN_DIRECTION_HORIZONTAL;
2901bb76ff1Sjsg 	else if (rotation == ROTATION_ANGLE_90 || rotation == ROTATION_ANGLE_270)
2911bb76ff1Sjsg 		input.scan = SCAN_DIRECTION_VERTICAL;
2921bb76ff1Sjsg 
2931bb76ff1Sjsg 	if (!dc->cap_funcs.get_dcc_compression_cap(dc, &input, &output))
2941bb76ff1Sjsg 		return -EINVAL;
2951bb76ff1Sjsg 
2961bb76ff1Sjsg 	if (!output.capable)
2971bb76ff1Sjsg 		return -EINVAL;
2981bb76ff1Sjsg 
2991bb76ff1Sjsg 	if (dcc->independent_64b_blks == 0 &&
3001bb76ff1Sjsg 	    output.grph.rgb.independent_64b_blks != 0)
3011bb76ff1Sjsg 		return -EINVAL;
3021bb76ff1Sjsg 
3031bb76ff1Sjsg 	return 0;
3041bb76ff1Sjsg }
3051bb76ff1Sjsg 
fill_gfx9_plane_attributes_from_modifiers(struct amdgpu_device * adev,const struct amdgpu_framebuffer * afb,const enum surface_pixel_format format,const enum dc_rotation_angle rotation,const struct plane_size * plane_size,union dc_tiling_info * tiling_info,struct dc_plane_dcc_param * dcc,struct dc_plane_address * address,const bool force_disable_dcc)3061bb76ff1Sjsg static int fill_gfx9_plane_attributes_from_modifiers(struct amdgpu_device *adev,
3071bb76ff1Sjsg 					  const struct amdgpu_framebuffer *afb,
3081bb76ff1Sjsg 					  const enum surface_pixel_format format,
3091bb76ff1Sjsg 					  const enum dc_rotation_angle rotation,
3101bb76ff1Sjsg 					  const struct plane_size *plane_size,
3111bb76ff1Sjsg 					  union dc_tiling_info *tiling_info,
3121bb76ff1Sjsg 					  struct dc_plane_dcc_param *dcc,
3131bb76ff1Sjsg 					  struct dc_plane_address *address,
3141bb76ff1Sjsg 					  const bool force_disable_dcc)
3151bb76ff1Sjsg {
3161bb76ff1Sjsg 	const uint64_t modifier = afb->base.modifier;
3171bb76ff1Sjsg 	int ret = 0;
3181bb76ff1Sjsg 
3191bb76ff1Sjsg 	fill_gfx9_tiling_info_from_modifier(adev, tiling_info, modifier);
3201bb76ff1Sjsg 	tiling_info->gfx9.swizzle = modifier_gfx9_swizzle_mode(modifier);
3211bb76ff1Sjsg 
3221bb76ff1Sjsg 	if (modifier_has_dcc(modifier) && !force_disable_dcc) {
3231bb76ff1Sjsg 		uint64_t dcc_address = afb->address + afb->base.offsets[1];
3241bb76ff1Sjsg 		bool independent_64b_blks = AMD_FMT_MOD_GET(DCC_INDEPENDENT_64B, modifier);
3251bb76ff1Sjsg 		bool independent_128b_blks = AMD_FMT_MOD_GET(DCC_INDEPENDENT_128B, modifier);
3261bb76ff1Sjsg 
3271bb76ff1Sjsg 		dcc->enable = 1;
3281bb76ff1Sjsg 		dcc->meta_pitch = afb->base.pitches[1];
3291bb76ff1Sjsg 		dcc->independent_64b_blks = independent_64b_blks;
3301bb76ff1Sjsg 		if (AMD_FMT_MOD_GET(TILE_VERSION, modifier) >= AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) {
3311bb76ff1Sjsg 			if (independent_64b_blks && independent_128b_blks)
3321bb76ff1Sjsg 				dcc->dcc_ind_blk = hubp_ind_block_64b_no_128bcl;
3331bb76ff1Sjsg 			else if (independent_128b_blks)
3341bb76ff1Sjsg 				dcc->dcc_ind_blk = hubp_ind_block_128b;
3351bb76ff1Sjsg 			else if (independent_64b_blks && !independent_128b_blks)
3361bb76ff1Sjsg 				dcc->dcc_ind_blk = hubp_ind_block_64b;
3371bb76ff1Sjsg 			else
3381bb76ff1Sjsg 				dcc->dcc_ind_blk = hubp_ind_block_unconstrained;
3391bb76ff1Sjsg 		} else {
3401bb76ff1Sjsg 			if (independent_64b_blks)
3411bb76ff1Sjsg 				dcc->dcc_ind_blk = hubp_ind_block_64b;
3421bb76ff1Sjsg 			else
3431bb76ff1Sjsg 				dcc->dcc_ind_blk = hubp_ind_block_unconstrained;
3441bb76ff1Sjsg 		}
3451bb76ff1Sjsg 
3461bb76ff1Sjsg 		address->grph.meta_addr.low_part = lower_32_bits(dcc_address);
3471bb76ff1Sjsg 		address->grph.meta_addr.high_part = upper_32_bits(dcc_address);
3481bb76ff1Sjsg 	}
3491bb76ff1Sjsg 
3501bb76ff1Sjsg 	ret = validate_dcc(adev, format, rotation, tiling_info, dcc, address, plane_size);
3511bb76ff1Sjsg 	if (ret)
3521bb76ff1Sjsg 		drm_dbg_kms(adev_to_drm(adev), "validate_dcc: returned error: %d\n", ret);
3531bb76ff1Sjsg 
3541bb76ff1Sjsg 	return ret;
3551bb76ff1Sjsg }
3561bb76ff1Sjsg 
add_gfx10_1_modifiers(const struct amdgpu_device * adev,uint64_t ** mods,uint64_t * size,uint64_t * capacity)3571bb76ff1Sjsg static void add_gfx10_1_modifiers(const struct amdgpu_device *adev,
3581bb76ff1Sjsg 		      uint64_t **mods, uint64_t *size, uint64_t *capacity)
3591bb76ff1Sjsg {
3601bb76ff1Sjsg 	int pipe_xor_bits = ilog2(adev->gfx.config.gb_addr_config_fields.num_pipes);
3611bb76ff1Sjsg 
3621bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
3631bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
3641bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10) |
3651bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
3661bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC, 1) |
3671bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
3681bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
3691bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B));
3701bb76ff1Sjsg 
3711bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
3721bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
3731bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10) |
3741bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
3751bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC, 1) |
3761bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_RETILE, 1) |
3771bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
3781bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
3791bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B));
3801bb76ff1Sjsg 
3811bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
3821bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
3831bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10) |
3841bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits));
3851bb76ff1Sjsg 
3861bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
3871bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
3881bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10) |
3891bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits));
3901bb76ff1Sjsg 
3911bb76ff1Sjsg 
3921bb76ff1Sjsg 	/* Only supported for 64bpp, will be filtered in dm_plane_format_mod_supported */
3931bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
3941bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D) |
3951bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
3961bb76ff1Sjsg 
3971bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
3981bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S) |
3991bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
4001bb76ff1Sjsg }
4011bb76ff1Sjsg 
add_gfx9_modifiers(const struct amdgpu_device * adev,uint64_t ** mods,uint64_t * size,uint64_t * capacity)4021bb76ff1Sjsg static void add_gfx9_modifiers(const struct amdgpu_device *adev,
4031bb76ff1Sjsg 		   uint64_t **mods, uint64_t *size, uint64_t *capacity)
4041bb76ff1Sjsg {
4051bb76ff1Sjsg 	int pipes = ilog2(adev->gfx.config.gb_addr_config_fields.num_pipes);
4061bb76ff1Sjsg 	int pipe_xor_bits = min(8, pipes +
4071bb76ff1Sjsg 				ilog2(adev->gfx.config.gb_addr_config_fields.num_se));
4081bb76ff1Sjsg 	int bank_xor_bits = min(8 - pipe_xor_bits,
4091bb76ff1Sjsg 				ilog2(adev->gfx.config.gb_addr_config_fields.num_banks));
4101bb76ff1Sjsg 	int rb = ilog2(adev->gfx.config.gb_addr_config_fields.num_se) +
4111bb76ff1Sjsg 		 ilog2(adev->gfx.config.gb_addr_config_fields.num_rb_per_se);
4121bb76ff1Sjsg 
4131bb76ff1Sjsg 
4141bb76ff1Sjsg 	if (adev->family == AMDGPU_FAMILY_RV) {
4151bb76ff1Sjsg 		/* Raven2 and later */
4161bb76ff1Sjsg 		bool has_constant_encode = adev->asic_type > CHIP_RAVEN || adev->external_rev_id >= 0x81;
4171bb76ff1Sjsg 
4181bb76ff1Sjsg 		/*
4191bb76ff1Sjsg 		 * No _D DCC swizzles yet because we only allow 32bpp, which
4201bb76ff1Sjsg 		 * doesn't support _D on DCN
4211bb76ff1Sjsg 		 */
4221bb76ff1Sjsg 
4231bb76ff1Sjsg 		if (has_constant_encode) {
4241bb76ff1Sjsg 			add_modifier(mods, size, capacity, AMD_FMT_MOD |
4251bb76ff1Sjsg 				    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
4261bb76ff1Sjsg 				    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
4271bb76ff1Sjsg 				    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
4281bb76ff1Sjsg 				    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits) |
4291bb76ff1Sjsg 				    AMD_FMT_MOD_SET(DCC, 1) |
4301bb76ff1Sjsg 				    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
4311bb76ff1Sjsg 				    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B) |
4321bb76ff1Sjsg 				    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1));
4331bb76ff1Sjsg 		}
4341bb76ff1Sjsg 
4351bb76ff1Sjsg 		add_modifier(mods, size, capacity, AMD_FMT_MOD |
4361bb76ff1Sjsg 			    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
4371bb76ff1Sjsg 			    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
4381bb76ff1Sjsg 			    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
4391bb76ff1Sjsg 			    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits) |
4401bb76ff1Sjsg 			    AMD_FMT_MOD_SET(DCC, 1) |
4411bb76ff1Sjsg 			    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
4421bb76ff1Sjsg 			    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B) |
4431bb76ff1Sjsg 			    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 0));
4441bb76ff1Sjsg 
4451bb76ff1Sjsg 		if (has_constant_encode) {
4461bb76ff1Sjsg 			add_modifier(mods, size, capacity, AMD_FMT_MOD |
4471bb76ff1Sjsg 				    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
4481bb76ff1Sjsg 				    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
4491bb76ff1Sjsg 				    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
4501bb76ff1Sjsg 				    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits) |
4511bb76ff1Sjsg 				    AMD_FMT_MOD_SET(DCC, 1) |
4521bb76ff1Sjsg 				    AMD_FMT_MOD_SET(DCC_RETILE, 1) |
4531bb76ff1Sjsg 				    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
4541bb76ff1Sjsg 				    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B) |
4551bb76ff1Sjsg 
4561bb76ff1Sjsg 				    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
4571bb76ff1Sjsg 				    AMD_FMT_MOD_SET(RB, rb) |
4581bb76ff1Sjsg 				    AMD_FMT_MOD_SET(PIPE, pipes));
4591bb76ff1Sjsg 		}
4601bb76ff1Sjsg 
4611bb76ff1Sjsg 		add_modifier(mods, size, capacity, AMD_FMT_MOD |
4621bb76ff1Sjsg 			    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
4631bb76ff1Sjsg 			    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
4641bb76ff1Sjsg 			    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
4651bb76ff1Sjsg 			    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits) |
4661bb76ff1Sjsg 			    AMD_FMT_MOD_SET(DCC, 1) |
4671bb76ff1Sjsg 			    AMD_FMT_MOD_SET(DCC_RETILE, 1) |
4681bb76ff1Sjsg 			    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
4691bb76ff1Sjsg 			    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B) |
4701bb76ff1Sjsg 			    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 0) |
4711bb76ff1Sjsg 			    AMD_FMT_MOD_SET(RB, rb) |
4721bb76ff1Sjsg 			    AMD_FMT_MOD_SET(PIPE, pipes));
4731bb76ff1Sjsg 	}
4741bb76ff1Sjsg 
4751bb76ff1Sjsg 	/*
4761bb76ff1Sjsg 	 * Only supported for 64bpp on Raven, will be filtered on format in
4771bb76ff1Sjsg 	 * dm_plane_format_mod_supported.
4781bb76ff1Sjsg 	 */
4791bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
4801bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D_X) |
4811bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
4821bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
4831bb76ff1Sjsg 		    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits));
4841bb76ff1Sjsg 
4851bb76ff1Sjsg 	if (adev->family == AMDGPU_FAMILY_RV) {
4861bb76ff1Sjsg 		add_modifier(mods, size, capacity, AMD_FMT_MOD |
4871bb76ff1Sjsg 			    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
4881bb76ff1Sjsg 			    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9) |
4891bb76ff1Sjsg 			    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
4901bb76ff1Sjsg 			    AMD_FMT_MOD_SET(BANK_XOR_BITS, bank_xor_bits));
4911bb76ff1Sjsg 	}
4921bb76ff1Sjsg 
4931bb76ff1Sjsg 	/*
4941bb76ff1Sjsg 	 * Only supported for 64bpp on Raven, will be filtered on format in
4951bb76ff1Sjsg 	 * dm_plane_format_mod_supported.
4961bb76ff1Sjsg 	 */
4971bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
4981bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D) |
4991bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
5001bb76ff1Sjsg 
5011bb76ff1Sjsg 	if (adev->family == AMDGPU_FAMILY_RV) {
5021bb76ff1Sjsg 		add_modifier(mods, size, capacity, AMD_FMT_MOD |
5031bb76ff1Sjsg 			    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S) |
5041bb76ff1Sjsg 			    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
5051bb76ff1Sjsg 	}
5061bb76ff1Sjsg }
5071bb76ff1Sjsg 
add_gfx10_3_modifiers(const struct amdgpu_device * adev,uint64_t ** mods,uint64_t * size,uint64_t * capacity)5081bb76ff1Sjsg static void add_gfx10_3_modifiers(const struct amdgpu_device *adev,
5091bb76ff1Sjsg 		      uint64_t **mods, uint64_t *size, uint64_t *capacity)
5101bb76ff1Sjsg {
5111bb76ff1Sjsg 	int pipe_xor_bits = ilog2(adev->gfx.config.gb_addr_config_fields.num_pipes);
5121bb76ff1Sjsg 	int pkrs = ilog2(adev->gfx.config.gb_addr_config_fields.num_pkrs);
5131bb76ff1Sjsg 
5141bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
5151bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
5161bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) |
5171bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
5181bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PACKERS, pkrs) |
5191bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC, 1) |
5201bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
5211bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
5221bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
5231bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B));
5241bb76ff1Sjsg 
5251bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
5261bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
5271bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) |
5281bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
5291bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PACKERS, pkrs) |
5301bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC, 1) |
5311bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
5321bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
5331bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_128B));
5341bb76ff1Sjsg 
5351bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
5361bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
5371bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) |
5381bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
5391bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PACKERS, pkrs) |
5401bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC, 1) |
5411bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_RETILE, 1) |
5421bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
5431bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
5441bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
5451bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B));
5461bb76ff1Sjsg 
5471bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
5481bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
5491bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) |
5501bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
5511bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PACKERS, pkrs) |
5521bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC, 1) |
5531bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_RETILE, 1) |
5541bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_CONSTANT_ENCODE, 1) |
5551bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
5561bb76ff1Sjsg 		    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_128B));
5571bb76ff1Sjsg 
5581bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
5591bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_R_X) |
5601bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) |
5611bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
5621bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PACKERS, pkrs));
5631bb76ff1Sjsg 
5641bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
5651bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S_X) |
5661bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS) |
5671bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
5681bb76ff1Sjsg 		    AMD_FMT_MOD_SET(PACKERS, pkrs));
5691bb76ff1Sjsg 
5701bb76ff1Sjsg 	/* Only supported for 64bpp, will be filtered in dm_plane_format_mod_supported */
5711bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
5721bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D) |
5731bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
5741bb76ff1Sjsg 
5751bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
5761bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_S) |
5771bb76ff1Sjsg 		    AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX9));
5781bb76ff1Sjsg }
5791bb76ff1Sjsg 
add_gfx11_modifiers(struct amdgpu_device * adev,uint64_t ** mods,uint64_t * size,uint64_t * capacity)5801bb76ff1Sjsg static void add_gfx11_modifiers(struct amdgpu_device *adev,
5811bb76ff1Sjsg 		      uint64_t **mods, uint64_t *size, uint64_t *capacity)
5821bb76ff1Sjsg {
5831bb76ff1Sjsg 	int num_pipes = 0;
5841bb76ff1Sjsg 	int pipe_xor_bits = 0;
5851bb76ff1Sjsg 	int num_pkrs = 0;
5861bb76ff1Sjsg 	int pkrs = 0;
5871bb76ff1Sjsg 	u32 gb_addr_config;
5881bb76ff1Sjsg 	u8 i = 0;
589*f005ef32Sjsg 	unsigned int swizzle_r_x;
5901bb76ff1Sjsg 	uint64_t modifier_r_x;
5911bb76ff1Sjsg 	uint64_t modifier_dcc_best;
5921bb76ff1Sjsg 	uint64_t modifier_dcc_4k;
5931bb76ff1Sjsg 
5941bb76ff1Sjsg 	/* TODO: GFX11 IP HW init hasnt finish and we get zero if we read from
5951bb76ff1Sjsg 	 * adev->gfx.config.gb_addr_config_fields.num_{pkrs,pipes}
5961bb76ff1Sjsg 	 */
5971bb76ff1Sjsg 	gb_addr_config = RREG32_SOC15(GC, 0, regGB_ADDR_CONFIG);
5981bb76ff1Sjsg 	ASSERT(gb_addr_config != 0);
5991bb76ff1Sjsg 
6001bb76ff1Sjsg 	num_pkrs = 1 << REG_GET_FIELD(gb_addr_config, GB_ADDR_CONFIG, NUM_PKRS);
6011bb76ff1Sjsg 	pkrs = ilog2(num_pkrs);
6021bb76ff1Sjsg 	num_pipes = 1 << REG_GET_FIELD(gb_addr_config, GB_ADDR_CONFIG, NUM_PIPES);
6031bb76ff1Sjsg 	pipe_xor_bits = ilog2(num_pipes);
6041bb76ff1Sjsg 
6051bb76ff1Sjsg 	for (i = 0; i < 2; i++) {
6061bb76ff1Sjsg 		/* Insert the best one first. */
6071bb76ff1Sjsg 		/* R_X swizzle modes are the best for rendering and DCC requires them. */
6081bb76ff1Sjsg 		if (num_pipes > 16)
6091bb76ff1Sjsg 			swizzle_r_x = !i ? AMD_FMT_MOD_TILE_GFX11_256K_R_X : AMD_FMT_MOD_TILE_GFX9_64K_R_X;
6101bb76ff1Sjsg 		else
6111bb76ff1Sjsg 			swizzle_r_x = !i ? AMD_FMT_MOD_TILE_GFX9_64K_R_X : AMD_FMT_MOD_TILE_GFX11_256K_R_X;
6121bb76ff1Sjsg 
6131bb76ff1Sjsg 		modifier_r_x = AMD_FMT_MOD |
6141bb76ff1Sjsg 			       AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX11) |
6151bb76ff1Sjsg 			       AMD_FMT_MOD_SET(PIPE_XOR_BITS, pipe_xor_bits) |
6161bb76ff1Sjsg 			       AMD_FMT_MOD_SET(TILE, swizzle_r_x) |
6171bb76ff1Sjsg 			       AMD_FMT_MOD_SET(PACKERS, pkrs);
6181bb76ff1Sjsg 
6191bb76ff1Sjsg 		/* DCC_CONSTANT_ENCODE is not set because it can't vary with gfx11 (it's implied to be 1). */
6201bb76ff1Sjsg 		modifier_dcc_best = modifier_r_x | AMD_FMT_MOD_SET(DCC, 1) |
6211bb76ff1Sjsg 				    AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 0) |
6221bb76ff1Sjsg 				    AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
6231bb76ff1Sjsg 				    AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_128B);
6241bb76ff1Sjsg 
6251bb76ff1Sjsg 		/* DCC settings for 4K and greater resolutions. (required by display hw) */
6261bb76ff1Sjsg 		modifier_dcc_4k = modifier_r_x | AMD_FMT_MOD_SET(DCC, 1) |
6271bb76ff1Sjsg 				  AMD_FMT_MOD_SET(DCC_INDEPENDENT_64B, 1) |
6281bb76ff1Sjsg 				  AMD_FMT_MOD_SET(DCC_INDEPENDENT_128B, 1) |
6291bb76ff1Sjsg 				  AMD_FMT_MOD_SET(DCC_MAX_COMPRESSED_BLOCK, AMD_FMT_MOD_DCC_BLOCK_64B);
6301bb76ff1Sjsg 
6311bb76ff1Sjsg 		add_modifier(mods, size, capacity, modifier_dcc_best);
6321bb76ff1Sjsg 		add_modifier(mods, size, capacity, modifier_dcc_4k);
6331bb76ff1Sjsg 
6341bb76ff1Sjsg 		add_modifier(mods, size, capacity, modifier_dcc_best | AMD_FMT_MOD_SET(DCC_RETILE, 1));
6351bb76ff1Sjsg 		add_modifier(mods, size, capacity, modifier_dcc_4k | AMD_FMT_MOD_SET(DCC_RETILE, 1));
6361bb76ff1Sjsg 
6371bb76ff1Sjsg 		add_modifier(mods, size, capacity, modifier_r_x);
6381bb76ff1Sjsg 	}
6391bb76ff1Sjsg 
6401bb76ff1Sjsg 	add_modifier(mods, size, capacity, AMD_FMT_MOD |
6411bb76ff1Sjsg 			AMD_FMT_MOD_SET(TILE_VERSION, AMD_FMT_MOD_TILE_VER_GFX11) |
6421bb76ff1Sjsg 			AMD_FMT_MOD_SET(TILE, AMD_FMT_MOD_TILE_GFX9_64K_D));
6431bb76ff1Sjsg }
6441bb76ff1Sjsg 
get_plane_modifiers(struct amdgpu_device * adev,unsigned int plane_type,uint64_t ** mods)6451bb76ff1Sjsg static int get_plane_modifiers(struct amdgpu_device *adev, unsigned int plane_type, uint64_t **mods)
6461bb76ff1Sjsg {
6471bb76ff1Sjsg 	uint64_t size = 0, capacity = 128;
6481bb76ff1Sjsg 	*mods = NULL;
6491bb76ff1Sjsg 
6501bb76ff1Sjsg 	/* We have not hooked up any pre-GFX9 modifiers. */
6511bb76ff1Sjsg 	if (adev->family < AMDGPU_FAMILY_AI)
6521bb76ff1Sjsg 		return 0;
6531bb76ff1Sjsg 
6541bb76ff1Sjsg 	*mods = kmalloc(capacity * sizeof(uint64_t), GFP_KERNEL);
6551bb76ff1Sjsg 
6561bb76ff1Sjsg 	if (plane_type == DRM_PLANE_TYPE_CURSOR) {
6571bb76ff1Sjsg 		add_modifier(mods, &size, &capacity, DRM_FORMAT_MOD_LINEAR);
6581bb76ff1Sjsg 		add_modifier(mods, &size, &capacity, DRM_FORMAT_MOD_INVALID);
6591bb76ff1Sjsg 		return *mods ? 0 : -ENOMEM;
6601bb76ff1Sjsg 	}
6611bb76ff1Sjsg 
6621bb76ff1Sjsg 	switch (adev->family) {
6631bb76ff1Sjsg 	case AMDGPU_FAMILY_AI:
6641bb76ff1Sjsg 	case AMDGPU_FAMILY_RV:
6651bb76ff1Sjsg 		add_gfx9_modifiers(adev, mods, &size, &capacity);
6661bb76ff1Sjsg 		break;
6671bb76ff1Sjsg 	case AMDGPU_FAMILY_NV:
6681bb76ff1Sjsg 	case AMDGPU_FAMILY_VGH:
6691bb76ff1Sjsg 	case AMDGPU_FAMILY_YC:
6701bb76ff1Sjsg 	case AMDGPU_FAMILY_GC_10_3_6:
6711bb76ff1Sjsg 	case AMDGPU_FAMILY_GC_10_3_7:
6721bb76ff1Sjsg 		if (adev->ip_versions[GC_HWIP][0] >= IP_VERSION(10, 3, 0))
6731bb76ff1Sjsg 			add_gfx10_3_modifiers(adev, mods, &size, &capacity);
6741bb76ff1Sjsg 		else
6751bb76ff1Sjsg 			add_gfx10_1_modifiers(adev, mods, &size, &capacity);
6761bb76ff1Sjsg 		break;
6771bb76ff1Sjsg 	case AMDGPU_FAMILY_GC_11_0_0:
6781bb76ff1Sjsg 	case AMDGPU_FAMILY_GC_11_0_1:
6791bb76ff1Sjsg 		add_gfx11_modifiers(adev, mods, &size, &capacity);
6801bb76ff1Sjsg 		break;
6811bb76ff1Sjsg 	}
6821bb76ff1Sjsg 
6831bb76ff1Sjsg 	add_modifier(mods, &size, &capacity, DRM_FORMAT_MOD_LINEAR);
6841bb76ff1Sjsg 
6851bb76ff1Sjsg 	/* INVALID marks the end of the list. */
6861bb76ff1Sjsg 	add_modifier(mods, &size, &capacity, DRM_FORMAT_MOD_INVALID);
6871bb76ff1Sjsg 
6881bb76ff1Sjsg 	if (!*mods)
6891bb76ff1Sjsg 		return -ENOMEM;
6901bb76ff1Sjsg 
6911bb76ff1Sjsg 	return 0;
6921bb76ff1Sjsg }
6931bb76ff1Sjsg 
get_plane_formats(const struct drm_plane * plane,const struct dc_plane_cap * plane_cap,uint32_t * formats,int max_formats)6941bb76ff1Sjsg static int get_plane_formats(const struct drm_plane *plane,
6951bb76ff1Sjsg 			     const struct dc_plane_cap *plane_cap,
6961bb76ff1Sjsg 			     uint32_t *formats, int max_formats)
6971bb76ff1Sjsg {
6981bb76ff1Sjsg 	int i, num_formats = 0;
6991bb76ff1Sjsg 
7001bb76ff1Sjsg 	/*
7011bb76ff1Sjsg 	 * TODO: Query support for each group of formats directly from
7021bb76ff1Sjsg 	 * DC plane caps. This will require adding more formats to the
7031bb76ff1Sjsg 	 * caps list.
7041bb76ff1Sjsg 	 */
7051bb76ff1Sjsg 
706*f005ef32Sjsg 	if (plane->type == DRM_PLANE_TYPE_PRIMARY ||
707*f005ef32Sjsg 		(plane_cap && plane_cap->type == DC_PLANE_TYPE_DCN_UNIVERSAL && plane->type != DRM_PLANE_TYPE_CURSOR)) {
7081bb76ff1Sjsg 		for (i = 0; i < ARRAY_SIZE(rgb_formats); ++i) {
7091bb76ff1Sjsg 			if (num_formats >= max_formats)
7101bb76ff1Sjsg 				break;
7111bb76ff1Sjsg 
7121bb76ff1Sjsg 			formats[num_formats++] = rgb_formats[i];
7131bb76ff1Sjsg 		}
7141bb76ff1Sjsg 
7151bb76ff1Sjsg 		if (plane_cap && plane_cap->pixel_format_support.nv12)
7161bb76ff1Sjsg 			formats[num_formats++] = DRM_FORMAT_NV12;
7171bb76ff1Sjsg 		if (plane_cap && plane_cap->pixel_format_support.p010)
7181bb76ff1Sjsg 			formats[num_formats++] = DRM_FORMAT_P010;
7191bb76ff1Sjsg 		if (plane_cap && plane_cap->pixel_format_support.fp16) {
7201bb76ff1Sjsg 			formats[num_formats++] = DRM_FORMAT_XRGB16161616F;
7211bb76ff1Sjsg 			formats[num_formats++] = DRM_FORMAT_ARGB16161616F;
7221bb76ff1Sjsg 			formats[num_formats++] = DRM_FORMAT_XBGR16161616F;
7231bb76ff1Sjsg 			formats[num_formats++] = DRM_FORMAT_ABGR16161616F;
7241bb76ff1Sjsg 		}
725*f005ef32Sjsg 	} else {
726*f005ef32Sjsg 		switch (plane->type) {
7271bb76ff1Sjsg 		case DRM_PLANE_TYPE_OVERLAY:
7281bb76ff1Sjsg 			for (i = 0; i < ARRAY_SIZE(overlay_formats); ++i) {
7291bb76ff1Sjsg 				if (num_formats >= max_formats)
7301bb76ff1Sjsg 					break;
7311bb76ff1Sjsg 
7321bb76ff1Sjsg 				formats[num_formats++] = overlay_formats[i];
7331bb76ff1Sjsg 			}
7341bb76ff1Sjsg 			break;
7351bb76ff1Sjsg 
7361bb76ff1Sjsg 		case DRM_PLANE_TYPE_CURSOR:
7371bb76ff1Sjsg 			for (i = 0; i < ARRAY_SIZE(cursor_formats); ++i) {
7381bb76ff1Sjsg 				if (num_formats >= max_formats)
7391bb76ff1Sjsg 					break;
7401bb76ff1Sjsg 
7411bb76ff1Sjsg 				formats[num_formats++] = cursor_formats[i];
7421bb76ff1Sjsg 			}
7431bb76ff1Sjsg 			break;
744*f005ef32Sjsg 
745*f005ef32Sjsg 		default:
746*f005ef32Sjsg 			break;
747*f005ef32Sjsg 		}
7481bb76ff1Sjsg 	}
7491bb76ff1Sjsg 
7501bb76ff1Sjsg 	return num_formats;
7511bb76ff1Sjsg }
7521bb76ff1Sjsg 
amdgpu_dm_plane_fill_plane_buffer_attributes(struct amdgpu_device * adev,const struct amdgpu_framebuffer * afb,const enum surface_pixel_format format,const enum dc_rotation_angle rotation,const uint64_t tiling_flags,union dc_tiling_info * tiling_info,struct plane_size * plane_size,struct dc_plane_dcc_param * dcc,struct dc_plane_address * address,bool tmz_surface,bool force_disable_dcc)753*f005ef32Sjsg int amdgpu_dm_plane_fill_plane_buffer_attributes(struct amdgpu_device *adev,
7541bb76ff1Sjsg 			     const struct amdgpu_framebuffer *afb,
7551bb76ff1Sjsg 			     const enum surface_pixel_format format,
7561bb76ff1Sjsg 			     const enum dc_rotation_angle rotation,
7571bb76ff1Sjsg 			     const uint64_t tiling_flags,
7581bb76ff1Sjsg 			     union dc_tiling_info *tiling_info,
7591bb76ff1Sjsg 			     struct plane_size *plane_size,
7601bb76ff1Sjsg 			     struct dc_plane_dcc_param *dcc,
7611bb76ff1Sjsg 			     struct dc_plane_address *address,
7621bb76ff1Sjsg 			     bool tmz_surface,
7631bb76ff1Sjsg 			     bool force_disable_dcc)
7641bb76ff1Sjsg {
7651bb76ff1Sjsg 	const struct drm_framebuffer *fb = &afb->base;
7661bb76ff1Sjsg 	int ret;
7671bb76ff1Sjsg 
7681bb76ff1Sjsg 	memset(tiling_info, 0, sizeof(*tiling_info));
7691bb76ff1Sjsg 	memset(plane_size, 0, sizeof(*plane_size));
7701bb76ff1Sjsg 	memset(dcc, 0, sizeof(*dcc));
7711bb76ff1Sjsg 	memset(address, 0, sizeof(*address));
7721bb76ff1Sjsg 
7731bb76ff1Sjsg 	address->tmz_surface = tmz_surface;
7741bb76ff1Sjsg 
7751bb76ff1Sjsg 	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
7761bb76ff1Sjsg 		uint64_t addr = afb->address + fb->offsets[0];
7771bb76ff1Sjsg 
7781bb76ff1Sjsg 		plane_size->surface_size.x = 0;
7791bb76ff1Sjsg 		plane_size->surface_size.y = 0;
7801bb76ff1Sjsg 		plane_size->surface_size.width = fb->width;
7811bb76ff1Sjsg 		plane_size->surface_size.height = fb->height;
7821bb76ff1Sjsg 		plane_size->surface_pitch =
7831bb76ff1Sjsg 			fb->pitches[0] / fb->format->cpp[0];
7841bb76ff1Sjsg 
7851bb76ff1Sjsg 		address->type = PLN_ADDR_TYPE_GRAPHICS;
7861bb76ff1Sjsg 		address->grph.addr.low_part = lower_32_bits(addr);
7871bb76ff1Sjsg 		address->grph.addr.high_part = upper_32_bits(addr);
7881bb76ff1Sjsg 	} else if (format < SURFACE_PIXEL_FORMAT_INVALID) {
7891bb76ff1Sjsg 		uint64_t luma_addr = afb->address + fb->offsets[0];
7901bb76ff1Sjsg 		uint64_t chroma_addr = afb->address + fb->offsets[1];
7911bb76ff1Sjsg 
7921bb76ff1Sjsg 		plane_size->surface_size.x = 0;
7931bb76ff1Sjsg 		plane_size->surface_size.y = 0;
7941bb76ff1Sjsg 		plane_size->surface_size.width = fb->width;
7951bb76ff1Sjsg 		plane_size->surface_size.height = fb->height;
7961bb76ff1Sjsg 		plane_size->surface_pitch =
7971bb76ff1Sjsg 			fb->pitches[0] / fb->format->cpp[0];
7981bb76ff1Sjsg 
7991bb76ff1Sjsg 		plane_size->chroma_size.x = 0;
8001bb76ff1Sjsg 		plane_size->chroma_size.y = 0;
8011bb76ff1Sjsg 		/* TODO: set these based on surface format */
8021bb76ff1Sjsg 		plane_size->chroma_size.width = fb->width / 2;
8031bb76ff1Sjsg 		plane_size->chroma_size.height = fb->height / 2;
8041bb76ff1Sjsg 
8051bb76ff1Sjsg 		plane_size->chroma_pitch =
8061bb76ff1Sjsg 			fb->pitches[1] / fb->format->cpp[1];
8071bb76ff1Sjsg 
8081bb76ff1Sjsg 		address->type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
8091bb76ff1Sjsg 		address->video_progressive.luma_addr.low_part =
8101bb76ff1Sjsg 			lower_32_bits(luma_addr);
8111bb76ff1Sjsg 		address->video_progressive.luma_addr.high_part =
8121bb76ff1Sjsg 			upper_32_bits(luma_addr);
8131bb76ff1Sjsg 		address->video_progressive.chroma_addr.low_part =
8141bb76ff1Sjsg 			lower_32_bits(chroma_addr);
8151bb76ff1Sjsg 		address->video_progressive.chroma_addr.high_part =
8161bb76ff1Sjsg 			upper_32_bits(chroma_addr);
8171bb76ff1Sjsg 	}
8181bb76ff1Sjsg 
8191bb76ff1Sjsg 	if (adev->family >= AMDGPU_FAMILY_AI) {
8201bb76ff1Sjsg 		ret = fill_gfx9_plane_attributes_from_modifiers(adev, afb, format,
8211bb76ff1Sjsg 								rotation, plane_size,
8221bb76ff1Sjsg 								tiling_info, dcc,
8231bb76ff1Sjsg 								address,
8241bb76ff1Sjsg 								force_disable_dcc);
8251bb76ff1Sjsg 		if (ret)
8261bb76ff1Sjsg 			return ret;
8271bb76ff1Sjsg 	} else {
8281bb76ff1Sjsg 		fill_gfx8_tiling_info_from_flags(tiling_info, tiling_flags);
8291bb76ff1Sjsg 	}
8301bb76ff1Sjsg 
8311bb76ff1Sjsg 	return 0;
8321bb76ff1Sjsg }
8331bb76ff1Sjsg 
dm_plane_helper_prepare_fb(struct drm_plane * plane,struct drm_plane_state * new_state)8341bb76ff1Sjsg static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
8351bb76ff1Sjsg 				      struct drm_plane_state *new_state)
8361bb76ff1Sjsg {
8371bb76ff1Sjsg 	struct amdgpu_framebuffer *afb;
8381bb76ff1Sjsg 	struct drm_gem_object *obj;
8391bb76ff1Sjsg 	struct amdgpu_device *adev;
8401bb76ff1Sjsg 	struct amdgpu_bo *rbo;
8411bb76ff1Sjsg 	struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
8421bb76ff1Sjsg 	uint32_t domain;
8431bb76ff1Sjsg 	int r;
8441bb76ff1Sjsg 
8451bb76ff1Sjsg 	if (!new_state->fb) {
8461bb76ff1Sjsg 		DRM_DEBUG_KMS("No FB bound\n");
8471bb76ff1Sjsg 		return 0;
8481bb76ff1Sjsg 	}
8491bb76ff1Sjsg 
8501bb76ff1Sjsg 	afb = to_amdgpu_framebuffer(new_state->fb);
8511bb76ff1Sjsg 	obj = new_state->fb->obj[0];
8521bb76ff1Sjsg 	rbo = gem_to_amdgpu_bo(obj);
8531bb76ff1Sjsg 	adev = amdgpu_ttm_adev(rbo->tbo.bdev);
8541bb76ff1Sjsg 
8551bb76ff1Sjsg 	r = amdgpu_bo_reserve(rbo, true);
8561bb76ff1Sjsg 	if (r) {
8571bb76ff1Sjsg 		dev_err(adev->dev, "fail to reserve bo (%d)\n", r);
8581bb76ff1Sjsg 		return r;
8591bb76ff1Sjsg 	}
8601bb76ff1Sjsg 
8611bb76ff1Sjsg 	r = dma_resv_reserve_fences(rbo->tbo.base.resv, 1);
8621bb76ff1Sjsg 	if (r) {
8631bb76ff1Sjsg 		dev_err(adev->dev, "reserving fence slot failed (%d)\n", r);
8641bb76ff1Sjsg 		goto error_unlock;
8651bb76ff1Sjsg 	}
8661bb76ff1Sjsg 
8671bb76ff1Sjsg 	if (plane->type != DRM_PLANE_TYPE_CURSOR)
8681bb76ff1Sjsg 		domain = amdgpu_display_supported_domains(adev, rbo->flags);
8691bb76ff1Sjsg 	else
8701bb76ff1Sjsg 		domain = AMDGPU_GEM_DOMAIN_VRAM;
8711bb76ff1Sjsg 
8721bb76ff1Sjsg 	r = amdgpu_bo_pin(rbo, domain);
8731bb76ff1Sjsg 	if (unlikely(r != 0)) {
8741bb76ff1Sjsg 		if (r != -ERESTARTSYS)
8751bb76ff1Sjsg 			DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
8761bb76ff1Sjsg 		goto error_unlock;
8771bb76ff1Sjsg 	}
8781bb76ff1Sjsg 
8791bb76ff1Sjsg 	r = amdgpu_ttm_alloc_gart(&rbo->tbo);
8801bb76ff1Sjsg 	if (unlikely(r != 0)) {
8811bb76ff1Sjsg 		DRM_ERROR("%p bind failed\n", rbo);
8821bb76ff1Sjsg 		goto error_unpin;
8831bb76ff1Sjsg 	}
8841bb76ff1Sjsg 
8851bb76ff1Sjsg 	r = drm_gem_plane_helper_prepare_fb(plane, new_state);
8861bb76ff1Sjsg 	if (unlikely(r != 0))
8871bb76ff1Sjsg 		goto error_unpin;
8881bb76ff1Sjsg 
8891bb76ff1Sjsg 	amdgpu_bo_unreserve(rbo);
8901bb76ff1Sjsg 
8911bb76ff1Sjsg 	afb->address = amdgpu_bo_gpu_offset(rbo);
8921bb76ff1Sjsg 
8931bb76ff1Sjsg 	amdgpu_bo_ref(rbo);
8941bb76ff1Sjsg 
8951bb76ff1Sjsg 	/**
8961bb76ff1Sjsg 	 * We don't do surface updates on planes that have been newly created,
8971bb76ff1Sjsg 	 * but we also don't have the afb->address during atomic check.
8981bb76ff1Sjsg 	 *
8991bb76ff1Sjsg 	 * Fill in buffer attributes depending on the address here, but only on
9001bb76ff1Sjsg 	 * newly created planes since they're not being used by DC yet and this
9011bb76ff1Sjsg 	 * won't modify global state.
9021bb76ff1Sjsg 	 */
9031bb76ff1Sjsg 	dm_plane_state_old = to_dm_plane_state(plane->state);
9041bb76ff1Sjsg 	dm_plane_state_new = to_dm_plane_state(new_state);
9051bb76ff1Sjsg 
9061bb76ff1Sjsg 	if (dm_plane_state_new->dc_state &&
9071bb76ff1Sjsg 	    dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
9081bb76ff1Sjsg 		struct dc_plane_state *plane_state =
9091bb76ff1Sjsg 			dm_plane_state_new->dc_state;
9101bb76ff1Sjsg 		bool force_disable_dcc = !plane_state->dcc.enable;
9111bb76ff1Sjsg 
912*f005ef32Sjsg 		amdgpu_dm_plane_fill_plane_buffer_attributes(
9131bb76ff1Sjsg 			adev, afb, plane_state->format, plane_state->rotation,
9141bb76ff1Sjsg 			afb->tiling_flags,
9151bb76ff1Sjsg 			&plane_state->tiling_info, &plane_state->plane_size,
9161bb76ff1Sjsg 			&plane_state->dcc, &plane_state->address,
9171bb76ff1Sjsg 			afb->tmz_surface, force_disable_dcc);
9181bb76ff1Sjsg 	}
9191bb76ff1Sjsg 
9201bb76ff1Sjsg 	return 0;
9211bb76ff1Sjsg 
9221bb76ff1Sjsg error_unpin:
9231bb76ff1Sjsg 	amdgpu_bo_unpin(rbo);
9241bb76ff1Sjsg 
9251bb76ff1Sjsg error_unlock:
9261bb76ff1Sjsg 	amdgpu_bo_unreserve(rbo);
9271bb76ff1Sjsg 	return r;
9281bb76ff1Sjsg }
9291bb76ff1Sjsg 
dm_plane_helper_cleanup_fb(struct drm_plane * plane,struct drm_plane_state * old_state)9301bb76ff1Sjsg static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
9311bb76ff1Sjsg 				       struct drm_plane_state *old_state)
9321bb76ff1Sjsg {
9331bb76ff1Sjsg 	struct amdgpu_bo *rbo;
9341bb76ff1Sjsg 	int r;
9351bb76ff1Sjsg 
9361bb76ff1Sjsg 	if (!old_state->fb)
9371bb76ff1Sjsg 		return;
9381bb76ff1Sjsg 
9391bb76ff1Sjsg 	rbo = gem_to_amdgpu_bo(old_state->fb->obj[0]);
9401bb76ff1Sjsg 	r = amdgpu_bo_reserve(rbo, false);
9411bb76ff1Sjsg 	if (unlikely(r)) {
9421bb76ff1Sjsg 		DRM_ERROR("failed to reserve rbo before unpin\n");
9431bb76ff1Sjsg 		return;
9441bb76ff1Sjsg 	}
9451bb76ff1Sjsg 
9461bb76ff1Sjsg 	amdgpu_bo_unpin(rbo);
9471bb76ff1Sjsg 	amdgpu_bo_unreserve(rbo);
9481bb76ff1Sjsg 	amdgpu_bo_unref(&rbo);
9491bb76ff1Sjsg }
9501bb76ff1Sjsg 
get_min_max_dc_plane_scaling(struct drm_device * dev,struct drm_framebuffer * fb,int * min_downscale,int * max_upscale)9511bb76ff1Sjsg static void get_min_max_dc_plane_scaling(struct drm_device *dev,
9521bb76ff1Sjsg 					 struct drm_framebuffer *fb,
9531bb76ff1Sjsg 					 int *min_downscale, int *max_upscale)
9541bb76ff1Sjsg {
9551bb76ff1Sjsg 	struct amdgpu_device *adev = drm_to_adev(dev);
9561bb76ff1Sjsg 	struct dc *dc = adev->dm.dc;
9571bb76ff1Sjsg 	/* Caps for all supported planes are the same on DCE and DCN 1 - 3 */
9581bb76ff1Sjsg 	struct dc_plane_cap *plane_cap = &dc->caps.planes[0];
9591bb76ff1Sjsg 
9601bb76ff1Sjsg 	switch (fb->format->format) {
9611bb76ff1Sjsg 	case DRM_FORMAT_P010:
9621bb76ff1Sjsg 	case DRM_FORMAT_NV12:
9631bb76ff1Sjsg 	case DRM_FORMAT_NV21:
9641bb76ff1Sjsg 		*max_upscale = plane_cap->max_upscale_factor.nv12;
9651bb76ff1Sjsg 		*min_downscale = plane_cap->max_downscale_factor.nv12;
9661bb76ff1Sjsg 		break;
9671bb76ff1Sjsg 
9681bb76ff1Sjsg 	case DRM_FORMAT_XRGB16161616F:
9691bb76ff1Sjsg 	case DRM_FORMAT_ARGB16161616F:
9701bb76ff1Sjsg 	case DRM_FORMAT_XBGR16161616F:
9711bb76ff1Sjsg 	case DRM_FORMAT_ABGR16161616F:
9721bb76ff1Sjsg 		*max_upscale = plane_cap->max_upscale_factor.fp16;
9731bb76ff1Sjsg 		*min_downscale = plane_cap->max_downscale_factor.fp16;
9741bb76ff1Sjsg 		break;
9751bb76ff1Sjsg 
9761bb76ff1Sjsg 	default:
9771bb76ff1Sjsg 		*max_upscale = plane_cap->max_upscale_factor.argb8888;
9781bb76ff1Sjsg 		*min_downscale = plane_cap->max_downscale_factor.argb8888;
9791bb76ff1Sjsg 		break;
9801bb76ff1Sjsg 	}
9811bb76ff1Sjsg 
9821bb76ff1Sjsg 	/*
9831bb76ff1Sjsg 	 * A factor of 1 in the plane_cap means to not allow scaling, ie. use a
9841bb76ff1Sjsg 	 * scaling factor of 1.0 == 1000 units.
9851bb76ff1Sjsg 	 */
9861bb76ff1Sjsg 	if (*max_upscale == 1)
9871bb76ff1Sjsg 		*max_upscale = 1000;
9881bb76ff1Sjsg 
9891bb76ff1Sjsg 	if (*min_downscale == 1)
9901bb76ff1Sjsg 		*min_downscale = 1000;
9911bb76ff1Sjsg }
9921bb76ff1Sjsg 
amdgpu_dm_plane_helper_check_state(struct drm_plane_state * state,struct drm_crtc_state * new_crtc_state)993*f005ef32Sjsg int amdgpu_dm_plane_helper_check_state(struct drm_plane_state *state,
9941bb76ff1Sjsg 				       struct drm_crtc_state *new_crtc_state)
9951bb76ff1Sjsg {
9961bb76ff1Sjsg 	struct drm_framebuffer *fb = state->fb;
9971bb76ff1Sjsg 	int min_downscale, max_upscale;
9981bb76ff1Sjsg 	int min_scale = 0;
9991bb76ff1Sjsg 	int max_scale = INT_MAX;
10001bb76ff1Sjsg 
10011bb76ff1Sjsg 	/* Plane enabled? Validate viewport and get scaling factors from plane caps. */
10021bb76ff1Sjsg 	if (fb && state->crtc) {
10031bb76ff1Sjsg 		/* Validate viewport to cover the case when only the position changes */
10041bb76ff1Sjsg 		if (state->plane->type != DRM_PLANE_TYPE_CURSOR) {
10051bb76ff1Sjsg 			int viewport_width = state->crtc_w;
10061bb76ff1Sjsg 			int viewport_height = state->crtc_h;
10071bb76ff1Sjsg 
10081bb76ff1Sjsg 			if (state->crtc_x < 0)
10091bb76ff1Sjsg 				viewport_width += state->crtc_x;
10101bb76ff1Sjsg 			else if (state->crtc_x + state->crtc_w > new_crtc_state->mode.crtc_hdisplay)
10111bb76ff1Sjsg 				viewport_width = new_crtc_state->mode.crtc_hdisplay - state->crtc_x;
10121bb76ff1Sjsg 
10131bb76ff1Sjsg 			if (state->crtc_y < 0)
10141bb76ff1Sjsg 				viewport_height += state->crtc_y;
10151bb76ff1Sjsg 			else if (state->crtc_y + state->crtc_h > new_crtc_state->mode.crtc_vdisplay)
10161bb76ff1Sjsg 				viewport_height = new_crtc_state->mode.crtc_vdisplay - state->crtc_y;
10171bb76ff1Sjsg 
10181bb76ff1Sjsg 			if (viewport_width < 0 || viewport_height < 0) {
10191bb76ff1Sjsg 				DRM_DEBUG_ATOMIC("Plane completely outside of screen\n");
10201bb76ff1Sjsg 				return -EINVAL;
10211bb76ff1Sjsg 			} else if (viewport_width < MIN_VIEWPORT_SIZE*2) { /* x2 for width is because of pipe-split. */
10221bb76ff1Sjsg 				DRM_DEBUG_ATOMIC("Viewport width %d smaller than %d\n", viewport_width, MIN_VIEWPORT_SIZE*2);
10231bb76ff1Sjsg 				return -EINVAL;
10241bb76ff1Sjsg 			} else if (viewport_height < MIN_VIEWPORT_SIZE) {
10251bb76ff1Sjsg 				DRM_DEBUG_ATOMIC("Viewport height %d smaller than %d\n", viewport_height, MIN_VIEWPORT_SIZE);
10261bb76ff1Sjsg 				return -EINVAL;
10271bb76ff1Sjsg 			}
10281bb76ff1Sjsg 
10291bb76ff1Sjsg 		}
10301bb76ff1Sjsg 
10311bb76ff1Sjsg 		/* Get min/max allowed scaling factors from plane caps. */
10321bb76ff1Sjsg 		get_min_max_dc_plane_scaling(state->crtc->dev, fb,
10331bb76ff1Sjsg 					     &min_downscale, &max_upscale);
10341bb76ff1Sjsg 		/*
10351bb76ff1Sjsg 		 * Convert to drm convention: 16.16 fixed point, instead of dc's
10361bb76ff1Sjsg 		 * 1.0 == 1000. Also drm scaling is src/dst instead of dc's
10371bb76ff1Sjsg 		 * dst/src, so min_scale = 1.0 / max_upscale, etc.
10381bb76ff1Sjsg 		 */
10391bb76ff1Sjsg 		min_scale = (1000 << 16) / max_upscale;
10401bb76ff1Sjsg 		max_scale = (1000 << 16) / min_downscale;
10411bb76ff1Sjsg 	}
10421bb76ff1Sjsg 
10431bb76ff1Sjsg 	return drm_atomic_helper_check_plane_state(
10441bb76ff1Sjsg 		state, new_crtc_state, min_scale, max_scale, true, true);
10451bb76ff1Sjsg }
10461bb76ff1Sjsg 
amdgpu_dm_plane_fill_dc_scaling_info(struct amdgpu_device * adev,const struct drm_plane_state * state,struct dc_scaling_info * scaling_info)1047*f005ef32Sjsg int amdgpu_dm_plane_fill_dc_scaling_info(struct amdgpu_device *adev,
10481bb76ff1Sjsg 				const struct drm_plane_state *state,
10491bb76ff1Sjsg 				struct dc_scaling_info *scaling_info)
10501bb76ff1Sjsg {
10511bb76ff1Sjsg 	int scale_w, scale_h, min_downscale, max_upscale;
10521bb76ff1Sjsg 
10531bb76ff1Sjsg 	memset(scaling_info, 0, sizeof(*scaling_info));
10541bb76ff1Sjsg 
10551bb76ff1Sjsg 	/* Source is fixed 16.16 but we ignore mantissa for now... */
10561bb76ff1Sjsg 	scaling_info->src_rect.x = state->src_x >> 16;
10571bb76ff1Sjsg 	scaling_info->src_rect.y = state->src_y >> 16;
10581bb76ff1Sjsg 
10591bb76ff1Sjsg 	/*
10601bb76ff1Sjsg 	 * For reasons we don't (yet) fully understand a non-zero
10611bb76ff1Sjsg 	 * src_y coordinate into an NV12 buffer can cause a
10621bb76ff1Sjsg 	 * system hang on DCN1x.
10631bb76ff1Sjsg 	 * To avoid hangs (and maybe be overly cautious)
10641bb76ff1Sjsg 	 * let's reject both non-zero src_x and src_y.
10651bb76ff1Sjsg 	 *
10661bb76ff1Sjsg 	 * We currently know of only one use-case to reproduce a
10671bb76ff1Sjsg 	 * scenario with non-zero src_x and src_y for NV12, which
10681bb76ff1Sjsg 	 * is to gesture the YouTube Android app into full screen
10691bb76ff1Sjsg 	 * on ChromeOS.
10701bb76ff1Sjsg 	 */
10711bb76ff1Sjsg 	if (((adev->ip_versions[DCE_HWIP][0] == IP_VERSION(1, 0, 0)) ||
10721bb76ff1Sjsg 	    (adev->ip_versions[DCE_HWIP][0] == IP_VERSION(1, 0, 1))) &&
10731bb76ff1Sjsg 	    (state->fb && state->fb->format->format == DRM_FORMAT_NV12 &&
10741bb76ff1Sjsg 	    (scaling_info->src_rect.x != 0 || scaling_info->src_rect.y != 0)))
10751bb76ff1Sjsg 		return -EINVAL;
10761bb76ff1Sjsg 
10771bb76ff1Sjsg 	scaling_info->src_rect.width = state->src_w >> 16;
10781bb76ff1Sjsg 	if (scaling_info->src_rect.width == 0)
10791bb76ff1Sjsg 		return -EINVAL;
10801bb76ff1Sjsg 
10811bb76ff1Sjsg 	scaling_info->src_rect.height = state->src_h >> 16;
10821bb76ff1Sjsg 	if (scaling_info->src_rect.height == 0)
10831bb76ff1Sjsg 		return -EINVAL;
10841bb76ff1Sjsg 
10851bb76ff1Sjsg 	scaling_info->dst_rect.x = state->crtc_x;
10861bb76ff1Sjsg 	scaling_info->dst_rect.y = state->crtc_y;
10871bb76ff1Sjsg 
10881bb76ff1Sjsg 	if (state->crtc_w == 0)
10891bb76ff1Sjsg 		return -EINVAL;
10901bb76ff1Sjsg 
10911bb76ff1Sjsg 	scaling_info->dst_rect.width = state->crtc_w;
10921bb76ff1Sjsg 
10931bb76ff1Sjsg 	if (state->crtc_h == 0)
10941bb76ff1Sjsg 		return -EINVAL;
10951bb76ff1Sjsg 
10961bb76ff1Sjsg 	scaling_info->dst_rect.height = state->crtc_h;
10971bb76ff1Sjsg 
10981bb76ff1Sjsg 	/* DRM doesn't specify clipping on destination output. */
10991bb76ff1Sjsg 	scaling_info->clip_rect = scaling_info->dst_rect;
11001bb76ff1Sjsg 
11011bb76ff1Sjsg 	/* Validate scaling per-format with DC plane caps */
11021bb76ff1Sjsg 	if (state->plane && state->plane->dev && state->fb) {
11031bb76ff1Sjsg 		get_min_max_dc_plane_scaling(state->plane->dev, state->fb,
11041bb76ff1Sjsg 					     &min_downscale, &max_upscale);
11051bb76ff1Sjsg 	} else {
11061bb76ff1Sjsg 		min_downscale = 250;
11071bb76ff1Sjsg 		max_upscale = 16000;
11081bb76ff1Sjsg 	}
11091bb76ff1Sjsg 
11101bb76ff1Sjsg 	scale_w = scaling_info->dst_rect.width * 1000 /
11111bb76ff1Sjsg 		  scaling_info->src_rect.width;
11121bb76ff1Sjsg 
11131bb76ff1Sjsg 	if (scale_w < min_downscale || scale_w > max_upscale)
11141bb76ff1Sjsg 		return -EINVAL;
11151bb76ff1Sjsg 
11161bb76ff1Sjsg 	scale_h = scaling_info->dst_rect.height * 1000 /
11171bb76ff1Sjsg 		  scaling_info->src_rect.height;
11181bb76ff1Sjsg 
11191bb76ff1Sjsg 	if (scale_h < min_downscale || scale_h > max_upscale)
11201bb76ff1Sjsg 		return -EINVAL;
11211bb76ff1Sjsg 
11221bb76ff1Sjsg 	/*
11231bb76ff1Sjsg 	 * The "scaling_quality" can be ignored for now, quality = 0 has DC
11241bb76ff1Sjsg 	 * assume reasonable defaults based on the format.
11251bb76ff1Sjsg 	 */
11261bb76ff1Sjsg 
11271bb76ff1Sjsg 	return 0;
11281bb76ff1Sjsg }
11291bb76ff1Sjsg 
dm_plane_atomic_check(struct drm_plane * plane,struct drm_atomic_state * state)11301bb76ff1Sjsg static int dm_plane_atomic_check(struct drm_plane *plane,
11311bb76ff1Sjsg 				 struct drm_atomic_state *state)
11321bb76ff1Sjsg {
11331bb76ff1Sjsg 	struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state,
11341bb76ff1Sjsg 										 plane);
11351bb76ff1Sjsg 	struct amdgpu_device *adev = drm_to_adev(plane->dev);
11361bb76ff1Sjsg 	struct dc *dc = adev->dm.dc;
11371bb76ff1Sjsg 	struct dm_plane_state *dm_plane_state;
11381bb76ff1Sjsg 	struct dc_scaling_info scaling_info;
11391bb76ff1Sjsg 	struct drm_crtc_state *new_crtc_state;
11401bb76ff1Sjsg 	int ret;
11411bb76ff1Sjsg 
11421bb76ff1Sjsg 	trace_amdgpu_dm_plane_atomic_check(new_plane_state);
11431bb76ff1Sjsg 
11441bb76ff1Sjsg 	dm_plane_state = to_dm_plane_state(new_plane_state);
11451bb76ff1Sjsg 
11461bb76ff1Sjsg 	if (!dm_plane_state->dc_state)
11471bb76ff1Sjsg 		return 0;
11481bb76ff1Sjsg 
11491bb76ff1Sjsg 	new_crtc_state =
11501bb76ff1Sjsg 		drm_atomic_get_new_crtc_state(state,
11511bb76ff1Sjsg 					      new_plane_state->crtc);
11521bb76ff1Sjsg 	if (!new_crtc_state)
11531bb76ff1Sjsg 		return -EINVAL;
11541bb76ff1Sjsg 
1155*f005ef32Sjsg 	ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state);
11561bb76ff1Sjsg 	if (ret)
11571bb76ff1Sjsg 		return ret;
11581bb76ff1Sjsg 
1159*f005ef32Sjsg 	ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, new_plane_state, &scaling_info);
11601bb76ff1Sjsg 	if (ret)
11611bb76ff1Sjsg 		return ret;
11621bb76ff1Sjsg 
11631bb76ff1Sjsg 	if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
11641bb76ff1Sjsg 		return 0;
11651bb76ff1Sjsg 
11661bb76ff1Sjsg 	return -EINVAL;
11671bb76ff1Sjsg }
11681bb76ff1Sjsg 
dm_plane_atomic_async_check(struct drm_plane * plane,struct drm_atomic_state * state)11691bb76ff1Sjsg static int dm_plane_atomic_async_check(struct drm_plane *plane,
11701bb76ff1Sjsg 				       struct drm_atomic_state *state)
11711bb76ff1Sjsg {
11721bb76ff1Sjsg 	/* Only support async updates on cursor planes. */
11731bb76ff1Sjsg 	if (plane->type != DRM_PLANE_TYPE_CURSOR)
11741bb76ff1Sjsg 		return -EINVAL;
11751bb76ff1Sjsg 
11761bb76ff1Sjsg 	return 0;
11771bb76ff1Sjsg }
11781bb76ff1Sjsg 
get_cursor_position(struct drm_plane * plane,struct drm_crtc * crtc,struct dc_cursor_position * position)11791bb76ff1Sjsg static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
11801bb76ff1Sjsg 			       struct dc_cursor_position *position)
11811bb76ff1Sjsg {
11821bb76ff1Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
11831bb76ff1Sjsg 	int x, y;
11841bb76ff1Sjsg 	int xorigin = 0, yorigin = 0;
11851bb76ff1Sjsg 
11861bb76ff1Sjsg 	if (!crtc || !plane->state->fb)
11871bb76ff1Sjsg 		return 0;
11881bb76ff1Sjsg 
11891bb76ff1Sjsg 	if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
11901bb76ff1Sjsg 	    (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
11911bb76ff1Sjsg 		DRM_ERROR("%s: bad cursor width or height %d x %d\n",
11921bb76ff1Sjsg 			  __func__,
11931bb76ff1Sjsg 			  plane->state->crtc_w,
11941bb76ff1Sjsg 			  plane->state->crtc_h);
11951bb76ff1Sjsg 		return -EINVAL;
11961bb76ff1Sjsg 	}
11971bb76ff1Sjsg 
11981bb76ff1Sjsg 	x = plane->state->crtc_x;
11991bb76ff1Sjsg 	y = plane->state->crtc_y;
12001bb76ff1Sjsg 
12011bb76ff1Sjsg 	if (x <= -amdgpu_crtc->max_cursor_width ||
12021bb76ff1Sjsg 	    y <= -amdgpu_crtc->max_cursor_height)
12031bb76ff1Sjsg 		return 0;
12041bb76ff1Sjsg 
12051bb76ff1Sjsg 	if (x < 0) {
12061bb76ff1Sjsg 		xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
12071bb76ff1Sjsg 		x = 0;
12081bb76ff1Sjsg 	}
12091bb76ff1Sjsg 	if (y < 0) {
12101bb76ff1Sjsg 		yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
12111bb76ff1Sjsg 		y = 0;
12121bb76ff1Sjsg 	}
12131bb76ff1Sjsg 	position->enable = true;
12141bb76ff1Sjsg 	position->translate_by_source = true;
12151bb76ff1Sjsg 	position->x = x;
12161bb76ff1Sjsg 	position->y = y;
12171bb76ff1Sjsg 	position->x_hotspot = xorigin;
12181bb76ff1Sjsg 	position->y_hotspot = yorigin;
12191bb76ff1Sjsg 
12201bb76ff1Sjsg 	return 0;
12211bb76ff1Sjsg }
12221bb76ff1Sjsg 
amdgpu_dm_plane_handle_cursor_update(struct drm_plane * plane,struct drm_plane_state * old_plane_state)1223*f005ef32Sjsg void amdgpu_dm_plane_handle_cursor_update(struct drm_plane *plane,
12241bb76ff1Sjsg 				 struct drm_plane_state *old_plane_state)
12251bb76ff1Sjsg {
12261bb76ff1Sjsg 	struct amdgpu_device *adev = drm_to_adev(plane->dev);
12271bb76ff1Sjsg 	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
12281bb76ff1Sjsg 	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
12291bb76ff1Sjsg 	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
12301bb76ff1Sjsg 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
12311bb76ff1Sjsg 	uint64_t address = afb ? afb->address : 0;
12321bb76ff1Sjsg 	struct dc_cursor_position position = {0};
12331bb76ff1Sjsg 	struct dc_cursor_attributes attributes;
12341bb76ff1Sjsg 	int ret;
12351bb76ff1Sjsg 
12361bb76ff1Sjsg 	if (!plane->state->fb && !old_plane_state->fb)
12371bb76ff1Sjsg 		return;
12381bb76ff1Sjsg 
12391bb76ff1Sjsg 	DC_LOG_CURSOR("%s: crtc_id=%d with size %d to %d\n",
12401bb76ff1Sjsg 		      __func__,
12411bb76ff1Sjsg 		      amdgpu_crtc->crtc_id,
12421bb76ff1Sjsg 		      plane->state->crtc_w,
12431bb76ff1Sjsg 		      plane->state->crtc_h);
12441bb76ff1Sjsg 
12451bb76ff1Sjsg 	ret = get_cursor_position(plane, crtc, &position);
12461bb76ff1Sjsg 	if (ret)
12471bb76ff1Sjsg 		return;
12481bb76ff1Sjsg 
12491bb76ff1Sjsg 	if (!position.enable) {
12501bb76ff1Sjsg 		/* turn off cursor */
12511bb76ff1Sjsg 		if (crtc_state && crtc_state->stream) {
12521bb76ff1Sjsg 			mutex_lock(&adev->dm.dc_lock);
12531bb76ff1Sjsg 			dc_stream_set_cursor_position(crtc_state->stream,
12541bb76ff1Sjsg 						      &position);
12551bb76ff1Sjsg 			mutex_unlock(&adev->dm.dc_lock);
12561bb76ff1Sjsg 		}
12571bb76ff1Sjsg 		return;
12581bb76ff1Sjsg 	}
12591bb76ff1Sjsg 
12601bb76ff1Sjsg 	amdgpu_crtc->cursor_width = plane->state->crtc_w;
12611bb76ff1Sjsg 	amdgpu_crtc->cursor_height = plane->state->crtc_h;
12621bb76ff1Sjsg 
12631bb76ff1Sjsg 	memset(&attributes, 0, sizeof(attributes));
12641bb76ff1Sjsg 	attributes.address.high_part = upper_32_bits(address);
12651bb76ff1Sjsg 	attributes.address.low_part  = lower_32_bits(address);
12661bb76ff1Sjsg 	attributes.width             = plane->state->crtc_w;
12671bb76ff1Sjsg 	attributes.height            = plane->state->crtc_h;
12681bb76ff1Sjsg 	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
12691bb76ff1Sjsg 	attributes.rotation_angle    = 0;
12701bb76ff1Sjsg 	attributes.attribute_flags.value = 0;
12711bb76ff1Sjsg 
1272b9fd6188Sjsg 	/* Enable cursor degamma ROM on DCN3+ for implicit sRGB degamma in DRM
1273b9fd6188Sjsg 	 * legacy gamma setup.
1274b9fd6188Sjsg 	 */
1275b9fd6188Sjsg 	if (crtc_state->cm_is_degamma_srgb &&
1276b9fd6188Sjsg 	    adev->dm.dc->caps.color.dpp.gamma_corr)
1277b9fd6188Sjsg 		attributes.attribute_flags.bits.ENABLE_CURSOR_DEGAMMA = 1;
1278b9fd6188Sjsg 
12791bb76ff1Sjsg 	attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0];
12801bb76ff1Sjsg 
12811bb76ff1Sjsg 	if (crtc_state->stream) {
12821bb76ff1Sjsg 		mutex_lock(&adev->dm.dc_lock);
12831bb76ff1Sjsg 		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
12841bb76ff1Sjsg 							 &attributes))
12851bb76ff1Sjsg 			DRM_ERROR("DC failed to set cursor attributes\n");
12861bb76ff1Sjsg 
12871bb76ff1Sjsg 		if (!dc_stream_set_cursor_position(crtc_state->stream,
12881bb76ff1Sjsg 						   &position))
12891bb76ff1Sjsg 			DRM_ERROR("DC failed to set cursor position\n");
12901bb76ff1Sjsg 		mutex_unlock(&adev->dm.dc_lock);
12911bb76ff1Sjsg 	}
12921bb76ff1Sjsg }
12931bb76ff1Sjsg 
dm_plane_atomic_async_update(struct drm_plane * plane,struct drm_atomic_state * state)12941bb76ff1Sjsg static void dm_plane_atomic_async_update(struct drm_plane *plane,
12951bb76ff1Sjsg 					 struct drm_atomic_state *state)
12961bb76ff1Sjsg {
12971bb76ff1Sjsg 	struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state,
12981bb76ff1Sjsg 									   plane);
12991bb76ff1Sjsg 	struct drm_plane_state *old_state =
13001bb76ff1Sjsg 		drm_atomic_get_old_plane_state(state, plane);
13011bb76ff1Sjsg 
13021bb76ff1Sjsg 	trace_amdgpu_dm_atomic_update_cursor(new_state);
13031bb76ff1Sjsg 
13041bb76ff1Sjsg 	swap(plane->state->fb, new_state->fb);
13051bb76ff1Sjsg 
13061bb76ff1Sjsg 	plane->state->src_x = new_state->src_x;
13071bb76ff1Sjsg 	plane->state->src_y = new_state->src_y;
13081bb76ff1Sjsg 	plane->state->src_w = new_state->src_w;
13091bb76ff1Sjsg 	plane->state->src_h = new_state->src_h;
13101bb76ff1Sjsg 	plane->state->crtc_x = new_state->crtc_x;
13111bb76ff1Sjsg 	plane->state->crtc_y = new_state->crtc_y;
13121bb76ff1Sjsg 	plane->state->crtc_w = new_state->crtc_w;
13131bb76ff1Sjsg 	plane->state->crtc_h = new_state->crtc_h;
13141bb76ff1Sjsg 
1315*f005ef32Sjsg 	amdgpu_dm_plane_handle_cursor_update(plane, old_state);
13161bb76ff1Sjsg }
13171bb76ff1Sjsg 
13181bb76ff1Sjsg static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
13191bb76ff1Sjsg 	.prepare_fb = dm_plane_helper_prepare_fb,
13201bb76ff1Sjsg 	.cleanup_fb = dm_plane_helper_cleanup_fb,
13211bb76ff1Sjsg 	.atomic_check = dm_plane_atomic_check,
13221bb76ff1Sjsg 	.atomic_async_check = dm_plane_atomic_async_check,
13231bb76ff1Sjsg 	.atomic_async_update = dm_plane_atomic_async_update
13241bb76ff1Sjsg };
13251bb76ff1Sjsg 
dm_drm_plane_reset(struct drm_plane * plane)13261bb76ff1Sjsg static void dm_drm_plane_reset(struct drm_plane *plane)
13271bb76ff1Sjsg {
13281bb76ff1Sjsg 	struct dm_plane_state *amdgpu_state = NULL;
13291bb76ff1Sjsg 
13301bb76ff1Sjsg 	if (plane->state)
13311bb76ff1Sjsg 		plane->funcs->atomic_destroy_state(plane, plane->state);
13321bb76ff1Sjsg 
13331bb76ff1Sjsg 	amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
13341bb76ff1Sjsg 	WARN_ON(amdgpu_state == NULL);
13351bb76ff1Sjsg 
13361bb76ff1Sjsg 	if (amdgpu_state)
13371bb76ff1Sjsg 		__drm_atomic_helper_plane_reset(plane, &amdgpu_state->base);
13381bb76ff1Sjsg }
13391bb76ff1Sjsg 
13401bb76ff1Sjsg static struct drm_plane_state *
dm_drm_plane_duplicate_state(struct drm_plane * plane)13411bb76ff1Sjsg dm_drm_plane_duplicate_state(struct drm_plane *plane)
13421bb76ff1Sjsg {
13431bb76ff1Sjsg 	struct dm_plane_state *dm_plane_state, *old_dm_plane_state;
13441bb76ff1Sjsg 
13451bb76ff1Sjsg 	old_dm_plane_state = to_dm_plane_state(plane->state);
13461bb76ff1Sjsg 	dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
13471bb76ff1Sjsg 	if (!dm_plane_state)
13481bb76ff1Sjsg 		return NULL;
13491bb76ff1Sjsg 
13501bb76ff1Sjsg 	__drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);
13511bb76ff1Sjsg 
13521bb76ff1Sjsg 	if (old_dm_plane_state->dc_state) {
13531bb76ff1Sjsg 		dm_plane_state->dc_state = old_dm_plane_state->dc_state;
13541bb76ff1Sjsg 		dc_plane_state_retain(dm_plane_state->dc_state);
13551bb76ff1Sjsg 	}
13561bb76ff1Sjsg 
13571bb76ff1Sjsg 	return &dm_plane_state->base;
13581bb76ff1Sjsg }
13591bb76ff1Sjsg 
dm_plane_format_mod_supported(struct drm_plane * plane,uint32_t format,uint64_t modifier)13601bb76ff1Sjsg static bool dm_plane_format_mod_supported(struct drm_plane *plane,
13611bb76ff1Sjsg 					  uint32_t format,
13621bb76ff1Sjsg 					  uint64_t modifier)
13631bb76ff1Sjsg {
13641bb76ff1Sjsg 	struct amdgpu_device *adev = drm_to_adev(plane->dev);
13651bb76ff1Sjsg 	const struct drm_format_info *info = drm_format_info(format);
13661bb76ff1Sjsg 	int i;
13671bb76ff1Sjsg 
13681bb76ff1Sjsg 	enum dm_micro_swizzle microtile = modifier_gfx9_swizzle_mode(modifier) & 3;
13691bb76ff1Sjsg 
13701bb76ff1Sjsg 	if (!info)
13711bb76ff1Sjsg 		return false;
13721bb76ff1Sjsg 
13731bb76ff1Sjsg 	/*
13741bb76ff1Sjsg 	 * We always have to allow these modifiers:
13751bb76ff1Sjsg 	 * 1. Core DRM checks for LINEAR support if userspace does not provide modifiers.
13761bb76ff1Sjsg 	 * 2. Not passing any modifiers is the same as explicitly passing INVALID.
13771bb76ff1Sjsg 	 */
13781bb76ff1Sjsg 	if (modifier == DRM_FORMAT_MOD_LINEAR ||
13791bb76ff1Sjsg 	    modifier == DRM_FORMAT_MOD_INVALID) {
13801bb76ff1Sjsg 		return true;
13811bb76ff1Sjsg 	}
13821bb76ff1Sjsg 
13831bb76ff1Sjsg 	/* Check that the modifier is on the list of the plane's supported modifiers. */
13841bb76ff1Sjsg 	for (i = 0; i < plane->modifier_count; i++) {
13851bb76ff1Sjsg 		if (modifier == plane->modifiers[i])
13861bb76ff1Sjsg 			break;
13871bb76ff1Sjsg 	}
13881bb76ff1Sjsg 	if (i == plane->modifier_count)
13891bb76ff1Sjsg 		return false;
13901bb76ff1Sjsg 
13911bb76ff1Sjsg 	/*
13921bb76ff1Sjsg 	 * For D swizzle the canonical modifier depends on the bpp, so check
13931bb76ff1Sjsg 	 * it here.
13941bb76ff1Sjsg 	 */
13951bb76ff1Sjsg 	if (AMD_FMT_MOD_GET(TILE_VERSION, modifier) == AMD_FMT_MOD_TILE_VER_GFX9 &&
13961bb76ff1Sjsg 	    adev->family >= AMDGPU_FAMILY_NV) {
13971bb76ff1Sjsg 		if (microtile == MICRO_SWIZZLE_D && info->cpp[0] == 4)
13981bb76ff1Sjsg 			return false;
13991bb76ff1Sjsg 	}
14001bb76ff1Sjsg 
14011bb76ff1Sjsg 	if (adev->family >= AMDGPU_FAMILY_RV && microtile == MICRO_SWIZZLE_D &&
14021bb76ff1Sjsg 	    info->cpp[0] < 8)
14031bb76ff1Sjsg 		return false;
14041bb76ff1Sjsg 
14051bb76ff1Sjsg 	if (modifier_has_dcc(modifier)) {
14061bb76ff1Sjsg 		/* Per radeonsi comments 16/64 bpp are more complicated. */
14071bb76ff1Sjsg 		if (info->cpp[0] != 4)
14081bb76ff1Sjsg 			return false;
14091bb76ff1Sjsg 		/* We support multi-planar formats, but not when combined with
14101bb76ff1Sjsg 		 * additional DCC metadata planes.
14111bb76ff1Sjsg 		 */
14121bb76ff1Sjsg 		if (info->num_planes > 1)
14131bb76ff1Sjsg 			return false;
14141bb76ff1Sjsg 	}
14151bb76ff1Sjsg 
14161bb76ff1Sjsg 	return true;
14171bb76ff1Sjsg }
14181bb76ff1Sjsg 
dm_drm_plane_destroy_state(struct drm_plane * plane,struct drm_plane_state * state)14191bb76ff1Sjsg static void dm_drm_plane_destroy_state(struct drm_plane *plane,
14201bb76ff1Sjsg 				struct drm_plane_state *state)
14211bb76ff1Sjsg {
14221bb76ff1Sjsg 	struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
14231bb76ff1Sjsg 
14241bb76ff1Sjsg 	if (dm_plane_state->dc_state)
14251bb76ff1Sjsg 		dc_plane_state_release(dm_plane_state->dc_state);
14261bb76ff1Sjsg 
14271bb76ff1Sjsg 	drm_atomic_helper_plane_destroy_state(plane, state);
14281bb76ff1Sjsg }
14291bb76ff1Sjsg 
14301bb76ff1Sjsg static const struct drm_plane_funcs dm_plane_funcs = {
14311bb76ff1Sjsg 	.update_plane	= drm_atomic_helper_update_plane,
14321bb76ff1Sjsg 	.disable_plane	= drm_atomic_helper_disable_plane,
14331bb76ff1Sjsg 	.destroy	= drm_plane_helper_destroy,
14341bb76ff1Sjsg 	.reset = dm_drm_plane_reset,
14351bb76ff1Sjsg 	.atomic_duplicate_state = dm_drm_plane_duplicate_state,
14361bb76ff1Sjsg 	.atomic_destroy_state = dm_drm_plane_destroy_state,
14371bb76ff1Sjsg 	.format_mod_supported = dm_plane_format_mod_supported,
14381bb76ff1Sjsg };
14391bb76ff1Sjsg 
amdgpu_dm_plane_init(struct amdgpu_display_manager * dm,struct drm_plane * plane,unsigned long possible_crtcs,const struct dc_plane_cap * plane_cap)14401bb76ff1Sjsg int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
14411bb76ff1Sjsg 				struct drm_plane *plane,
14421bb76ff1Sjsg 				unsigned long possible_crtcs,
14431bb76ff1Sjsg 				const struct dc_plane_cap *plane_cap)
14441bb76ff1Sjsg {
14451bb76ff1Sjsg 	uint32_t formats[32];
14461bb76ff1Sjsg 	int num_formats;
14471bb76ff1Sjsg 	int res = -EPERM;
14481bb76ff1Sjsg 	unsigned int supported_rotations;
14491bb76ff1Sjsg 	uint64_t *modifiers = NULL;
14501bb76ff1Sjsg 
14511bb76ff1Sjsg 	num_formats = get_plane_formats(plane, plane_cap, formats,
14521bb76ff1Sjsg 					ARRAY_SIZE(formats));
14531bb76ff1Sjsg 
14541bb76ff1Sjsg 	res = get_plane_modifiers(dm->adev, plane->type, &modifiers);
14551bb76ff1Sjsg 	if (res)
14561bb76ff1Sjsg 		return res;
14571bb76ff1Sjsg 
14581bb76ff1Sjsg 	if (modifiers == NULL)
14591bb76ff1Sjsg 		adev_to_drm(dm->adev)->mode_config.fb_modifiers_not_supported = true;
14601bb76ff1Sjsg 
14611bb76ff1Sjsg 	res = drm_universal_plane_init(adev_to_drm(dm->adev), plane, possible_crtcs,
14621bb76ff1Sjsg 				       &dm_plane_funcs, formats, num_formats,
14631bb76ff1Sjsg 				       modifiers, plane->type, NULL);
14641bb76ff1Sjsg 	kfree(modifiers);
14651bb76ff1Sjsg 	if (res)
14661bb76ff1Sjsg 		return res;
14671bb76ff1Sjsg 
14681bb76ff1Sjsg 	if (plane->type == DRM_PLANE_TYPE_OVERLAY &&
14691bb76ff1Sjsg 	    plane_cap && plane_cap->per_pixel_alpha) {
14701bb76ff1Sjsg 		unsigned int blend_caps = BIT(DRM_MODE_BLEND_PIXEL_NONE) |
14711bb76ff1Sjsg 					  BIT(DRM_MODE_BLEND_PREMULTI) |
14721bb76ff1Sjsg 					  BIT(DRM_MODE_BLEND_COVERAGE);
14731bb76ff1Sjsg 
14741bb76ff1Sjsg 		drm_plane_create_alpha_property(plane);
14751bb76ff1Sjsg 		drm_plane_create_blend_mode_property(plane, blend_caps);
14761bb76ff1Sjsg 	}
14771bb76ff1Sjsg 
1478*f005ef32Sjsg 	if (plane->type == DRM_PLANE_TYPE_PRIMARY) {
1479*f005ef32Sjsg 		drm_plane_create_zpos_immutable_property(plane, 0);
1480*f005ef32Sjsg 	} else if (plane->type == DRM_PLANE_TYPE_OVERLAY) {
1481*f005ef32Sjsg 		unsigned int zpos = 1 + drm_plane_index(plane);
1482*f005ef32Sjsg 		drm_plane_create_zpos_property(plane, zpos, 1, 254);
1483*f005ef32Sjsg 	} else if (plane->type == DRM_PLANE_TYPE_CURSOR) {
1484*f005ef32Sjsg 		drm_plane_create_zpos_immutable_property(plane, 255);
1485*f005ef32Sjsg 	}
1486*f005ef32Sjsg 
14871bb76ff1Sjsg 	if (plane->type == DRM_PLANE_TYPE_PRIMARY &&
14881bb76ff1Sjsg 	    plane_cap &&
14891bb76ff1Sjsg 	    (plane_cap->pixel_format_support.nv12 ||
14901bb76ff1Sjsg 	     plane_cap->pixel_format_support.p010)) {
14911bb76ff1Sjsg 		/* This only affects YUV formats. */
14921bb76ff1Sjsg 		drm_plane_create_color_properties(
14931bb76ff1Sjsg 			plane,
14941bb76ff1Sjsg 			BIT(DRM_COLOR_YCBCR_BT601) |
14951bb76ff1Sjsg 			BIT(DRM_COLOR_YCBCR_BT709) |
14961bb76ff1Sjsg 			BIT(DRM_COLOR_YCBCR_BT2020),
14971bb76ff1Sjsg 			BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
14981bb76ff1Sjsg 			BIT(DRM_COLOR_YCBCR_FULL_RANGE),
14991bb76ff1Sjsg 			DRM_COLOR_YCBCR_BT709, DRM_COLOR_YCBCR_LIMITED_RANGE);
15001bb76ff1Sjsg 	}
15011bb76ff1Sjsg 
15021bb76ff1Sjsg 	supported_rotations =
15031bb76ff1Sjsg 		DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
15041bb76ff1Sjsg 		DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
15051bb76ff1Sjsg 
15061bb76ff1Sjsg 	if (dm->adev->asic_type >= CHIP_BONAIRE &&
15071bb76ff1Sjsg 	    plane->type != DRM_PLANE_TYPE_CURSOR)
15081bb76ff1Sjsg 		drm_plane_create_rotation_property(plane, DRM_MODE_ROTATE_0,
15091bb76ff1Sjsg 						   supported_rotations);
15101bb76ff1Sjsg 
15112b5205d7Sjsg 	if (dm->adev->ip_versions[DCE_HWIP][0] > IP_VERSION(3, 0, 1) &&
15122b5205d7Sjsg 	    plane->type != DRM_PLANE_TYPE_CURSOR)
15132b5205d7Sjsg 		drm_plane_enable_fb_damage_clips(plane);
15142b5205d7Sjsg 
15151bb76ff1Sjsg 	drm_plane_helper_add(plane, &dm_plane_helper_funcs);
15161bb76ff1Sjsg 
15171bb76ff1Sjsg 	/* Create (reset) the plane state */
15181bb76ff1Sjsg 	if (plane->funcs->reset)
15191bb76ff1Sjsg 		plane->funcs->reset(plane);
15201bb76ff1Sjsg 
15211bb76ff1Sjsg 	return 0;
15221bb76ff1Sjsg }
15231bb76ff1Sjsg 
is_video_format(uint32_t format)1524*f005ef32Sjsg bool is_video_format(uint32_t format)
1525*f005ef32Sjsg {
1526*f005ef32Sjsg 	int i;
1527*f005ef32Sjsg 
1528*f005ef32Sjsg 	for (i = 0; i < ARRAY_SIZE(video_formats); i++)
1529*f005ef32Sjsg 		if (format == video_formats[i])
1530*f005ef32Sjsg 			return true;
1531*f005ef32Sjsg 
1532*f005ef32Sjsg 	return false;
1533*f005ef32Sjsg }
1534*f005ef32Sjsg 
1535