xref: /openbsd/sys/dev/pci/drm/amd/display/dc/dc_stream.h (revision d415bd75)
1 /*
2  * Copyright 2012-14 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef DC_STREAM_H_
27 #define DC_STREAM_H_
28 
29 #include "dc_types.h"
30 #include "grph_object_defs.h"
31 
32 /*******************************************************************************
33  * Stream Interfaces
34  ******************************************************************************/
35 struct timing_sync_info {
36 	int group_id;
37 	int group_size;
38 	bool master;
39 };
40 
41 struct dc_stream_status {
42 	int primary_otg_inst;
43 	int stream_enc_inst;
44 
45 	/**
46 	 * @plane_count: Total of planes attached to a single stream
47 	 */
48 	int plane_count;
49 	int audio_inst;
50 	struct timing_sync_info timing_sync_info;
51 	struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
52 	bool is_abm_supported;
53 };
54 
55 enum hubp_dmdata_mode {
56 	DMDATA_SW_MODE,
57 	DMDATA_HW_MODE
58 };
59 
60 struct dc_dmdata_attributes {
61 	/* Specifies whether dynamic meta data will be updated by software
62 	 * or has to be fetched by hardware (DMA mode)
63 	 */
64 	enum hubp_dmdata_mode dmdata_mode;
65 	/* Specifies if current dynamic meta data is to be used only for the current frame */
66 	bool dmdata_repeat;
67 	/* Specifies the size of Dynamic Metadata surface in byte.  Size of 0 means no Dynamic metadata is fetched */
68 	uint32_t dmdata_size;
69 	/* Specifies if a new dynamic meta data should be fetched for an upcoming frame */
70 	bool dmdata_updated;
71 	/* If hardware mode is used, the base address where DMDATA surface is located */
72 	PHYSICAL_ADDRESS_LOC address;
73 	/* Specifies whether QOS level will be provided by TTU or it will come from DMDATA_QOS_LEVEL */
74 	bool dmdata_qos_mode;
75 	/* If qos_mode = 1, this is the QOS value to be used: */
76 	uint32_t dmdata_qos_level;
77 	/* Specifies the value in unit of REFCLK cycles to be added to the
78 	 * current time to produce the Amortized deadline for Dynamic Metadata chunk request
79 	 */
80 	uint32_t dmdata_dl_delta;
81 	/* An unbounded array of uint32s, represents software dmdata to be loaded */
82 	uint32_t *dmdata_sw_data;
83 };
84 
85 struct dc_writeback_info {
86 	bool wb_enabled;
87 	int dwb_pipe_inst;
88 	struct dc_dwb_params dwb_params;
89 	struct mcif_buf_params mcif_buf_params;
90 	struct mcif_warmup_params mcif_warmup_params;
91 	/* the plane that is the input to TOP_MUX for MPCC that is the DWB source */
92 	struct dc_plane_state *writeback_source_plane;
93 	/* source MPCC instance.  for use by internally by dc */
94 	int mpcc_inst;
95 };
96 
97 struct dc_writeback_update {
98 	unsigned int num_wb_info;
99 	struct dc_writeback_info writeback_info[MAX_DWB_PIPES];
100 };
101 
102 enum vertical_interrupt_ref_point {
103 	START_V_UPDATE = 0,
104 	START_V_SYNC,
105 	INVALID_POINT
106 
107 	//For now, only v_update interrupt is used.
108 	//START_V_BLANK,
109 	//START_V_ACTIVE
110 };
111 
112 struct periodic_interrupt_config {
113 	enum vertical_interrupt_ref_point ref_point;
114 	int lines_offset;
115 };
116 
117 struct dc_mst_stream_bw_update {
118 	bool is_increase; // is bandwidth reduced or increased
119 	uint32_t mst_stream_bw; // new mst bandwidth in kbps
120 };
121 
122 union stream_update_flags {
123 	struct {
124 		uint32_t scaling:1;
125 		uint32_t out_tf:1;
126 		uint32_t out_csc:1;
127 		uint32_t abm_level:1;
128 		uint32_t dpms_off:1;
129 		uint32_t gamut_remap:1;
130 		uint32_t wb_update:1;
131 		uint32_t dsc_changed : 1;
132 		uint32_t mst_bw : 1;
133 		uint32_t crtc_timing_adjust : 1;
134 		uint32_t fams_changed : 1;
135 	} bits;
136 
137 	uint32_t raw;
138 };
139 
140 struct test_pattern {
141 	enum dp_test_pattern type;
142 	enum dp_test_pattern_color_space color_space;
143 	struct link_training_settings const *p_link_settings;
144 	unsigned char const *p_custom_pattern;
145 	unsigned int cust_pattern_size;
146 };
147 
148 #define SUBVP_DRR_MARGIN_US 500 // 500us for DRR margin (SubVP + DRR)
149 
150 enum mall_stream_type {
151 	SUBVP_NONE, // subvp not in use
152 	SUBVP_MAIN, // subvp in use, this stream is main stream
153 	SUBVP_PHANTOM, // subvp in use, this stream is a phantom stream
154 };
155 
156 struct mall_stream_config {
157 	/* MALL stream config to indicate if the stream is phantom or not.
158 	 * We will use a phantom stream to indicate that the pipe is phantom.
159 	 */
160 	enum mall_stream_type type;
161 	struct dc_stream_state *paired_stream;	// master / slave stream
162 };
163 
164 struct dc_stream_state {
165 	// sink is deprecated, new code should not reference
166 	// this pointer
167 	struct dc_sink *sink;
168 
169 	struct dc_link *link;
170 	/* For dynamic link encoder assignment, update the link encoder assigned to
171 	 * a stream via the volatile dc_state rather than the static dc_link.
172 	 */
173 	struct link_encoder *link_enc;
174 	struct dc_panel_patch sink_patches;
175 	union display_content_support content_support;
176 	struct dc_crtc_timing timing;
177 	struct dc_crtc_timing_adjust adjust;
178 	struct dc_info_packet vrr_infopacket;
179 	struct dc_info_packet vsc_infopacket;
180 	struct dc_info_packet vsp_infopacket;
181 	struct dc_info_packet hfvsif_infopacket;
182 	struct dc_info_packet vtem_infopacket;
183 	uint8_t dsc_packed_pps[128];
184 	struct rect src; /* composition area */
185 	struct rect dst; /* stream addressable area */
186 
187 	struct audio_info audio_info;
188 
189 	struct dc_info_packet hdr_static_metadata;
190 	PHYSICAL_ADDRESS_LOC dmdata_address;
191 	bool   use_dynamic_meta;
192 
193 	struct dc_transfer_func *out_transfer_func;
194 	struct colorspace_transform gamut_remap_matrix;
195 	struct dc_csc_transform csc_color_matrix;
196 
197 	enum dc_color_space output_color_space;
198 	enum dc_dither_option dither_option;
199 
200 	enum view_3d_format view_format;
201 
202 	bool use_vsc_sdp_for_colorimetry;
203 	bool ignore_msa_timing_param;
204 
205 	bool allow_freesync;
206 	bool vrr_active_variable;
207 	bool freesync_on_desktop;
208 
209 	bool converter_disable_audio;
210 	uint8_t qs_bit;
211 	uint8_t qy_bit;
212 
213 	/* TODO: custom INFO packets */
214 	/* TODO: ABM info (DMCU) */
215 	/* TODO: CEA VIC */
216 
217 	/* DMCU info */
218 	unsigned int abm_level;
219 
220 	struct periodic_interrupt_config periodic_interrupt;
221 
222 	/* from core_stream struct */
223 	struct dc_context *ctx;
224 
225 	/* used by DCP and FMT */
226 	struct bit_depth_reduction_params bit_depth_params;
227 	struct clamping_and_pixel_encoding_params clamping;
228 
229 	int phy_pix_clk;
230 	enum amd_signal_type signal;
231 	bool dpms_off;
232 
233 	void *dm_stream_context;
234 
235 	struct dc_cursor_attributes cursor_attributes;
236 	struct dc_cursor_position cursor_position;
237 	uint32_t sdr_white_level; // for boosting (SDR) cursor in HDR mode
238 
239 	/* from stream struct */
240 	struct kref refcount;
241 
242 	struct crtc_trigger_info triggered_crtc_reset;
243 
244 	/* writeback */
245 	unsigned int num_wb_info;
246 	struct dc_writeback_info writeback_info[MAX_DWB_PIPES];
247 	const struct dc_transfer_func *func_shaper;
248 	const struct dc_3dlut *lut3d_func;
249 	/* Computed state bits */
250 	bool mode_changed : 1;
251 
252 	/* Output from DC when stream state is committed or altered
253 	 * DC may only access these values during:
254 	 * dc_commit_state, dc_commit_state_no_check, dc_commit_streams
255 	 * values may not change outside of those calls
256 	 */
257 	struct {
258 		// For interrupt management, some hardware instance
259 		// offsets need to be exposed to DM
260 		uint8_t otg_offset;
261 	} out;
262 
263 	bool apply_edp_fast_boot_optimization;
264 	bool apply_seamless_boot_optimization;
265 	uint32_t apply_boot_odm_mode;
266 
267 	uint32_t stream_id;
268 
269 	struct test_pattern test_pattern;
270 	union stream_update_flags update_flags;
271 
272 	bool has_non_synchronizable_pclk;
273 	bool vblank_synchronized;
274 	struct mall_stream_config mall_stream_config;
275 };
276 
277 #define ABM_LEVEL_IMMEDIATE_DISABLE 255
278 
279 struct dc_stream_update {
280 	struct dc_stream_state *stream;
281 
282 	struct rect src;
283 	struct rect dst;
284 	struct dc_transfer_func *out_transfer_func;
285 	struct dc_info_packet *hdr_static_metadata;
286 	unsigned int *abm_level;
287 
288 	struct periodic_interrupt_config *periodic_interrupt;
289 
290 	struct dc_info_packet *vrr_infopacket;
291 	struct dc_info_packet *vsc_infopacket;
292 	struct dc_info_packet *vsp_infopacket;
293 	struct dc_info_packet *hfvsif_infopacket;
294 	struct dc_info_packet *vtem_infopacket;
295 	bool *dpms_off;
296 	bool integer_scaling_update;
297 	bool *allow_freesync;
298 	bool *vrr_active_variable;
299 
300 	struct colorspace_transform *gamut_remap;
301 	enum dc_color_space *output_color_space;
302 	enum dc_dither_option *dither_option;
303 
304 	struct dc_csc_transform *output_csc_transform;
305 
306 	struct dc_writeback_update *wb_update;
307 	struct dc_dsc_config *dsc_config;
308 	struct dc_mst_stream_bw_update *mst_bw_update;
309 	struct dc_transfer_func *func_shaper;
310 	struct dc_3dlut *lut3d_func;
311 
312 	struct test_pattern *pending_test_pattern;
313 	struct dc_crtc_timing_adjust *crtc_timing_adjust;
314 };
315 
316 bool dc_is_stream_unchanged(
317 	struct dc_stream_state *old_stream, struct dc_stream_state *stream);
318 bool dc_is_stream_scaling_unchanged(
319 	struct dc_stream_state *old_stream, struct dc_stream_state *stream);
320 
321 /*
322  * Setup stream attributes if no stream updates are provided
323  * there will be no impact on the stream parameters
324  *
325  * Set up surface attributes and associate to a stream
326  * The surfaces parameter is an absolute set of all surface active for the stream.
327  * If no surfaces are provided, the stream will be blanked; no memory read.
328  * Any flip related attribute changes must be done through this interface.
329  *
330  * After this call:
331  *   Surfaces attributes are programmed and configured to be composed into stream.
332  *   This does not trigger a flip.  No surface address is programmed.
333  *
334  */
335 bool dc_update_planes_and_stream(struct dc *dc,
336 		struct dc_surface_update *surface_updates, int surface_count,
337 		struct dc_stream_state *dc_stream,
338 		struct dc_stream_update *stream_update);
339 
340 /*
341  * Set up surface attributes and associate to a stream
342  * The surfaces parameter is an absolute set of all surface active for the stream.
343  * If no surfaces are provided, the stream will be blanked; no memory read.
344  * Any flip related attribute changes must be done through this interface.
345  *
346  * After this call:
347  *   Surfaces attributes are programmed and configured to be composed into stream.
348  *   This does not trigger a flip.  No surface address is programmed.
349  */
350 void dc_commit_updates_for_stream(struct dc *dc,
351 		struct dc_surface_update *srf_updates,
352 		int surface_count,
353 		struct dc_stream_state *stream,
354 		struct dc_stream_update *stream_update,
355 		struct dc_state *state);
356 /*
357  * Log the current stream state.
358  */
359 void dc_stream_log(const struct dc *dc, const struct dc_stream_state *stream);
360 
361 uint8_t dc_get_current_stream_count(struct dc *dc);
362 struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
363 
364 /*
365  * Return the current frame counter.
366  */
367 uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
368 
369 /*
370  * Send dp sdp message.
371  */
372 bool dc_stream_send_dp_sdp(const struct dc_stream_state *stream,
373 		const uint8_t *custom_sdp_message,
374 		unsigned int sdp_message_size);
375 
376 /* TODO: Return parsed values rather than direct register read
377  * This has a dependency on the caller (amdgpu_display_get_crtc_scanoutpos)
378  * being refactored properly to be dce-specific
379  */
380 bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
381 				  uint32_t *v_blank_start,
382 				  uint32_t *v_blank_end,
383 				  uint32_t *h_position,
384 				  uint32_t *v_position);
385 
386 enum dc_status dc_add_stream_to_ctx(
387 			struct dc *dc,
388 		struct dc_state *new_ctx,
389 		struct dc_stream_state *stream);
390 
391 enum dc_status dc_remove_stream_from_ctx(
392 		struct dc *dc,
393 			struct dc_state *new_ctx,
394 			struct dc_stream_state *stream);
395 
396 
397 bool dc_add_plane_to_context(
398 		const struct dc *dc,
399 		struct dc_stream_state *stream,
400 		struct dc_plane_state *plane_state,
401 		struct dc_state *context);
402 
403 bool dc_remove_plane_from_context(
404 		const struct dc *dc,
405 		struct dc_stream_state *stream,
406 		struct dc_plane_state *plane_state,
407 		struct dc_state *context);
408 
409 bool dc_rem_all_planes_for_stream(
410 		const struct dc *dc,
411 		struct dc_stream_state *stream,
412 		struct dc_state *context);
413 
414 bool dc_add_all_planes_for_stream(
415 		const struct dc *dc,
416 		struct dc_stream_state *stream,
417 		struct dc_plane_state * const *plane_states,
418 		int plane_count,
419 		struct dc_state *context);
420 
421 bool dc_stream_add_writeback(struct dc *dc,
422 		struct dc_stream_state *stream,
423 		struct dc_writeback_info *wb_info);
424 
425 bool dc_stream_remove_writeback(struct dc *dc,
426 		struct dc_stream_state *stream,
427 		uint32_t dwb_pipe_inst);
428 
429 enum dc_status dc_stream_add_dsc_to_resource(struct dc *dc,
430 		struct dc_state *state,
431 		struct dc_stream_state *stream);
432 
433 bool dc_stream_warmup_writeback(struct dc *dc,
434 		int num_dwb,
435 		struct dc_writeback_info *wb_info);
436 
437 bool dc_stream_dmdata_status_done(struct dc *dc, struct dc_stream_state *stream);
438 
439 bool dc_stream_set_dynamic_metadata(struct dc *dc,
440 		struct dc_stream_state *stream,
441 		struct dc_dmdata_attributes *dmdata_attr);
442 
443 enum dc_status dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
444 
445 /*
446  * Set up streams and links associated to drive sinks
447  * The streams parameter is an absolute set of all active streams.
448  *
449  * After this call:
450  *   Phy, Encoder, Timing Generator are programmed and enabled.
451  *   New streams are enabled with blank stream; no memory read.
452  */
453 /*
454  * Enable stereo when commit_streams is not required,
455  * for example, frame alternate.
456  */
457 void dc_enable_stereo(
458 	struct dc *dc,
459 	struct dc_state *context,
460 	struct dc_stream_state *streams[],
461 	uint8_t stream_count);
462 
463 /* Triggers multi-stream synchronization. */
464 void dc_trigger_sync(struct dc *dc, struct dc_state *context);
465 
466 enum surface_update_type dc_check_update_surfaces_for_stream(
467 		struct dc *dc,
468 		struct dc_surface_update *updates,
469 		int surface_count,
470 		struct dc_stream_update *stream_update,
471 		const struct dc_stream_status *stream_status);
472 
473 /**
474  * Create a new default stream for the requested sink
475  */
476 struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
477 
478 struct dc_stream_state *dc_copy_stream(const struct dc_stream_state *stream);
479 
480 void update_stream_signal(struct dc_stream_state *stream, struct dc_sink *sink);
481 
482 void dc_stream_retain(struct dc_stream_state *dc_stream);
483 void dc_stream_release(struct dc_stream_state *dc_stream);
484 
485 struct dc_stream_status *dc_stream_get_status_from_state(
486 	struct dc_state *state,
487 	struct dc_stream_state *stream);
488 struct dc_stream_status *dc_stream_get_status(
489 	struct dc_stream_state *dc_stream);
490 
491 #ifndef TRIM_FSFT
492 bool dc_optimize_timing_for_fsft(
493 	struct dc_stream_state *pStream,
494 	unsigned int max_input_rate_in_khz);
495 #endif
496 
497 /*******************************************************************************
498  * Cursor interfaces - To manages the cursor within a stream
499  ******************************************************************************/
500 /* TODO: Deprecated once we switch to dc_set_cursor_position */
501 bool dc_stream_set_cursor_attributes(
502 	struct dc_stream_state *stream,
503 	const struct dc_cursor_attributes *attributes);
504 
505 bool dc_stream_set_cursor_position(
506 	struct dc_stream_state *stream,
507 	const struct dc_cursor_position *position);
508 
509 
510 bool dc_stream_adjust_vmin_vmax(struct dc *dc,
511 				struct dc_stream_state *stream,
512 				struct dc_crtc_timing_adjust *adjust);
513 
514 bool dc_stream_get_last_used_drr_vtotal(struct dc *dc,
515 		struct dc_stream_state *stream,
516 		uint32_t *refresh_rate);
517 
518 bool dc_stream_get_crtc_position(struct dc *dc,
519 				 struct dc_stream_state **stream,
520 				 int num_streams,
521 				 unsigned int *v_pos,
522 				 unsigned int *nom_v_pos);
523 
524 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
525 bool dc_stream_forward_dmcu_crc_window(struct dc *dc, struct dc_stream_state *stream,
526 			     struct crc_params *crc_window);
527 bool dc_stream_stop_dmcu_crc_win_update(struct dc *dc,
528 				 struct dc_stream_state *stream);
529 #endif
530 
531 bool dc_stream_configure_crc(struct dc *dc,
532 			     struct dc_stream_state *stream,
533 			     struct crc_params *crc_window,
534 			     bool enable,
535 			     bool continuous);
536 
537 bool dc_stream_get_crc(struct dc *dc,
538 		       struct dc_stream_state *stream,
539 		       uint32_t *r_cr,
540 		       uint32_t *g_y,
541 		       uint32_t *b_cb);
542 
543 void dc_stream_set_static_screen_params(struct dc *dc,
544 					struct dc_stream_state **stream,
545 					int num_streams,
546 					const struct dc_static_screen_params *params);
547 
548 void dc_stream_set_dyn_expansion(struct dc *dc, struct dc_stream_state *stream,
549 		enum dc_dynamic_expansion option);
550 
551 void dc_stream_set_dither_option(struct dc_stream_state *stream,
552 				 enum dc_dither_option option);
553 
554 bool dc_stream_set_gamut_remap(struct dc *dc,
555 			       const struct dc_stream_state *stream);
556 
557 bool dc_stream_program_csc_matrix(struct dc *dc,
558 				  struct dc_stream_state *stream);
559 
560 bool dc_stream_get_crtc_position(struct dc *dc,
561 				 struct dc_stream_state **stream,
562 				 int num_streams,
563 				 unsigned int *v_pos,
564 				 unsigned int *nom_v_pos);
565 
566 struct pipe_ctx *dc_stream_get_pipe_ctx(struct dc_stream_state *stream);
567 
568 void dc_dmub_update_dirty_rect(struct dc *dc,
569 			       int surface_count,
570 			       struct dc_stream_state *stream,
571 			       struct dc_surface_update *srf_updates,
572 			       struct dc_state *context);
573 #endif /* DC_STREAM_H_ */
574