1*c349dbc7Sjsg /*
2*c349dbc7Sjsg * Copyright 2018 Advanced Micro Devices, Inc.
3*c349dbc7Sjsg  *
4*c349dbc7Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5*c349dbc7Sjsg  * copy of this software and associated documentation files (the "Software"),
6*c349dbc7Sjsg  * to deal in the Software without restriction, including without limitation
7*c349dbc7Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*c349dbc7Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9*c349dbc7Sjsg  * Software is furnished to do so, subject to the following conditions:
10*c349dbc7Sjsg  *
11*c349dbc7Sjsg  * The above copyright notice and this permission notice shall be included in
12*c349dbc7Sjsg  * all copies or substantial portions of the Software.
13*c349dbc7Sjsg  *
14*c349dbc7Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*c349dbc7Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*c349dbc7Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*c349dbc7Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*c349dbc7Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*c349dbc7Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*c349dbc7Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21*c349dbc7Sjsg  *
22*c349dbc7Sjsg  * Authors: AMD
23*c349dbc7Sjsg  *
24*c349dbc7Sjsg  */
25*c349dbc7Sjsg 
26*c349dbc7Sjsg #ifndef DAL_DC_DCN21_DCN21_HUBP_H_
27*c349dbc7Sjsg #define DAL_DC_DCN21_DCN21_HUBP_H_
28*c349dbc7Sjsg 
29*c349dbc7Sjsg #include "../dcn20/dcn20_hubp.h"
30*c349dbc7Sjsg #include "../dcn10/dcn10_hubp.h"
31*c349dbc7Sjsg 
32*c349dbc7Sjsg #define TO_DCN21_HUBP(hubp)\
33*c349dbc7Sjsg 	container_of(hubp, struct dcn21_hubp, base)
34*c349dbc7Sjsg 
35*c349dbc7Sjsg #define HUBP_REG_LIST_DCN21(id)\
36*c349dbc7Sjsg 	HUBP_REG_LIST_DCN2_COMMON(id),\
37*c349dbc7Sjsg 	SRI(FLIP_PARAMETERS_3, HUBPREQ, id),\
38*c349dbc7Sjsg 	SRI(FLIP_PARAMETERS_4, HUBPREQ, id),\
39*c349dbc7Sjsg 	SRI(FLIP_PARAMETERS_5, HUBPREQ, id),\
40*c349dbc7Sjsg 	SRI(FLIP_PARAMETERS_6, HUBPREQ, id),\
41*c349dbc7Sjsg 	SRI(VBLANK_PARAMETERS_5, HUBPREQ, id),\
42*c349dbc7Sjsg 	SRI(VBLANK_PARAMETERS_6, HUBPREQ, id)
43*c349dbc7Sjsg 
44*c349dbc7Sjsg #define HUBP_MASK_SH_LIST_DCN21_COMMON(mask_sh)\
45*c349dbc7Sjsg 	HUBP_MASK_SH_LIST_DCN_SHARE_COMMON(mask_sh),\
46*c349dbc7Sjsg 	HUBP_MASK_SH_LIST_DCN_VM(mask_sh),\
47*c349dbc7Sjsg 	HUBP_SF(HUBP0_DCSURF_SURFACE_CONFIG, ROTATION_ANGLE, mask_sh),\
48*c349dbc7Sjsg 	HUBP_SF(HUBP0_DCSURF_SURFACE_CONFIG, H_MIRROR_EN, mask_sh),\
49*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_PREFETCH_SETTINGS, DST_Y_PREFETCH, mask_sh),\
50*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_PREFETCH_SETTINGS, VRATIO_PREFETCH, mask_sh),\
51*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_PREFETCH_SETTINGS_C, VRATIO_PREFETCH_C, mask_sh),\
52*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_DCN_VM_SYSTEM_APERTURE_LOW_ADDR, MC_VM_SYSTEM_APERTURE_LOW_ADDR, mask_sh),\
53*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR, MC_VM_SYSTEM_APERTURE_HIGH_ADDR, mask_sh),\
54*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_CURSOR_SETTINGS, CURSOR0_DST_Y_OFFSET, mask_sh), \
55*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_CURSOR_SETTINGS, CURSOR0_CHUNK_HDL_ADJUST, mask_sh), \
56*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_CURSOR_SURFACE_ADDRESS_HIGH, CURSOR_SURFACE_ADDRESS_HIGH, mask_sh), \
57*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_CURSOR_SURFACE_ADDRESS, CURSOR_SURFACE_ADDRESS, mask_sh), \
58*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_CURSOR_SIZE, CURSOR_WIDTH, mask_sh), \
59*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_CURSOR_SIZE, CURSOR_HEIGHT, mask_sh), \
60*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_MODE, mask_sh), \
61*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_2X_MAGNIFY, mask_sh), \
62*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_PITCH, mask_sh), \
63*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_LINES_PER_CHUNK, mask_sh), \
64*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_ENABLE, mask_sh), \
65*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_CURSOR_POSITION, CURSOR_X_POSITION, mask_sh), \
66*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_CURSOR_POSITION, CURSOR_Y_POSITION, mask_sh), \
67*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_CURSOR_HOT_SPOT, CURSOR_HOT_SPOT_X, mask_sh), \
68*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_CURSOR_HOT_SPOT, CURSOR_HOT_SPOT_Y, mask_sh), \
69*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_CURSOR_DST_OFFSET, CURSOR_DST_X_OFFSET, mask_sh), \
70*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_DMDATA_ADDRESS_HIGH, DMDATA_ADDRESS_HIGH, mask_sh), \
71*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_DMDATA_CNTL, DMDATA_MODE, mask_sh), \
72*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_DMDATA_CNTL, DMDATA_UPDATED, mask_sh), \
73*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_DMDATA_CNTL, DMDATA_REPEAT, mask_sh), \
74*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_DMDATA_CNTL, DMDATA_SIZE, mask_sh), \
75*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_DMDATA_SW_CNTL, DMDATA_SW_UPDATED, mask_sh), \
76*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_DMDATA_SW_CNTL, DMDATA_SW_REPEAT, mask_sh), \
77*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_DMDATA_SW_CNTL, DMDATA_SW_SIZE, mask_sh), \
78*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_DMDATA_QOS_CNTL, DMDATA_QOS_MODE, mask_sh), \
79*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_DMDATA_QOS_CNTL, DMDATA_QOS_LEVEL, mask_sh), \
80*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_DMDATA_QOS_CNTL, DMDATA_DL_DELTA, mask_sh), \
81*c349dbc7Sjsg 	HUBP_SF(CURSOR0_0_DMDATA_STATUS, DMDATA_DONE, mask_sh),\
82*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_0, DST_Y_PER_VM_FLIP, mask_sh),\
83*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_0, DST_Y_PER_ROW_FLIP, mask_sh),\
84*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_1, REFCYC_PER_PTE_GROUP_FLIP_L, mask_sh),\
85*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_2, REFCYC_PER_META_CHUNK_FLIP_L, mask_sh),\
86*c349dbc7Sjsg 	HUBP_SF(HUBP0_DCHUBP_CNTL, HUBP_VREADY_AT_OR_AFTER_VSYNC, mask_sh),\
87*c349dbc7Sjsg 	HUBP_SF(HUBP0_DCHUBP_CNTL, HUBP_DISABLE_STOP_DATA_DURING_VM, mask_sh),\
88*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_DCSURF_FLIP_CONTROL, HUBPREQ_MASTER_UPDATE_LOCK_STATUS, mask_sh),\
89*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_DCSURF_FLIP_CONTROL2, SURFACE_GSL_ENABLE, mask_sh),\
90*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_DCSURF_FLIP_CONTROL2, SURFACE_TRIPLE_BUFFER_ENABLE, mask_sh),\
91*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_VMID_SETTINGS_0, VMID, mask_sh),\
92*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_3, REFCYC_PER_VM_GROUP_FLIP, mask_sh),\
93*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_4, REFCYC_PER_VM_REQ_FLIP, mask_sh),\
94*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_5, REFCYC_PER_PTE_GROUP_FLIP_C, mask_sh),\
95*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_6, REFCYC_PER_META_CHUNK_FLIP_C, mask_sh),\
96*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_VBLANK_PARAMETERS_5, REFCYC_PER_VM_GROUP_VBLANK, mask_sh),\
97*c349dbc7Sjsg 	HUBP_SF(HUBPREQ0_VBLANK_PARAMETERS_6, REFCYC_PER_VM_REQ_VBLANK, mask_sh),\
98*c349dbc7Sjsg 	HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG, VM_GROUP_SIZE, mask_sh)
99*c349dbc7Sjsg 
100*c349dbc7Sjsg #define HUBP_MASK_SH_LIST_DCN21(mask_sh)\
101*c349dbc7Sjsg 	HUBP_MASK_SH_LIST_DCN21_COMMON(mask_sh),\
102*c349dbc7Sjsg 	HUBP_SF(HUBP0_DCSURF_TILING_CONFIG, RB_ALIGNED, mask_sh)
103*c349dbc7Sjsg 
104*c349dbc7Sjsg 
105*c349dbc7Sjsg struct dcn21_hubp {
106*c349dbc7Sjsg 	struct hubp base;
107*c349dbc7Sjsg 	struct dcn_hubp_state state;
108*c349dbc7Sjsg 	const struct dcn_hubp2_registers *hubp_regs;
109*c349dbc7Sjsg 	const struct dcn_hubp2_shift *hubp_shift;
110*c349dbc7Sjsg 	const struct dcn_hubp2_mask *hubp_mask;
111*c349dbc7Sjsg 	int PLAT_54186_wa_chroma_addr_offset;
112*c349dbc7Sjsg };
113*c349dbc7Sjsg 
114*c349dbc7Sjsg bool hubp21_construct(
115*c349dbc7Sjsg 	struct dcn21_hubp *hubp21,
116*c349dbc7Sjsg 	struct dc_context *ctx,
117*c349dbc7Sjsg 	uint32_t inst,
118*c349dbc7Sjsg 	const struct dcn_hubp2_registers *hubp_regs,
119*c349dbc7Sjsg 	const struct dcn_hubp2_shift *hubp_shift,
120*c349dbc7Sjsg 	const struct dcn_hubp2_mask *hubp_mask);
121*c349dbc7Sjsg 
122*c349dbc7Sjsg void apply_DEDCN21_142_wa_for_hostvm_deadline(
123*c349dbc7Sjsg 		struct hubp *hubp,
124*c349dbc7Sjsg 		struct _vcs_dpi_display_dlg_regs_st *dlg_attr);
125*c349dbc7Sjsg 
126*c349dbc7Sjsg void hubp21_program_deadline(
127*c349dbc7Sjsg 		struct hubp *hubp,
128*c349dbc7Sjsg 		struct _vcs_dpi_display_dlg_regs_st *dlg_attr,
129*c349dbc7Sjsg 		struct _vcs_dpi_display_ttu_regs_st *ttu_attr);
130*c349dbc7Sjsg 
131*c349dbc7Sjsg void hubp21_program_requestor(
132*c349dbc7Sjsg 		struct hubp *hubp,
133*c349dbc7Sjsg 		struct _vcs_dpi_display_rq_regs_st *rq_regs);
134*c349dbc7Sjsg #endif /* DAL_DC_DCN21_DCN21_HUBP_H_ */
135