11bb76ff1Sjsg /*
21bb76ff1Sjsg  * Copyright 2022 Advanced Micro Devices, Inc.
31bb76ff1Sjsg  *
41bb76ff1Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
51bb76ff1Sjsg  * copy of this software and associated documentation files (the "Software"),
61bb76ff1Sjsg  * to deal in the Software without restriction, including without limitation
71bb76ff1Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
81bb76ff1Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
91bb76ff1Sjsg  * Software is furnished to do so, subject to the following conditions:
101bb76ff1Sjsg  *
111bb76ff1Sjsg  * The above copyright notice and this permission notice shall be included in
121bb76ff1Sjsg  * all copies or substantial portions of the Software.
131bb76ff1Sjsg  *
141bb76ff1Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
151bb76ff1Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
161bb76ff1Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
171bb76ff1Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
181bb76ff1Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
191bb76ff1Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
201bb76ff1Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
211bb76ff1Sjsg  *
221bb76ff1Sjsg  * Authors: AMD
231bb76ff1Sjsg  *
241bb76ff1Sjsg  */
251bb76ff1Sjsg 
261bb76ff1Sjsg 
271bb76ff1Sjsg #include "reg_helper.h"
281bb76ff1Sjsg #include "resource.h"
291bb76ff1Sjsg #include "mcif_wb.h"
301bb76ff1Sjsg #include "dcn32_mmhubbub.h"
311bb76ff1Sjsg 
321bb76ff1Sjsg 
331bb76ff1Sjsg #define REG(reg)\
341bb76ff1Sjsg 	mcif_wb30->mcif_wb_regs->reg
351bb76ff1Sjsg 
361bb76ff1Sjsg #define CTX \
371bb76ff1Sjsg 	mcif_wb30->base.ctx
381bb76ff1Sjsg 
391bb76ff1Sjsg #undef FN
401bb76ff1Sjsg #define FN(reg_name, field_name) \
411bb76ff1Sjsg 	mcif_wb30->mcif_wb_shift->field_name, mcif_wb30->mcif_wb_mask->field_name
421bb76ff1Sjsg 
431bb76ff1Sjsg #define MCIF_ADDR(addr) (((unsigned long long)addr & 0xffffffffff) + 0xFE) >> 8
441bb76ff1Sjsg #define MCIF_ADDR_HIGH(addr) (unsigned long long)addr >> 40
451bb76ff1Sjsg 
461bb76ff1Sjsg /* wbif programming guide:
471bb76ff1Sjsg  * 1. set up wbif parameter:
481bb76ff1Sjsg  *    unsigned long long   luma_address[4];       //4 frame buffer
491bb76ff1Sjsg  *    unsigned long long   chroma_address[4];
501bb76ff1Sjsg  *    unsigned int	   luma_pitch;
511bb76ff1Sjsg  *    unsigned int	   chroma_pitch;
521bb76ff1Sjsg  *    unsigned int         warmup_pitch=0x10;     //256B align, the page size is 4KB when it is 0x10
531bb76ff1Sjsg  *    unsigned int	   slice_lines;           //slice size
541bb76ff1Sjsg  *    unsigned int         time_per_pixel;        // time per pixel, in ns
551bb76ff1Sjsg  *    unsigned int         arbitration_slice;     // 0: 2048 bytes 1: 4096 bytes 2: 8192 Bytes
561bb76ff1Sjsg  *    unsigned int         max_scaled_time;       // used for QOS generation
571bb76ff1Sjsg  *    unsigned int         swlock=0x0;
581bb76ff1Sjsg  *    unsigned int         cli_watermark[4];      //4 group urgent watermark
591bb76ff1Sjsg  *    unsigned int         pstate_watermark[4];   //4 group pstate watermark
601bb76ff1Sjsg  *    unsigned int         sw_int_en;             // Software interrupt enable, frame end and overflow
611bb76ff1Sjsg  *    unsigned int         sw_slice_int_en;       // slice end interrupt enable
621bb76ff1Sjsg  *    unsigned int         sw_overrun_int_en;     // overrun error interrupt enable
631bb76ff1Sjsg  *    unsigned int         vce_int_en;            // VCE interrupt enable, frame end and overflow
641bb76ff1Sjsg  *    unsigned int         vce_slice_int_en;      // VCE slice end interrupt enable, frame end and overflow
651bb76ff1Sjsg  *
661bb76ff1Sjsg  * 2. configure wbif register
671bb76ff1Sjsg  *    a. call mmhubbub_config_wbif()
681bb76ff1Sjsg  *
691bb76ff1Sjsg  * 3. Enable wbif
701bb76ff1Sjsg  *    call set_wbif_bufmgr_enable();
711bb76ff1Sjsg  *
721bb76ff1Sjsg  * 4. wbif_dump_status(), option, for debug purpose
731bb76ff1Sjsg  *    the bufmgr status can show the progress of write back, can be used for debug purpose
741bb76ff1Sjsg  */
751bb76ff1Sjsg 
mmhubbub32_warmup_mcif(struct mcif_wb * mcif_wb,struct mcif_warmup_params * params)761bb76ff1Sjsg static void mmhubbub32_warmup_mcif(struct mcif_wb *mcif_wb,
771bb76ff1Sjsg 		struct mcif_warmup_params *params)
781bb76ff1Sjsg {
791bb76ff1Sjsg 	struct dcn30_mmhubbub *mcif_wb30 = TO_DCN30_MMHUBBUB(mcif_wb);
801bb76ff1Sjsg 	union large_integer start_address_shift = {.quad_part = params->start_address.quad_part >> 5};
811bb76ff1Sjsg 
821bb76ff1Sjsg 	/* Set base address and region size for warmup */
831bb76ff1Sjsg 	REG_SET(MMHUBBUB_WARMUP_BASE_ADDR_HIGH, 0, MMHUBBUB_WARMUP_BASE_ADDR_HIGH, start_address_shift.high_part);
841bb76ff1Sjsg 	REG_SET(MMHUBBUB_WARMUP_BASE_ADDR_LOW, 0, MMHUBBUB_WARMUP_BASE_ADDR_LOW, start_address_shift.low_part);
851bb76ff1Sjsg 	REG_SET(MMHUBBUB_WARMUP_ADDR_REGION, 0, MMHUBBUB_WARMUP_ADDR_REGION, params->region_size >> 5);
861bb76ff1Sjsg //	REG_SET(MMHUBBUB_WARMUP_P_VMID, 0, MMHUBBUB_WARMUP_P_VMID, params->p_vmid);
871bb76ff1Sjsg 
881bb76ff1Sjsg 	/* Set address increment and enable warmup */
891bb76ff1Sjsg 	REG_SET_3(MMHUBBUB_WARMUP_CONTROL_STATUS, 0, MMHUBBUB_WARMUP_EN, true,
901bb76ff1Sjsg 			MMHUBBUB_WARMUP_SW_INT_EN, true,
911bb76ff1Sjsg 			MMHUBBUB_WARMUP_INC_ADDR, params->address_increment >> 5);
921bb76ff1Sjsg 
931bb76ff1Sjsg 	/* Wait for an interrupt to signal warmup is completed */
941bb76ff1Sjsg 	REG_WAIT(MMHUBBUB_WARMUP_CONTROL_STATUS, MMHUBBUB_WARMUP_SW_INT_STATUS, 1, 20, 100);
951bb76ff1Sjsg 
961bb76ff1Sjsg 	/* Acknowledge interrupt */
971bb76ff1Sjsg 	REG_UPDATE(MMHUBBUB_WARMUP_CONTROL_STATUS, MMHUBBUB_WARMUP_SW_INT_ACK, 1);
981bb76ff1Sjsg 
991bb76ff1Sjsg 	/* Disable warmup */
1001bb76ff1Sjsg 	REG_UPDATE(MMHUBBUB_WARMUP_CONTROL_STATUS, MMHUBBUB_WARMUP_EN, false);
1011bb76ff1Sjsg }
1021bb76ff1Sjsg 
mmhubbub32_config_mcif_buf(struct mcif_wb * mcif_wb,struct mcif_buf_params * params,unsigned int dest_height)1031bb76ff1Sjsg static void mmhubbub32_config_mcif_buf(struct mcif_wb *mcif_wb,
1041bb76ff1Sjsg 		struct mcif_buf_params *params,
1051bb76ff1Sjsg 		unsigned int dest_height)
1061bb76ff1Sjsg {
1071bb76ff1Sjsg 	struct dcn30_mmhubbub *mcif_wb30 = TO_DCN30_MMHUBBUB(mcif_wb);
1081bb76ff1Sjsg 
1091bb76ff1Sjsg 	/* buffer address for packing mode or Luma in planar mode */
1101bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_1_ADDR_Y, MCIF_WB_BUF_1_ADDR_Y, MCIF_ADDR(params->luma_address[0]));
1111bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_1_ADDR_Y_HIGH, MCIF_WB_BUF_1_ADDR_Y_HIGH, MCIF_ADDR_HIGH(params->luma_address[0]));
1121bb76ff1Sjsg 
1131bb76ff1Sjsg 	/* buffer address for Chroma in planar mode (unused in packing mode) */
1141bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_1_ADDR_C, MCIF_WB_BUF_1_ADDR_C, MCIF_ADDR(params->chroma_address[0]));
1151bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_1_ADDR_C_HIGH, MCIF_WB_BUF_1_ADDR_C_HIGH, MCIF_ADDR_HIGH(params->chroma_address[0]));
1161bb76ff1Sjsg 
1171bb76ff1Sjsg 	/* buffer address for packing mode or Luma in planar mode */
1181bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_2_ADDR_Y, MCIF_WB_BUF_2_ADDR_Y, MCIF_ADDR(params->luma_address[1]));
1191bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_2_ADDR_Y_HIGH, MCIF_WB_BUF_2_ADDR_Y_HIGH, MCIF_ADDR_HIGH(params->luma_address[1]));
1201bb76ff1Sjsg 
1211bb76ff1Sjsg 	/* buffer address for Chroma in planar mode (unused in packing mode) */
1221bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_2_ADDR_C, MCIF_WB_BUF_2_ADDR_C, MCIF_ADDR(params->chroma_address[1]));
1231bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_2_ADDR_C_HIGH, MCIF_WB_BUF_2_ADDR_C_HIGH, MCIF_ADDR_HIGH(params->chroma_address[1]));
1241bb76ff1Sjsg 
1251bb76ff1Sjsg 	/* buffer address for packing mode or Luma in planar mode */
1261bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_3_ADDR_Y, MCIF_WB_BUF_3_ADDR_Y, MCIF_ADDR(params->luma_address[2]));
1271bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_3_ADDR_Y_HIGH, MCIF_WB_BUF_3_ADDR_Y_HIGH, MCIF_ADDR_HIGH(params->luma_address[2]));
1281bb76ff1Sjsg 
1291bb76ff1Sjsg 	/* buffer address for Chroma in planar mode (unused in packing mode) */
1301bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_3_ADDR_C, MCIF_WB_BUF_3_ADDR_C, MCIF_ADDR(params->chroma_address[2]));
1311bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_3_ADDR_C_HIGH, MCIF_WB_BUF_3_ADDR_C_HIGH, MCIF_ADDR_HIGH(params->chroma_address[2]));
1321bb76ff1Sjsg 
1331bb76ff1Sjsg 	/* buffer address for packing mode or Luma in planar mode */
1341bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_4_ADDR_Y, MCIF_WB_BUF_4_ADDR_Y, MCIF_ADDR(params->luma_address[3]));
1351bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_4_ADDR_Y_HIGH, MCIF_WB_BUF_4_ADDR_Y_HIGH, MCIF_ADDR_HIGH(params->luma_address[3]));
1361bb76ff1Sjsg 
1371bb76ff1Sjsg 	/* buffer address for Chroma in planar mode (unused in packing mode) */
1381bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_4_ADDR_C, MCIF_WB_BUF_4_ADDR_C, MCIF_ADDR(params->chroma_address[3]));
1391bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_4_ADDR_C_HIGH, MCIF_WB_BUF_4_ADDR_C_HIGH, MCIF_ADDR_HIGH(params->chroma_address[3]));
1401bb76ff1Sjsg 
1411bb76ff1Sjsg 	/* setup luma & chroma size
1421bb76ff1Sjsg 	 * should be enough to contain a whole frame Luma data,
1431bb76ff1Sjsg 	 * the programmed value is frame buffer size [27:8], 256-byte aligned
1441bb76ff1Sjsg 	 */
1451bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_LUMA_SIZE, MCIF_WB_BUF_LUMA_SIZE, (params->luma_pitch>>8) * dest_height);
1461bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUF_CHROMA_SIZE, MCIF_WB_BUF_CHROMA_SIZE, (params->chroma_pitch>>8) * dest_height);
1471bb76ff1Sjsg 
1481bb76ff1Sjsg 	/* enable address fence */
1491bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUFMGR_SW_CONTROL, MCIF_WB_BUF_ADDR_FENCE_EN, 1);
1501bb76ff1Sjsg 
1511bb76ff1Sjsg 	/* setup pitch, the programmed value is [15:8], 256B align */
1521bb76ff1Sjsg 	REG_UPDATE_2(MCIF_WB_BUF_PITCH, MCIF_WB_BUF_LUMA_PITCH, params->luma_pitch >> 8,
1531bb76ff1Sjsg 			MCIF_WB_BUF_CHROMA_PITCH, params->chroma_pitch >> 8);
1541bb76ff1Sjsg }
1551bb76ff1Sjsg 
mmhubbub32_config_mcif_arb(struct mcif_wb * mcif_wb,struct mcif_arb_params * params)1561bb76ff1Sjsg static void mmhubbub32_config_mcif_arb(struct mcif_wb *mcif_wb,
1571bb76ff1Sjsg 		struct mcif_arb_params *params)
1581bb76ff1Sjsg {
1591bb76ff1Sjsg 	struct dcn30_mmhubbub *mcif_wb30 = TO_DCN30_MMHUBBUB(mcif_wb);
1601bb76ff1Sjsg 
1611bb76ff1Sjsg 	/* Programmed by the video driver based on the CRTC timing (for DWB) */
1621bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_ARBITRATION_CONTROL, MCIF_WB_TIME_PER_PIXEL, params->time_per_pixel);
1631bb76ff1Sjsg 
1641bb76ff1Sjsg 	/* Programming dwb watermark */
1651bb76ff1Sjsg 	/* Watermark to generate urgent in MCIF_WB_CLI, value is determined by MCIF_WB_CLI_WATERMARK_MASK. */
1661bb76ff1Sjsg 	/* Program in ns. A formula will be provided in the pseudo code to calculate the value. */
1671bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_WATERMARK, MCIF_WB_CLI_WATERMARK_MASK, 0x0);
1681bb76ff1Sjsg 	/* urgent_watermarkA */
1691bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_WATERMARK, MCIF_WB_CLI_WATERMARK,  params->cli_watermark[0]);
1701bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_WATERMARK, MCIF_WB_CLI_WATERMARK_MASK, 0x1);
1711bb76ff1Sjsg 	/* urgent_watermarkB */
1721bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_WATERMARK, MCIF_WB_CLI_WATERMARK,  params->cli_watermark[1]);
1731bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_WATERMARK, MCIF_WB_CLI_WATERMARK_MASK, 0x2);
1741bb76ff1Sjsg 	/* urgent_watermarkC */
1751bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_WATERMARK, MCIF_WB_CLI_WATERMARK,  params->cli_watermark[2]);
1761bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_WATERMARK, MCIF_WB_CLI_WATERMARK_MASK, 0x3);
1771bb76ff1Sjsg 	/* urgent_watermarkD */
1781bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_WATERMARK, MCIF_WB_CLI_WATERMARK,  params->cli_watermark[3]);
1791bb76ff1Sjsg 
1801bb76ff1Sjsg 	/* Programming nb pstate watermark */
1811bb76ff1Sjsg 	/* nbp_state_change_watermarkA */
1821bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_NB_PSTATE_LATENCY_WATERMARK, NB_PSTATE_CHANGE_WATERMARK_MASK, 0x0);
1831bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_NB_PSTATE_LATENCY_WATERMARK,
1841bb76ff1Sjsg 			NB_PSTATE_CHANGE_REFRESH_WATERMARK, params->pstate_watermark[0]);
1851bb76ff1Sjsg 	/* nbp_state_change_watermarkB */
1861bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_NB_PSTATE_LATENCY_WATERMARK, NB_PSTATE_CHANGE_WATERMARK_MASK, 0x1);
1871bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_NB_PSTATE_LATENCY_WATERMARK,
1881bb76ff1Sjsg 			NB_PSTATE_CHANGE_REFRESH_WATERMARK, params->pstate_watermark[1]);
1891bb76ff1Sjsg 	/* nbp_state_change_watermarkC */
1901bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_NB_PSTATE_LATENCY_WATERMARK, NB_PSTATE_CHANGE_WATERMARK_MASK, 0x2);
1911bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_NB_PSTATE_LATENCY_WATERMARK,
1921bb76ff1Sjsg 			NB_PSTATE_CHANGE_REFRESH_WATERMARK, params->pstate_watermark[2]);
1931bb76ff1Sjsg 	/* nbp_state_change_watermarkD */
1941bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_NB_PSTATE_LATENCY_WATERMARK, NB_PSTATE_CHANGE_WATERMARK_MASK, 0x3);
1951bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_NB_PSTATE_LATENCY_WATERMARK,
1961bb76ff1Sjsg 			NB_PSTATE_CHANGE_REFRESH_WATERMARK, params->pstate_watermark[3]);
1971bb76ff1Sjsg 
1981bb76ff1Sjsg 	/* dram_speed_change_duration - register removed */
1991bb76ff1Sjsg 	//REG_UPDATE(MCIF_WB_DRAM_SPEED_CHANGE_DURATION_VBI,
2001bb76ff1Sjsg 	//		MCIF_WB_DRAM_SPEED_CHANGE_DURATION_VBI, params->dram_speed_change_duration);
2011bb76ff1Sjsg 
2021bb76ff1Sjsg 	/* max_scaled_time */
2031bb76ff1Sjsg 	REG_UPDATE(MULTI_LEVEL_QOS_CTRL, MAX_SCALED_TIME_TO_URGENT, params->max_scaled_time);
2041bb76ff1Sjsg 
2051bb76ff1Sjsg 	/* slice_lines */
2061bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_BUFMGR_VCE_CONTROL, MCIF_WB_BUFMGR_SLICE_SIZE, params->slice_lines-1);
2071bb76ff1Sjsg 
2081bb76ff1Sjsg 	/* Set arbitration unit for Luma/Chroma */
2091bb76ff1Sjsg 	/* arb_unit=2 should be chosen for more efficiency */
2101bb76ff1Sjsg 	/* Arbitration size, 0: 2048 bytes 1: 4096 bytes 2: 8192 Bytes */
2111bb76ff1Sjsg 	REG_UPDATE(MCIF_WB_ARBITRATION_CONTROL, MCIF_WB_CLIENT_ARBITRATION_SLICE,  params->arbitration_slice);
2121bb76ff1Sjsg }
2131bb76ff1Sjsg 
214*f005ef32Sjsg static const struct mcif_wb_funcs dcn32_mmhubbub_funcs = {
2151bb76ff1Sjsg 	.warmup_mcif		= mmhubbub32_warmup_mcif,
2161bb76ff1Sjsg 	.enable_mcif		= mmhubbub2_enable_mcif,
2171bb76ff1Sjsg 	.disable_mcif		= mmhubbub2_disable_mcif,
2181bb76ff1Sjsg 	.config_mcif_buf	= mmhubbub32_config_mcif_buf,
2191bb76ff1Sjsg 	.config_mcif_arb	= mmhubbub32_config_mcif_arb,
2201bb76ff1Sjsg 	.config_mcif_irq	= mmhubbub2_config_mcif_irq,
2211bb76ff1Sjsg 	.dump_frame			= mcifwb2_dump_frame,
2221bb76ff1Sjsg };
2231bb76ff1Sjsg 
dcn32_mmhubbub_construct(struct dcn30_mmhubbub * mcif_wb30,struct dc_context * ctx,const struct dcn30_mmhubbub_registers * mcif_wb_regs,const struct dcn30_mmhubbub_shift * mcif_wb_shift,const struct dcn30_mmhubbub_mask * mcif_wb_mask,int inst)2241bb76ff1Sjsg void dcn32_mmhubbub_construct(struct dcn30_mmhubbub *mcif_wb30,
2251bb76ff1Sjsg 		struct dc_context *ctx,
2261bb76ff1Sjsg 		const struct dcn30_mmhubbub_registers *mcif_wb_regs,
2271bb76ff1Sjsg 		const struct dcn30_mmhubbub_shift *mcif_wb_shift,
2281bb76ff1Sjsg 		const struct dcn30_mmhubbub_mask *mcif_wb_mask,
2291bb76ff1Sjsg 		int inst)
2301bb76ff1Sjsg {
2311bb76ff1Sjsg 	mcif_wb30->base.ctx = ctx;
2321bb76ff1Sjsg 
2331bb76ff1Sjsg 	mcif_wb30->base.inst = inst;
2341bb76ff1Sjsg 	mcif_wb30->base.funcs = &dcn32_mmhubbub_funcs;
2351bb76ff1Sjsg 
2361bb76ff1Sjsg 	mcif_wb30->mcif_wb_regs = mcif_wb_regs;
2371bb76ff1Sjsg 	mcif_wb30->mcif_wb_shift = mcif_wb_shift;
2381bb76ff1Sjsg 	mcif_wb30->mcif_wb_mask = mcif_wb_mask;
2391bb76ff1Sjsg }
240