xref: /openbsd/sys/dev/pci/drm/amd/pm/swsmu/smu11/vangogh_ppt.c (revision f005ef32)
15ca02815Sjsg /*
25ca02815Sjsg  * Copyright 2020 Advanced Micro Devices, Inc.
35ca02815Sjsg  *
45ca02815Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
55ca02815Sjsg  * copy of this software and associated documentation files (the "Software"),
65ca02815Sjsg  * to deal in the Software without restriction, including without limitation
75ca02815Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
85ca02815Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
95ca02815Sjsg  * Software is furnished to do so, subject to the following conditions:
105ca02815Sjsg  *
115ca02815Sjsg  * The above copyright notice and this permission notice shall be included in
125ca02815Sjsg  * all copies or substantial portions of the Software.
135ca02815Sjsg  *
145ca02815Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
155ca02815Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
165ca02815Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
175ca02815Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
185ca02815Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
195ca02815Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
205ca02815Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
215ca02815Sjsg  *
225ca02815Sjsg  */
235ca02815Sjsg 
245ca02815Sjsg #define SWSMU_CODE_LAYER_L2
255ca02815Sjsg 
265ca02815Sjsg #include "amdgpu.h"
275ca02815Sjsg #include "amdgpu_smu.h"
285ca02815Sjsg #include "smu_v11_0.h"
295ca02815Sjsg #include "smu11_driver_if_vangogh.h"
305ca02815Sjsg #include "vangogh_ppt.h"
315ca02815Sjsg #include "smu_v11_5_ppsmc.h"
325ca02815Sjsg #include "smu_v11_5_pmfw.h"
335ca02815Sjsg #include "smu_cmn.h"
345ca02815Sjsg #include "soc15_common.h"
355ca02815Sjsg #include "asic_reg/gc/gc_10_3_0_offset.h"
365ca02815Sjsg #include "asic_reg/gc/gc_10_3_0_sh_mask.h"
375ca02815Sjsg #include <asm/processor.h>
385ca02815Sjsg 
395ca02815Sjsg /*
405ca02815Sjsg  * DO NOT use these for err/warn/info/debug messages.
415ca02815Sjsg  * Use dev_err, dev_warn, dev_info and dev_dbg instead.
425ca02815Sjsg  * They are more MGPU friendly.
435ca02815Sjsg  */
445ca02815Sjsg #undef pr_err
455ca02815Sjsg #undef pr_warn
465ca02815Sjsg #undef pr_info
475ca02815Sjsg #undef pr_debug
485ca02815Sjsg 
491bb76ff1Sjsg // Registers related to GFXOFF
501bb76ff1Sjsg // addressBlock: smuio_smuio_SmuSmuioDec
511bb76ff1Sjsg // base address: 0x5a000
521bb76ff1Sjsg #define mmSMUIO_GFX_MISC_CNTL			0x00c5
531bb76ff1Sjsg #define mmSMUIO_GFX_MISC_CNTL_BASE_IDX		0
541bb76ff1Sjsg 
551bb76ff1Sjsg //SMUIO_GFX_MISC_CNTL
561bb76ff1Sjsg #define SMUIO_GFX_MISC_CNTL__SMU_GFX_cold_vs_gfxoff__SHIFT	0x0
571bb76ff1Sjsg #define SMUIO_GFX_MISC_CNTL__PWR_GFXOFF_STATUS__SHIFT		0x1
581bb76ff1Sjsg #define SMUIO_GFX_MISC_CNTL__SMU_GFX_cold_vs_gfxoff_MASK	0x00000001L
591bb76ff1Sjsg #define SMUIO_GFX_MISC_CNTL__PWR_GFXOFF_STATUS_MASK		0x00000006L
601bb76ff1Sjsg 
615ca02815Sjsg #define FEATURE_MASK(feature) (1ULL << feature)
625ca02815Sjsg #define SMC_DPM_FEATURE ( \
635ca02815Sjsg 	FEATURE_MASK(FEATURE_CCLK_DPM_BIT) | \
645ca02815Sjsg 	FEATURE_MASK(FEATURE_VCN_DPM_BIT)	 | \
655ca02815Sjsg 	FEATURE_MASK(FEATURE_FCLK_DPM_BIT)	 | \
665ca02815Sjsg 	FEATURE_MASK(FEATURE_SOCCLK_DPM_BIT)	 | \
675ca02815Sjsg 	FEATURE_MASK(FEATURE_MP0CLK_DPM_BIT)	 | \
685ca02815Sjsg 	FEATURE_MASK(FEATURE_LCLK_DPM_BIT)	 | \
695ca02815Sjsg 	FEATURE_MASK(FEATURE_SHUBCLK_DPM_BIT)	 | \
705ca02815Sjsg 	FEATURE_MASK(FEATURE_DCFCLK_DPM_BIT)| \
715ca02815Sjsg 	FEATURE_MASK(FEATURE_GFX_DPM_BIT))
725ca02815Sjsg 
735ca02815Sjsg static struct cmn2asic_msg_mapping vangogh_message_map[SMU_MSG_MAX_COUNT] = {
745ca02815Sjsg 	MSG_MAP(TestMessage,                    PPSMC_MSG_TestMessage,			0),
755ca02815Sjsg 	MSG_MAP(GetSmuVersion,                  PPSMC_MSG_GetSmuVersion,		0),
765ca02815Sjsg 	MSG_MAP(GetDriverIfVersion,             PPSMC_MSG_GetDriverIfVersion,	0),
775ca02815Sjsg 	MSG_MAP(EnableGfxOff,                   PPSMC_MSG_EnableGfxOff,			0),
785ca02815Sjsg 	MSG_MAP(AllowGfxOff,                    PPSMC_MSG_AllowGfxOff,          0),
795ca02815Sjsg 	MSG_MAP(DisallowGfxOff,                 PPSMC_MSG_DisallowGfxOff,		0),
805ca02815Sjsg 	MSG_MAP(PowerDownIspByTile,             PPSMC_MSG_PowerDownIspByTile,	0),
815ca02815Sjsg 	MSG_MAP(PowerUpIspByTile,               PPSMC_MSG_PowerUpIspByTile,		0),
825ca02815Sjsg 	MSG_MAP(PowerDownVcn,                   PPSMC_MSG_PowerDownVcn,			0),
835ca02815Sjsg 	MSG_MAP(PowerUpVcn,                     PPSMC_MSG_PowerUpVcn,			0),
845ca02815Sjsg 	MSG_MAP(RlcPowerNotify,                 PPSMC_MSG_RlcPowerNotify,		0),
855ca02815Sjsg 	MSG_MAP(SetHardMinVcn,                  PPSMC_MSG_SetHardMinVcn,		0),
865ca02815Sjsg 	MSG_MAP(SetSoftMinGfxclk,               PPSMC_MSG_SetSoftMinGfxclk,		0),
875ca02815Sjsg 	MSG_MAP(ActiveProcessNotify,            PPSMC_MSG_ActiveProcessNotify,		0),
885ca02815Sjsg 	MSG_MAP(SetHardMinIspiclkByFreq,        PPSMC_MSG_SetHardMinIspiclkByFreq,	0),
895ca02815Sjsg 	MSG_MAP(SetHardMinIspxclkByFreq,        PPSMC_MSG_SetHardMinIspxclkByFreq,	0),
905ca02815Sjsg 	MSG_MAP(SetDriverDramAddrHigh,          PPSMC_MSG_SetDriverDramAddrHigh,	0),
915ca02815Sjsg 	MSG_MAP(SetDriverDramAddrLow,           PPSMC_MSG_SetDriverDramAddrLow,		0),
925ca02815Sjsg 	MSG_MAP(TransferTableSmu2Dram,          PPSMC_MSG_TransferTableSmu2Dram,	0),
935ca02815Sjsg 	MSG_MAP(TransferTableDram2Smu,          PPSMC_MSG_TransferTableDram2Smu,	0),
945ca02815Sjsg 	MSG_MAP(GfxDeviceDriverReset,           PPSMC_MSG_GfxDeviceDriverReset,		0),
955ca02815Sjsg 	MSG_MAP(GetEnabledSmuFeatures,          PPSMC_MSG_GetEnabledSmuFeatures,	0),
965ca02815Sjsg 	MSG_MAP(SetHardMinSocclkByFreq,         PPSMC_MSG_SetHardMinSocclkByFreq,	0),
975ca02815Sjsg 	MSG_MAP(SetSoftMinFclk,                 PPSMC_MSG_SetSoftMinFclk,		0),
985ca02815Sjsg 	MSG_MAP(SetSoftMinVcn,                  PPSMC_MSG_SetSoftMinVcn,		0),
995ca02815Sjsg 	MSG_MAP(EnablePostCode,                 PPSMC_MSG_EnablePostCode,		0),
1005ca02815Sjsg 	MSG_MAP(GetGfxclkFrequency,             PPSMC_MSG_GetGfxclkFrequency,	0),
1015ca02815Sjsg 	MSG_MAP(GetFclkFrequency,               PPSMC_MSG_GetFclkFrequency,		0),
1025ca02815Sjsg 	MSG_MAP(SetSoftMaxGfxClk,               PPSMC_MSG_SetSoftMaxGfxClk,		0),
1035ca02815Sjsg 	MSG_MAP(SetHardMinGfxClk,               PPSMC_MSG_SetHardMinGfxClk,		0),
1045ca02815Sjsg 	MSG_MAP(SetSoftMaxSocclkByFreq,         PPSMC_MSG_SetSoftMaxSocclkByFreq,	0),
1055ca02815Sjsg 	MSG_MAP(SetSoftMaxFclkByFreq,           PPSMC_MSG_SetSoftMaxFclkByFreq,		0),
1065ca02815Sjsg 	MSG_MAP(SetSoftMaxVcn,                  PPSMC_MSG_SetSoftMaxVcn,			0),
1075ca02815Sjsg 	MSG_MAP(SetPowerLimitPercentage,        PPSMC_MSG_SetPowerLimitPercentage,	0),
1085ca02815Sjsg 	MSG_MAP(PowerDownJpeg,                  PPSMC_MSG_PowerDownJpeg,			0),
1095ca02815Sjsg 	MSG_MAP(PowerUpJpeg,                    PPSMC_MSG_PowerUpJpeg,				0),
1105ca02815Sjsg 	MSG_MAP(SetHardMinFclkByFreq,           PPSMC_MSG_SetHardMinFclkByFreq,		0),
1115ca02815Sjsg 	MSG_MAP(SetSoftMinSocclkByFreq,         PPSMC_MSG_SetSoftMinSocclkByFreq,	0),
1125ca02815Sjsg 	MSG_MAP(PowerUpCvip,                    PPSMC_MSG_PowerUpCvip,				0),
1135ca02815Sjsg 	MSG_MAP(PowerDownCvip,                  PPSMC_MSG_PowerDownCvip,			0),
1145ca02815Sjsg 	MSG_MAP(GetPptLimit,                        PPSMC_MSG_GetPptLimit,			0),
1155ca02815Sjsg 	MSG_MAP(GetThermalLimit,                    PPSMC_MSG_GetThermalLimit,		0),
1165ca02815Sjsg 	MSG_MAP(GetCurrentTemperature,              PPSMC_MSG_GetCurrentTemperature, 0),
1175ca02815Sjsg 	MSG_MAP(GetCurrentPower,                    PPSMC_MSG_GetCurrentPower,		 0),
1185ca02815Sjsg 	MSG_MAP(GetCurrentVoltage,                  PPSMC_MSG_GetCurrentVoltage,	 0),
1195ca02815Sjsg 	MSG_MAP(GetCurrentCurrent,                  PPSMC_MSG_GetCurrentCurrent,	 0),
1205ca02815Sjsg 	MSG_MAP(GetAverageCpuActivity,              PPSMC_MSG_GetAverageCpuActivity, 0),
1215ca02815Sjsg 	MSG_MAP(GetAverageGfxActivity,              PPSMC_MSG_GetAverageGfxActivity, 0),
1225ca02815Sjsg 	MSG_MAP(GetAveragePower,                    PPSMC_MSG_GetAveragePower,		 0),
1235ca02815Sjsg 	MSG_MAP(GetAverageTemperature,              PPSMC_MSG_GetAverageTemperature, 0),
1245ca02815Sjsg 	MSG_MAP(SetAveragePowerTimeConstant,        PPSMC_MSG_SetAveragePowerTimeConstant,			0),
1255ca02815Sjsg 	MSG_MAP(SetAverageActivityTimeConstant,     PPSMC_MSG_SetAverageActivityTimeConstant,		0),
1265ca02815Sjsg 	MSG_MAP(SetAverageTemperatureTimeConstant,  PPSMC_MSG_SetAverageTemperatureTimeConstant,	0),
1275ca02815Sjsg 	MSG_MAP(SetMitigationEndHysteresis,         PPSMC_MSG_SetMitigationEndHysteresis,			0),
1285ca02815Sjsg 	MSG_MAP(GetCurrentFreq,                     PPSMC_MSG_GetCurrentFreq,						0),
1295ca02815Sjsg 	MSG_MAP(SetReducedPptLimit,                 PPSMC_MSG_SetReducedPptLimit,					0),
1305ca02815Sjsg 	MSG_MAP(SetReducedThermalLimit,             PPSMC_MSG_SetReducedThermalLimit,				0),
1315ca02815Sjsg 	MSG_MAP(DramLogSetDramAddr,                 PPSMC_MSG_DramLogSetDramAddr,					0),
1325ca02815Sjsg 	MSG_MAP(StartDramLogging,                   PPSMC_MSG_StartDramLogging,						0),
1335ca02815Sjsg 	MSG_MAP(StopDramLogging,                    PPSMC_MSG_StopDramLogging,						0),
1345ca02815Sjsg 	MSG_MAP(SetSoftMinCclk,                     PPSMC_MSG_SetSoftMinCclk,						0),
1355ca02815Sjsg 	MSG_MAP(SetSoftMaxCclk,                     PPSMC_MSG_SetSoftMaxCclk,						0),
1365ca02815Sjsg 	MSG_MAP(RequestActiveWgp,                   PPSMC_MSG_RequestActiveWgp,                     0),
1375ca02815Sjsg 	MSG_MAP(SetFastPPTLimit,                    PPSMC_MSG_SetFastPPTLimit,						0),
1385ca02815Sjsg 	MSG_MAP(SetSlowPPTLimit,                    PPSMC_MSG_SetSlowPPTLimit,						0),
1395ca02815Sjsg 	MSG_MAP(GetFastPPTLimit,                    PPSMC_MSG_GetFastPPTLimit,						0),
1405ca02815Sjsg 	MSG_MAP(GetSlowPPTLimit,                    PPSMC_MSG_GetSlowPPTLimit,						0),
1411bb76ff1Sjsg 	MSG_MAP(GetGfxOffStatus,		    PPSMC_MSG_GetGfxOffStatus,						0),
1421bb76ff1Sjsg 	MSG_MAP(GetGfxOffEntryCount,		    PPSMC_MSG_GetGfxOffEntryCount,					0),
1431bb76ff1Sjsg 	MSG_MAP(LogGfxOffResidency,		    PPSMC_MSG_LogGfxOffResidency,					0),
1445ca02815Sjsg };
1455ca02815Sjsg 
1465ca02815Sjsg static struct cmn2asic_mapping vangogh_feature_mask_map[SMU_FEATURE_COUNT] = {
1475ca02815Sjsg 	FEA_MAP(PPT),
1485ca02815Sjsg 	FEA_MAP(TDC),
1495ca02815Sjsg 	FEA_MAP(THERMAL),
1505ca02815Sjsg 	FEA_MAP(DS_GFXCLK),
1515ca02815Sjsg 	FEA_MAP(DS_SOCCLK),
1525ca02815Sjsg 	FEA_MAP(DS_LCLK),
1535ca02815Sjsg 	FEA_MAP(DS_FCLK),
1545ca02815Sjsg 	FEA_MAP(DS_MP1CLK),
1555ca02815Sjsg 	FEA_MAP(DS_MP0CLK),
1565ca02815Sjsg 	FEA_MAP(ATHUB_PG),
1575ca02815Sjsg 	FEA_MAP(CCLK_DPM),
1585ca02815Sjsg 	FEA_MAP(FAN_CONTROLLER),
1595ca02815Sjsg 	FEA_MAP(ULV),
1605ca02815Sjsg 	FEA_MAP(VCN_DPM),
1615ca02815Sjsg 	FEA_MAP(LCLK_DPM),
1625ca02815Sjsg 	FEA_MAP(SHUBCLK_DPM),
1635ca02815Sjsg 	FEA_MAP(DCFCLK_DPM),
1645ca02815Sjsg 	FEA_MAP(DS_DCFCLK),
1655ca02815Sjsg 	FEA_MAP(S0I2),
1665ca02815Sjsg 	FEA_MAP(SMU_LOW_POWER),
1675ca02815Sjsg 	FEA_MAP(GFX_DEM),
1685ca02815Sjsg 	FEA_MAP(PSI),
1695ca02815Sjsg 	FEA_MAP(PROCHOT),
1705ca02815Sjsg 	FEA_MAP(CPUOFF),
1715ca02815Sjsg 	FEA_MAP(STAPM),
1725ca02815Sjsg 	FEA_MAP(S0I3),
1735ca02815Sjsg 	FEA_MAP(DF_CSTATES),
1745ca02815Sjsg 	FEA_MAP(PERF_LIMIT),
1755ca02815Sjsg 	FEA_MAP(CORE_DLDO),
1765ca02815Sjsg 	FEA_MAP(RSMU_LOW_POWER),
1775ca02815Sjsg 	FEA_MAP(SMN_LOW_POWER),
1785ca02815Sjsg 	FEA_MAP(THM_LOW_POWER),
1795ca02815Sjsg 	FEA_MAP(SMUIO_LOW_POWER),
1805ca02815Sjsg 	FEA_MAP(MP1_LOW_POWER),
1815ca02815Sjsg 	FEA_MAP(DS_VCN),
1825ca02815Sjsg 	FEA_MAP(CPPC),
1835ca02815Sjsg 	FEA_MAP(OS_CSTATES),
1845ca02815Sjsg 	FEA_MAP(ISP_DPM),
1855ca02815Sjsg 	FEA_MAP(A55_DPM),
1865ca02815Sjsg 	FEA_MAP(CVIP_DSP_DPM),
1875ca02815Sjsg 	FEA_MAP(MSMU_LOW_POWER),
1885ca02815Sjsg 	FEA_MAP_REVERSE(SOCCLK),
1895ca02815Sjsg 	FEA_MAP_REVERSE(FCLK),
1905ca02815Sjsg 	FEA_MAP_HALF_REVERSE(GFX),
1915ca02815Sjsg };
1925ca02815Sjsg 
1935ca02815Sjsg static struct cmn2asic_mapping vangogh_table_map[SMU_TABLE_COUNT] = {
1945ca02815Sjsg 	TAB_MAP_VALID(WATERMARKS),
1955ca02815Sjsg 	TAB_MAP_VALID(SMU_METRICS),
1965ca02815Sjsg 	TAB_MAP_VALID(CUSTOM_DPM),
1975ca02815Sjsg 	TAB_MAP_VALID(DPMCLOCKS),
1985ca02815Sjsg };
1995ca02815Sjsg 
2005ca02815Sjsg static struct cmn2asic_mapping vangogh_workload_map[PP_SMC_POWER_PROFILE_COUNT] = {
2015ca02815Sjsg 	WORKLOAD_MAP(PP_SMC_POWER_PROFILE_FULLSCREEN3D,		WORKLOAD_PPLIB_FULL_SCREEN_3D_BIT),
2025ca02815Sjsg 	WORKLOAD_MAP(PP_SMC_POWER_PROFILE_VIDEO,		WORKLOAD_PPLIB_VIDEO_BIT),
2035ca02815Sjsg 	WORKLOAD_MAP(PP_SMC_POWER_PROFILE_VR,			WORKLOAD_PPLIB_VR_BIT),
2045ca02815Sjsg 	WORKLOAD_MAP(PP_SMC_POWER_PROFILE_COMPUTE,		WORKLOAD_PPLIB_COMPUTE_BIT),
2055ca02815Sjsg 	WORKLOAD_MAP(PP_SMC_POWER_PROFILE_CUSTOM,		WORKLOAD_PPLIB_CUSTOM_BIT),
206*f005ef32Sjsg 	WORKLOAD_MAP(PP_SMC_POWER_PROFILE_CAPPED,		WORKLOAD_PPLIB_CAPPED_BIT),
207*f005ef32Sjsg 	WORKLOAD_MAP(PP_SMC_POWER_PROFILE_UNCAPPED,		WORKLOAD_PPLIB_UNCAPPED_BIT),
2085ca02815Sjsg };
2095ca02815Sjsg 
2105ca02815Sjsg static const uint8_t vangogh_throttler_map[] = {
2115ca02815Sjsg 	[THROTTLER_STATUS_BIT_SPL]	= (SMU_THROTTLER_SPL_BIT),
2125ca02815Sjsg 	[THROTTLER_STATUS_BIT_FPPT]	= (SMU_THROTTLER_FPPT_BIT),
2135ca02815Sjsg 	[THROTTLER_STATUS_BIT_SPPT]	= (SMU_THROTTLER_SPPT_BIT),
2145ca02815Sjsg 	[THROTTLER_STATUS_BIT_SPPT_APU]	= (SMU_THROTTLER_SPPT_APU_BIT),
2155ca02815Sjsg 	[THROTTLER_STATUS_BIT_THM_CORE]	= (SMU_THROTTLER_TEMP_CORE_BIT),
2165ca02815Sjsg 	[THROTTLER_STATUS_BIT_THM_GFX]	= (SMU_THROTTLER_TEMP_GPU_BIT),
2175ca02815Sjsg 	[THROTTLER_STATUS_BIT_THM_SOC]	= (SMU_THROTTLER_TEMP_SOC_BIT),
2185ca02815Sjsg 	[THROTTLER_STATUS_BIT_TDC_VDD]	= (SMU_THROTTLER_TDC_VDD_BIT),
2195ca02815Sjsg 	[THROTTLER_STATUS_BIT_TDC_SOC]	= (SMU_THROTTLER_TDC_SOC_BIT),
2205ca02815Sjsg 	[THROTTLER_STATUS_BIT_TDC_GFX]	= (SMU_THROTTLER_TDC_GFX_BIT),
2215ca02815Sjsg 	[THROTTLER_STATUS_BIT_TDC_CVIP]	= (SMU_THROTTLER_TDC_CVIP_BIT),
2225ca02815Sjsg };
2235ca02815Sjsg 
vangogh_tables_init(struct smu_context * smu)2245ca02815Sjsg static int vangogh_tables_init(struct smu_context *smu)
2255ca02815Sjsg {
2265ca02815Sjsg 	struct smu_table_context *smu_table = &smu->smu_table;
2275ca02815Sjsg 	struct smu_table *tables = smu_table->tables;
2285ca02815Sjsg 	uint32_t if_version;
2291bb76ff1Sjsg 	uint32_t smu_version;
2305ca02815Sjsg 	uint32_t ret = 0;
2315ca02815Sjsg 
2321bb76ff1Sjsg 	ret = smu_cmn_get_smc_version(smu, &if_version, &smu_version);
2335ca02815Sjsg 	if (ret) {
2341bb76ff1Sjsg 		return ret;
2355ca02815Sjsg 	}
2365ca02815Sjsg 
2375ca02815Sjsg 	SMU_TABLE_INIT(tables, SMU_TABLE_WATERMARKS, sizeof(Watermarks_t),
2385ca02815Sjsg 		       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
2395ca02815Sjsg 	SMU_TABLE_INIT(tables, SMU_TABLE_DPMCLOCKS, sizeof(DpmClocks_t),
2405ca02815Sjsg 		       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
2415ca02815Sjsg 	SMU_TABLE_INIT(tables, SMU_TABLE_PMSTATUSLOG, SMU11_TOOL_SIZE,
2425ca02815Sjsg 		       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
2435ca02815Sjsg 	SMU_TABLE_INIT(tables, SMU_TABLE_ACTIVITY_MONITOR_COEFF, sizeof(DpmActivityMonitorCoeffExt_t),
2445ca02815Sjsg 		       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
2455ca02815Sjsg 
2465ca02815Sjsg 	if (if_version < 0x3) {
2475ca02815Sjsg 		SMU_TABLE_INIT(tables, SMU_TABLE_SMU_METRICS, sizeof(SmuMetrics_legacy_t),
2485ca02815Sjsg 				PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
2495ca02815Sjsg 		smu_table->metrics_table = kzalloc(sizeof(SmuMetrics_legacy_t), GFP_KERNEL);
2505ca02815Sjsg 	} else {
2515ca02815Sjsg 		SMU_TABLE_INIT(tables, SMU_TABLE_SMU_METRICS, sizeof(SmuMetrics_t),
2525ca02815Sjsg 				PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
2535ca02815Sjsg 		smu_table->metrics_table = kzalloc(sizeof(SmuMetrics_t), GFP_KERNEL);
2545ca02815Sjsg 	}
2555ca02815Sjsg 	if (!smu_table->metrics_table)
2565ca02815Sjsg 		goto err0_out;
2575ca02815Sjsg 	smu_table->metrics_time = 0;
2585ca02815Sjsg 
2591bb76ff1Sjsg 	if (smu_version >= 0x043F3E00)
2601bb76ff1Sjsg 		smu_table->gpu_metrics_table_size = sizeof(struct gpu_metrics_v2_3);
2611bb76ff1Sjsg 	else
2625ca02815Sjsg 		smu_table->gpu_metrics_table_size = sizeof(struct gpu_metrics_v2_2);
2635ca02815Sjsg 	smu_table->gpu_metrics_table = kzalloc(smu_table->gpu_metrics_table_size, GFP_KERNEL);
2645ca02815Sjsg 	if (!smu_table->gpu_metrics_table)
2655ca02815Sjsg 		goto err1_out;
2665ca02815Sjsg 
2675ca02815Sjsg 	smu_table->watermarks_table = kzalloc(sizeof(Watermarks_t), GFP_KERNEL);
2685ca02815Sjsg 	if (!smu_table->watermarks_table)
2695ca02815Sjsg 		goto err2_out;
2705ca02815Sjsg 
2715ca02815Sjsg 	smu_table->clocks_table = kzalloc(sizeof(DpmClocks_t), GFP_KERNEL);
2725ca02815Sjsg 	if (!smu_table->clocks_table)
2735ca02815Sjsg 		goto err3_out;
2745ca02815Sjsg 
2755ca02815Sjsg 	return 0;
2765ca02815Sjsg 
2775ca02815Sjsg err3_out:
2785ca02815Sjsg 	kfree(smu_table->watermarks_table);
2795ca02815Sjsg err2_out:
2805ca02815Sjsg 	kfree(smu_table->gpu_metrics_table);
2815ca02815Sjsg err1_out:
2825ca02815Sjsg 	kfree(smu_table->metrics_table);
2835ca02815Sjsg err0_out:
2845ca02815Sjsg 	return -ENOMEM;
2855ca02815Sjsg }
2865ca02815Sjsg 
vangogh_get_legacy_smu_metrics_data(struct smu_context * smu,MetricsMember_t member,uint32_t * value)2875ca02815Sjsg static int vangogh_get_legacy_smu_metrics_data(struct smu_context *smu,
2885ca02815Sjsg 				       MetricsMember_t member,
2895ca02815Sjsg 				       uint32_t *value)
2905ca02815Sjsg {
2915ca02815Sjsg 	struct smu_table_context *smu_table = &smu->smu_table;
2925ca02815Sjsg 	SmuMetrics_legacy_t *metrics = (SmuMetrics_legacy_t *)smu_table->metrics_table;
2935ca02815Sjsg 	int ret = 0;
2945ca02815Sjsg 
2951bb76ff1Sjsg 	ret = smu_cmn_get_metrics_table(smu,
2965ca02815Sjsg 					NULL,
2975ca02815Sjsg 					false);
2981bb76ff1Sjsg 	if (ret)
2995ca02815Sjsg 		return ret;
3005ca02815Sjsg 
3015ca02815Sjsg 	switch (member) {
3025ca02815Sjsg 	case METRICS_CURR_GFXCLK:
3035ca02815Sjsg 		*value = metrics->GfxclkFrequency;
3045ca02815Sjsg 		break;
3055ca02815Sjsg 	case METRICS_AVERAGE_SOCCLK:
3065ca02815Sjsg 		*value = metrics->SocclkFrequency;
3075ca02815Sjsg 		break;
3085ca02815Sjsg 	case METRICS_AVERAGE_VCLK:
3095ca02815Sjsg 		*value = metrics->VclkFrequency;
3105ca02815Sjsg 		break;
3115ca02815Sjsg 	case METRICS_AVERAGE_DCLK:
3125ca02815Sjsg 		*value = metrics->DclkFrequency;
3135ca02815Sjsg 		break;
3145ca02815Sjsg 	case METRICS_CURR_UCLK:
3155ca02815Sjsg 		*value = metrics->MemclkFrequency;
3165ca02815Sjsg 		break;
3175ca02815Sjsg 	case METRICS_AVERAGE_GFXACTIVITY:
3185ca02815Sjsg 		*value = metrics->GfxActivity / 100;
3195ca02815Sjsg 		break;
3205ca02815Sjsg 	case METRICS_AVERAGE_VCNACTIVITY:
3215ca02815Sjsg 		*value = metrics->UvdActivity;
3225ca02815Sjsg 		break;
3235ca02815Sjsg 	case METRICS_AVERAGE_SOCKETPOWER:
3245ca02815Sjsg 		*value = (metrics->CurrentSocketPower << 8) /
3255ca02815Sjsg 		1000 ;
3265ca02815Sjsg 		break;
3275ca02815Sjsg 	case METRICS_TEMPERATURE_EDGE:
3285ca02815Sjsg 		*value = metrics->GfxTemperature / 100 *
3295ca02815Sjsg 		SMU_TEMPERATURE_UNITS_PER_CENTIGRADES;
3305ca02815Sjsg 		break;
3315ca02815Sjsg 	case METRICS_TEMPERATURE_HOTSPOT:
3325ca02815Sjsg 		*value = metrics->SocTemperature / 100 *
3335ca02815Sjsg 		SMU_TEMPERATURE_UNITS_PER_CENTIGRADES;
3345ca02815Sjsg 		break;
3355ca02815Sjsg 	case METRICS_THROTTLER_STATUS:
3365ca02815Sjsg 		*value = metrics->ThrottlerStatus;
3375ca02815Sjsg 		break;
3385ca02815Sjsg 	case METRICS_VOLTAGE_VDDGFX:
3395ca02815Sjsg 		*value = metrics->Voltage[2];
3405ca02815Sjsg 		break;
3415ca02815Sjsg 	case METRICS_VOLTAGE_VDDSOC:
3425ca02815Sjsg 		*value = metrics->Voltage[1];
3435ca02815Sjsg 		break;
3445ca02815Sjsg 	case METRICS_AVERAGE_CPUCLK:
3455ca02815Sjsg 		memcpy(value, &metrics->CoreFrequency[0],
3465ca02815Sjsg 		       smu->cpu_core_num * sizeof(uint16_t));
3475ca02815Sjsg 		break;
3485ca02815Sjsg 	default:
3495ca02815Sjsg 		*value = UINT_MAX;
3505ca02815Sjsg 		break;
3515ca02815Sjsg 	}
3525ca02815Sjsg 
3535ca02815Sjsg 	return ret;
3545ca02815Sjsg }
3555ca02815Sjsg 
vangogh_get_smu_metrics_data(struct smu_context * smu,MetricsMember_t member,uint32_t * value)3565ca02815Sjsg static int vangogh_get_smu_metrics_data(struct smu_context *smu,
3575ca02815Sjsg 				       MetricsMember_t member,
3585ca02815Sjsg 				       uint32_t *value)
3595ca02815Sjsg {
3605ca02815Sjsg 	struct smu_table_context *smu_table = &smu->smu_table;
3615ca02815Sjsg 	SmuMetrics_t *metrics = (SmuMetrics_t *)smu_table->metrics_table;
3625ca02815Sjsg 	int ret = 0;
3635ca02815Sjsg 
3641bb76ff1Sjsg 	ret = smu_cmn_get_metrics_table(smu,
3655ca02815Sjsg 					NULL,
3665ca02815Sjsg 					false);
3671bb76ff1Sjsg 	if (ret)
3685ca02815Sjsg 		return ret;
3695ca02815Sjsg 
3705ca02815Sjsg 	switch (member) {
3715ca02815Sjsg 	case METRICS_CURR_GFXCLK:
3725ca02815Sjsg 		*value = metrics->Current.GfxclkFrequency;
3735ca02815Sjsg 		break;
3745ca02815Sjsg 	case METRICS_AVERAGE_SOCCLK:
3755ca02815Sjsg 		*value = metrics->Current.SocclkFrequency;
3765ca02815Sjsg 		break;
3775ca02815Sjsg 	case METRICS_AVERAGE_VCLK:
3785ca02815Sjsg 		*value = metrics->Current.VclkFrequency;
3795ca02815Sjsg 		break;
3805ca02815Sjsg 	case METRICS_AVERAGE_DCLK:
3815ca02815Sjsg 		*value = metrics->Current.DclkFrequency;
3825ca02815Sjsg 		break;
3835ca02815Sjsg 	case METRICS_CURR_UCLK:
3845ca02815Sjsg 		*value = metrics->Current.MemclkFrequency;
3855ca02815Sjsg 		break;
3865ca02815Sjsg 	case METRICS_AVERAGE_GFXACTIVITY:
3875ca02815Sjsg 		*value = metrics->Current.GfxActivity;
3885ca02815Sjsg 		break;
3895ca02815Sjsg 	case METRICS_AVERAGE_VCNACTIVITY:
3905ca02815Sjsg 		*value = metrics->Current.UvdActivity;
3915ca02815Sjsg 		break;
3925ca02815Sjsg 	case METRICS_AVERAGE_SOCKETPOWER:
393*f005ef32Sjsg 		*value = (metrics->Average.CurrentSocketPower << 8) /
394*f005ef32Sjsg 		1000;
395*f005ef32Sjsg 		break;
396*f005ef32Sjsg 	case METRICS_CURR_SOCKETPOWER:
3975ca02815Sjsg 		*value = (metrics->Current.CurrentSocketPower << 8) /
3985ca02815Sjsg 		1000;
3995ca02815Sjsg 		break;
4005ca02815Sjsg 	case METRICS_TEMPERATURE_EDGE:
4015ca02815Sjsg 		*value = metrics->Current.GfxTemperature / 100 *
4025ca02815Sjsg 		SMU_TEMPERATURE_UNITS_PER_CENTIGRADES;
4035ca02815Sjsg 		break;
4045ca02815Sjsg 	case METRICS_TEMPERATURE_HOTSPOT:
4055ca02815Sjsg 		*value = metrics->Current.SocTemperature / 100 *
4065ca02815Sjsg 		SMU_TEMPERATURE_UNITS_PER_CENTIGRADES;
4075ca02815Sjsg 		break;
4085ca02815Sjsg 	case METRICS_THROTTLER_STATUS:
4095ca02815Sjsg 		*value = metrics->Current.ThrottlerStatus;
4105ca02815Sjsg 		break;
4115ca02815Sjsg 	case METRICS_VOLTAGE_VDDGFX:
4125ca02815Sjsg 		*value = metrics->Current.Voltage[2];
4135ca02815Sjsg 		break;
4145ca02815Sjsg 	case METRICS_VOLTAGE_VDDSOC:
4155ca02815Sjsg 		*value = metrics->Current.Voltage[1];
4165ca02815Sjsg 		break;
4175ca02815Sjsg 	case METRICS_AVERAGE_CPUCLK:
4185ca02815Sjsg 		memcpy(value, &metrics->Current.CoreFrequency[0],
4195ca02815Sjsg 		       smu->cpu_core_num * sizeof(uint16_t));
4205ca02815Sjsg 		break;
4215ca02815Sjsg 	default:
4225ca02815Sjsg 		*value = UINT_MAX;
4235ca02815Sjsg 		break;
4245ca02815Sjsg 	}
4255ca02815Sjsg 
4265ca02815Sjsg 	return ret;
4275ca02815Sjsg }
4285ca02815Sjsg 
vangogh_common_get_smu_metrics_data(struct smu_context * smu,MetricsMember_t member,uint32_t * value)4295ca02815Sjsg static int vangogh_common_get_smu_metrics_data(struct smu_context *smu,
4305ca02815Sjsg 				       MetricsMember_t member,
4315ca02815Sjsg 				       uint32_t *value)
4325ca02815Sjsg {
4335ca02815Sjsg 	struct amdgpu_device *adev = smu->adev;
4345ca02815Sjsg 	uint32_t if_version;
4355ca02815Sjsg 	int ret = 0;
4365ca02815Sjsg 
4375ca02815Sjsg 	ret = smu_cmn_get_smc_version(smu, &if_version, NULL);
4385ca02815Sjsg 	if (ret) {
4395ca02815Sjsg 		dev_err(adev->dev, "Failed to get smu if version!\n");
4405ca02815Sjsg 		return ret;
4415ca02815Sjsg 	}
4425ca02815Sjsg 
4435ca02815Sjsg 	if (if_version < 0x3)
4445ca02815Sjsg 		ret = vangogh_get_legacy_smu_metrics_data(smu, member, value);
4455ca02815Sjsg 	else
4465ca02815Sjsg 		ret = vangogh_get_smu_metrics_data(smu, member, value);
4475ca02815Sjsg 
4485ca02815Sjsg 	return ret;
4495ca02815Sjsg }
4505ca02815Sjsg 
vangogh_allocate_dpm_context(struct smu_context * smu)4515ca02815Sjsg static int vangogh_allocate_dpm_context(struct smu_context *smu)
4525ca02815Sjsg {
4535ca02815Sjsg 	struct smu_dpm_context *smu_dpm = &smu->smu_dpm;
4545ca02815Sjsg 
4555ca02815Sjsg 	smu_dpm->dpm_context = kzalloc(sizeof(struct smu_11_0_dpm_context),
4565ca02815Sjsg 				       GFP_KERNEL);
4575ca02815Sjsg 	if (!smu_dpm->dpm_context)
4585ca02815Sjsg 		return -ENOMEM;
4595ca02815Sjsg 
4605ca02815Sjsg 	smu_dpm->dpm_context_size = sizeof(struct smu_11_0_dpm_context);
4615ca02815Sjsg 
4625ca02815Sjsg 	return 0;
4635ca02815Sjsg }
4645ca02815Sjsg 
vangogh_init_smc_tables(struct smu_context * smu)4655ca02815Sjsg static int vangogh_init_smc_tables(struct smu_context *smu)
4665ca02815Sjsg {
4675ca02815Sjsg 	int ret = 0;
4685ca02815Sjsg 
4695ca02815Sjsg 	ret = vangogh_tables_init(smu);
4705ca02815Sjsg 	if (ret)
4715ca02815Sjsg 		return ret;
4725ca02815Sjsg 
4735ca02815Sjsg 	ret = vangogh_allocate_dpm_context(smu);
4745ca02815Sjsg 	if (ret)
4755ca02815Sjsg 		return ret;
4765ca02815Sjsg 
4775ca02815Sjsg #ifdef CONFIG_X86
4785ca02815Sjsg 	/* AMD x86 APU only */
4795ca02815Sjsg #ifdef __linux__
4805ca02815Sjsg 	smu->cpu_core_num = boot_cpu_data.x86_max_cores;
4815ca02815Sjsg #else
4825ca02815Sjsg 	{
4835ca02815Sjsg 		uint32_t eax, ebx, ecx, edx;
4845ca02815Sjsg 		CPUID_LEAF(4, 0, eax, ebx, ecx, edx);
4855ca02815Sjsg 		smu->cpu_core_num = ((eax >> 26) & 0x3f) + 1;
4865ca02815Sjsg 	}
4875ca02815Sjsg #endif
4885ca02815Sjsg #else
4895ca02815Sjsg 	smu->cpu_core_num = 4;
4905ca02815Sjsg #endif
4915ca02815Sjsg 
4925ca02815Sjsg 	return smu_v11_0_init_smc_tables(smu);
4935ca02815Sjsg }
4945ca02815Sjsg 
vangogh_dpm_set_vcn_enable(struct smu_context * smu,bool enable)4955ca02815Sjsg static int vangogh_dpm_set_vcn_enable(struct smu_context *smu, bool enable)
4965ca02815Sjsg {
4975ca02815Sjsg 	int ret = 0;
4985ca02815Sjsg 
4995ca02815Sjsg 	if (enable) {
5005ca02815Sjsg 		/* vcn dpm on is a prerequisite for vcn power gate messages */
5015ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_PowerUpVcn, 0, NULL);
5025ca02815Sjsg 		if (ret)
5035ca02815Sjsg 			return ret;
5045ca02815Sjsg 	} else {
5055ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_PowerDownVcn, 0, NULL);
5065ca02815Sjsg 		if (ret)
5075ca02815Sjsg 			return ret;
5085ca02815Sjsg 	}
5095ca02815Sjsg 
5105ca02815Sjsg 	return ret;
5115ca02815Sjsg }
5125ca02815Sjsg 
vangogh_dpm_set_jpeg_enable(struct smu_context * smu,bool enable)5135ca02815Sjsg static int vangogh_dpm_set_jpeg_enable(struct smu_context *smu, bool enable)
5145ca02815Sjsg {
5155ca02815Sjsg 	int ret = 0;
5165ca02815Sjsg 
5175ca02815Sjsg 	if (enable) {
5185ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_PowerUpJpeg, 0, NULL);
5195ca02815Sjsg 		if (ret)
5205ca02815Sjsg 			return ret;
5215ca02815Sjsg 	} else {
5225ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_PowerDownJpeg, 0, NULL);
5235ca02815Sjsg 		if (ret)
5245ca02815Sjsg 			return ret;
5255ca02815Sjsg 	}
5265ca02815Sjsg 
5275ca02815Sjsg 	return ret;
5285ca02815Sjsg }
5295ca02815Sjsg 
vangogh_is_dpm_running(struct smu_context * smu)5305ca02815Sjsg static bool vangogh_is_dpm_running(struct smu_context *smu)
5315ca02815Sjsg {
5325ca02815Sjsg 	struct amdgpu_device *adev = smu->adev;
5335ca02815Sjsg 	int ret = 0;
5345ca02815Sjsg 	uint64_t feature_enabled;
5355ca02815Sjsg 
5365ca02815Sjsg 	/* we need to re-init after suspend so return false */
5375ca02815Sjsg 	if (adev->in_suspend)
5385ca02815Sjsg 		return false;
5395ca02815Sjsg 
5401bb76ff1Sjsg 	ret = smu_cmn_get_enabled_mask(smu, &feature_enabled);
5415ca02815Sjsg 
5425ca02815Sjsg 	if (ret)
5435ca02815Sjsg 		return false;
5445ca02815Sjsg 
5455ca02815Sjsg 	return !!(feature_enabled & SMC_DPM_FEATURE);
5465ca02815Sjsg }
5475ca02815Sjsg 
vangogh_get_dpm_clk_limited(struct smu_context * smu,enum smu_clk_type clk_type,uint32_t dpm_level,uint32_t * freq)5485ca02815Sjsg static int vangogh_get_dpm_clk_limited(struct smu_context *smu, enum smu_clk_type clk_type,
5495ca02815Sjsg 						uint32_t dpm_level, uint32_t *freq)
5505ca02815Sjsg {
5515ca02815Sjsg 	DpmClocks_t *clk_table = smu->smu_table.clocks_table;
5525ca02815Sjsg 
5535ca02815Sjsg 	if (!clk_table || clk_type >= SMU_CLK_COUNT)
5545ca02815Sjsg 		return -EINVAL;
5555ca02815Sjsg 
5565ca02815Sjsg 	switch (clk_type) {
5575ca02815Sjsg 	case SMU_SOCCLK:
5585ca02815Sjsg 		if (dpm_level >= clk_table->NumSocClkLevelsEnabled)
5595ca02815Sjsg 			return -EINVAL;
5605ca02815Sjsg 		*freq = clk_table->SocClocks[dpm_level];
5615ca02815Sjsg 		break;
5625ca02815Sjsg 	case SMU_VCLK:
5635ca02815Sjsg 		if (dpm_level >= clk_table->VcnClkLevelsEnabled)
5645ca02815Sjsg 			return -EINVAL;
5655ca02815Sjsg 		*freq = clk_table->VcnClocks[dpm_level].vclk;
5665ca02815Sjsg 		break;
5675ca02815Sjsg 	case SMU_DCLK:
5685ca02815Sjsg 		if (dpm_level >= clk_table->VcnClkLevelsEnabled)
5695ca02815Sjsg 			return -EINVAL;
5705ca02815Sjsg 		*freq = clk_table->VcnClocks[dpm_level].dclk;
5715ca02815Sjsg 		break;
5725ca02815Sjsg 	case SMU_UCLK:
5735ca02815Sjsg 	case SMU_MCLK:
5745ca02815Sjsg 		if (dpm_level >= clk_table->NumDfPstatesEnabled)
5755ca02815Sjsg 			return -EINVAL;
5765ca02815Sjsg 		*freq = clk_table->DfPstateTable[dpm_level].memclk;
5775ca02815Sjsg 
5785ca02815Sjsg 		break;
5795ca02815Sjsg 	case SMU_FCLK:
5805ca02815Sjsg 		if (dpm_level >= clk_table->NumDfPstatesEnabled)
5815ca02815Sjsg 			return -EINVAL;
5825ca02815Sjsg 		*freq = clk_table->DfPstateTable[dpm_level].fclk;
5835ca02815Sjsg 		break;
5845ca02815Sjsg 	default:
5855ca02815Sjsg 		return -EINVAL;
5865ca02815Sjsg 	}
5875ca02815Sjsg 
5885ca02815Sjsg 	return 0;
5895ca02815Sjsg }
5905ca02815Sjsg 
vangogh_print_legacy_clk_levels(struct smu_context * smu,enum smu_clk_type clk_type,char * buf)5915ca02815Sjsg static int vangogh_print_legacy_clk_levels(struct smu_context *smu,
5925ca02815Sjsg 			enum smu_clk_type clk_type, char *buf)
5935ca02815Sjsg {
5945ca02815Sjsg 	DpmClocks_t *clk_table = smu->smu_table.clocks_table;
5955ca02815Sjsg 	SmuMetrics_legacy_t metrics;
5965ca02815Sjsg 	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
5979a63ca6bSjsg 	int i, idx, size = 0, ret = 0;
5985ca02815Sjsg 	uint32_t cur_value = 0, value = 0, count = 0;
5995ca02815Sjsg 	bool cur_value_match_level = false;
6005ca02815Sjsg 
6015ca02815Sjsg 	memset(&metrics, 0, sizeof(metrics));
6025ca02815Sjsg 
6035ca02815Sjsg 	ret = smu_cmn_get_metrics_table(smu, &metrics, false);
6045ca02815Sjsg 	if (ret)
6055ca02815Sjsg 		return ret;
6065ca02815Sjsg 
6075ca02815Sjsg 	smu_cmn_get_sysfs_buf(&buf, &size);
6085ca02815Sjsg 
6095ca02815Sjsg 	switch (clk_type) {
6105ca02815Sjsg 	case SMU_OD_SCLK:
6115ca02815Sjsg 		if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
6125ca02815Sjsg 			size += sysfs_emit_at(buf, size, "%s:\n", "OD_SCLK");
6135ca02815Sjsg 			size += sysfs_emit_at(buf, size, "0: %10uMhz\n",
6145ca02815Sjsg 			(smu->gfx_actual_hard_min_freq > 0) ? smu->gfx_actual_hard_min_freq : smu->gfx_default_hard_min_freq);
6155ca02815Sjsg 			size += sysfs_emit_at(buf, size, "1: %10uMhz\n",
6165ca02815Sjsg 			(smu->gfx_actual_soft_max_freq > 0) ? smu->gfx_actual_soft_max_freq : smu->gfx_default_soft_max_freq);
6175ca02815Sjsg 		}
6185ca02815Sjsg 		break;
6195ca02815Sjsg 	case SMU_OD_CCLK:
6205ca02815Sjsg 		if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
6215ca02815Sjsg 			size += sysfs_emit_at(buf, size, "CCLK_RANGE in Core%d:\n",  smu->cpu_core_id_select);
6225ca02815Sjsg 			size += sysfs_emit_at(buf, size, "0: %10uMhz\n",
6235ca02815Sjsg 			(smu->cpu_actual_soft_min_freq > 0) ? smu->cpu_actual_soft_min_freq : smu->cpu_default_soft_min_freq);
6245ca02815Sjsg 			size += sysfs_emit_at(buf, size, "1: %10uMhz\n",
6255ca02815Sjsg 			(smu->cpu_actual_soft_max_freq > 0) ? smu->cpu_actual_soft_max_freq : smu->cpu_default_soft_max_freq);
6265ca02815Sjsg 		}
6275ca02815Sjsg 		break;
6285ca02815Sjsg 	case SMU_OD_RANGE:
6295ca02815Sjsg 		if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
6305ca02815Sjsg 			size += sysfs_emit_at(buf, size, "%s:\n", "OD_RANGE");
6315ca02815Sjsg 			size += sysfs_emit_at(buf, size, "SCLK: %7uMhz %10uMhz\n",
6325ca02815Sjsg 				smu->gfx_default_hard_min_freq, smu->gfx_default_soft_max_freq);
6335ca02815Sjsg 			size += sysfs_emit_at(buf, size, "CCLK: %7uMhz %10uMhz\n",
6345ca02815Sjsg 				smu->cpu_default_soft_min_freq, smu->cpu_default_soft_max_freq);
6355ca02815Sjsg 		}
6365ca02815Sjsg 		break;
6375ca02815Sjsg 	case SMU_SOCCLK:
6385ca02815Sjsg 		/* the level 3 ~ 6 of socclk use the same frequency for vangogh */
6395ca02815Sjsg 		count = clk_table->NumSocClkLevelsEnabled;
6405ca02815Sjsg 		cur_value = metrics.SocclkFrequency;
6415ca02815Sjsg 		break;
6425ca02815Sjsg 	case SMU_VCLK:
6435ca02815Sjsg 		count = clk_table->VcnClkLevelsEnabled;
6445ca02815Sjsg 		cur_value = metrics.VclkFrequency;
6455ca02815Sjsg 		break;
6465ca02815Sjsg 	case SMU_DCLK:
6475ca02815Sjsg 		count = clk_table->VcnClkLevelsEnabled;
6485ca02815Sjsg 		cur_value = metrics.DclkFrequency;
6495ca02815Sjsg 		break;
6505ca02815Sjsg 	case SMU_MCLK:
6515ca02815Sjsg 		count = clk_table->NumDfPstatesEnabled;
6525ca02815Sjsg 		cur_value = metrics.MemclkFrequency;
6535ca02815Sjsg 		break;
6545ca02815Sjsg 	case SMU_FCLK:
6555ca02815Sjsg 		count = clk_table->NumDfPstatesEnabled;
6565ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_GetFclkFrequency, 0, &cur_value);
6575ca02815Sjsg 		if (ret)
6585ca02815Sjsg 			return ret;
6595ca02815Sjsg 		break;
6605ca02815Sjsg 	default:
6615ca02815Sjsg 		break;
6625ca02815Sjsg 	}
6635ca02815Sjsg 
6645ca02815Sjsg 	switch (clk_type) {
6655ca02815Sjsg 	case SMU_SOCCLK:
6665ca02815Sjsg 	case SMU_VCLK:
6675ca02815Sjsg 	case SMU_DCLK:
6685ca02815Sjsg 	case SMU_MCLK:
6695ca02815Sjsg 	case SMU_FCLK:
6705ca02815Sjsg 		for (i = 0; i < count; i++) {
6719a63ca6bSjsg 			idx = (clk_type == SMU_FCLK || clk_type == SMU_MCLK) ? (count - i - 1) : i;
6729a63ca6bSjsg 			ret = vangogh_get_dpm_clk_limited(smu, clk_type, idx, &value);
6735ca02815Sjsg 			if (ret)
6745ca02815Sjsg 				return ret;
6755ca02815Sjsg 			if (!value)
6765ca02815Sjsg 				continue;
6775ca02815Sjsg 			size += sysfs_emit_at(buf, size, "%d: %uMhz %s\n", i, value,
6785ca02815Sjsg 					cur_value == value ? "*" : "");
6795ca02815Sjsg 			if (cur_value == value)
6805ca02815Sjsg 				cur_value_match_level = true;
6815ca02815Sjsg 		}
6825ca02815Sjsg 
6835ca02815Sjsg 		if (!cur_value_match_level)
6845ca02815Sjsg 			size += sysfs_emit_at(buf, size, "   %uMhz *\n", cur_value);
6855ca02815Sjsg 		break;
6865ca02815Sjsg 	default:
6875ca02815Sjsg 		break;
6885ca02815Sjsg 	}
6895ca02815Sjsg 
6905ca02815Sjsg 	return size;
6915ca02815Sjsg }
6925ca02815Sjsg 
vangogh_print_clk_levels(struct smu_context * smu,enum smu_clk_type clk_type,char * buf)6935ca02815Sjsg static int vangogh_print_clk_levels(struct smu_context *smu,
6945ca02815Sjsg 			enum smu_clk_type clk_type, char *buf)
6955ca02815Sjsg {
6965ca02815Sjsg 	DpmClocks_t *clk_table = smu->smu_table.clocks_table;
6975ca02815Sjsg 	SmuMetrics_t metrics;
6985ca02815Sjsg 	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
6999a63ca6bSjsg 	int i, idx, size = 0, ret = 0;
7005ca02815Sjsg 	uint32_t cur_value = 0, value = 0, count = 0;
7015ca02815Sjsg 	bool cur_value_match_level = false;
7021bb76ff1Sjsg 	uint32_t min, max;
7035ca02815Sjsg 
7045ca02815Sjsg 	memset(&metrics, 0, sizeof(metrics));
7055ca02815Sjsg 
7065ca02815Sjsg 	ret = smu_cmn_get_metrics_table(smu, &metrics, false);
7075ca02815Sjsg 	if (ret)
7085ca02815Sjsg 		return ret;
7095ca02815Sjsg 
7105ca02815Sjsg 	smu_cmn_get_sysfs_buf(&buf, &size);
7115ca02815Sjsg 
7125ca02815Sjsg 	switch (clk_type) {
7135ca02815Sjsg 	case SMU_OD_SCLK:
7145ca02815Sjsg 		if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
7155ca02815Sjsg 			size += sysfs_emit_at(buf, size, "%s:\n", "OD_SCLK");
7165ca02815Sjsg 			size += sysfs_emit_at(buf, size, "0: %10uMhz\n",
7175ca02815Sjsg 			(smu->gfx_actual_hard_min_freq > 0) ? smu->gfx_actual_hard_min_freq : smu->gfx_default_hard_min_freq);
7185ca02815Sjsg 			size += sysfs_emit_at(buf, size, "1: %10uMhz\n",
7195ca02815Sjsg 			(smu->gfx_actual_soft_max_freq > 0) ? smu->gfx_actual_soft_max_freq : smu->gfx_default_soft_max_freq);
7205ca02815Sjsg 		}
7215ca02815Sjsg 		break;
7225ca02815Sjsg 	case SMU_OD_CCLK:
7235ca02815Sjsg 		if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
7245ca02815Sjsg 			size += sysfs_emit_at(buf, size, "CCLK_RANGE in Core%d:\n",  smu->cpu_core_id_select);
7255ca02815Sjsg 			size += sysfs_emit_at(buf, size, "0: %10uMhz\n",
7265ca02815Sjsg 			(smu->cpu_actual_soft_min_freq > 0) ? smu->cpu_actual_soft_min_freq : smu->cpu_default_soft_min_freq);
7275ca02815Sjsg 			size += sysfs_emit_at(buf, size, "1: %10uMhz\n",
7285ca02815Sjsg 			(smu->cpu_actual_soft_max_freq > 0) ? smu->cpu_actual_soft_max_freq : smu->cpu_default_soft_max_freq);
7295ca02815Sjsg 		}
7305ca02815Sjsg 		break;
7315ca02815Sjsg 	case SMU_OD_RANGE:
7325ca02815Sjsg 		if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
7335ca02815Sjsg 			size += sysfs_emit_at(buf, size, "%s:\n", "OD_RANGE");
7345ca02815Sjsg 			size += sysfs_emit_at(buf, size, "SCLK: %7uMhz %10uMhz\n",
7355ca02815Sjsg 				smu->gfx_default_hard_min_freq, smu->gfx_default_soft_max_freq);
7365ca02815Sjsg 			size += sysfs_emit_at(buf, size, "CCLK: %7uMhz %10uMhz\n",
7375ca02815Sjsg 				smu->cpu_default_soft_min_freq, smu->cpu_default_soft_max_freq);
7385ca02815Sjsg 		}
7395ca02815Sjsg 		break;
7405ca02815Sjsg 	case SMU_SOCCLK:
7415ca02815Sjsg 		/* the level 3 ~ 6 of socclk use the same frequency for vangogh */
7425ca02815Sjsg 		count = clk_table->NumSocClkLevelsEnabled;
7435ca02815Sjsg 		cur_value = metrics.Current.SocclkFrequency;
7445ca02815Sjsg 		break;
7455ca02815Sjsg 	case SMU_VCLK:
7465ca02815Sjsg 		count = clk_table->VcnClkLevelsEnabled;
7475ca02815Sjsg 		cur_value = metrics.Current.VclkFrequency;
7485ca02815Sjsg 		break;
7495ca02815Sjsg 	case SMU_DCLK:
7505ca02815Sjsg 		count = clk_table->VcnClkLevelsEnabled;
7515ca02815Sjsg 		cur_value = metrics.Current.DclkFrequency;
7525ca02815Sjsg 		break;
7535ca02815Sjsg 	case SMU_MCLK:
7545ca02815Sjsg 		count = clk_table->NumDfPstatesEnabled;
7555ca02815Sjsg 		cur_value = metrics.Current.MemclkFrequency;
7565ca02815Sjsg 		break;
7575ca02815Sjsg 	case SMU_FCLK:
7585ca02815Sjsg 		count = clk_table->NumDfPstatesEnabled;
7595ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_GetFclkFrequency, 0, &cur_value);
7605ca02815Sjsg 		if (ret)
7615ca02815Sjsg 			return ret;
7625ca02815Sjsg 		break;
7631bb76ff1Sjsg 	case SMU_GFXCLK:
7641bb76ff1Sjsg 	case SMU_SCLK:
7651bb76ff1Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_GetGfxclkFrequency, 0, &cur_value);
7661bb76ff1Sjsg 		if (ret) {
7671bb76ff1Sjsg 			return ret;
7681bb76ff1Sjsg 		}
7691bb76ff1Sjsg 		break;
7705ca02815Sjsg 	default:
7715ca02815Sjsg 		break;
7725ca02815Sjsg 	}
7735ca02815Sjsg 
7745ca02815Sjsg 	switch (clk_type) {
7755ca02815Sjsg 	case SMU_SOCCLK:
7765ca02815Sjsg 	case SMU_VCLK:
7775ca02815Sjsg 	case SMU_DCLK:
7785ca02815Sjsg 	case SMU_MCLK:
7795ca02815Sjsg 	case SMU_FCLK:
7805ca02815Sjsg 		for (i = 0; i < count; i++) {
7819a63ca6bSjsg 			idx = (clk_type == SMU_FCLK || clk_type == SMU_MCLK) ? (count - i - 1) : i;
7829a63ca6bSjsg 			ret = vangogh_get_dpm_clk_limited(smu, clk_type, idx, &value);
7835ca02815Sjsg 			if (ret)
7845ca02815Sjsg 				return ret;
7855ca02815Sjsg 			if (!value)
7865ca02815Sjsg 				continue;
7875ca02815Sjsg 			size += sysfs_emit_at(buf, size, "%d: %uMhz %s\n", i, value,
7885ca02815Sjsg 					cur_value == value ? "*" : "");
7895ca02815Sjsg 			if (cur_value == value)
7905ca02815Sjsg 				cur_value_match_level = true;
7915ca02815Sjsg 		}
7925ca02815Sjsg 
7935ca02815Sjsg 		if (!cur_value_match_level)
7945ca02815Sjsg 			size += sysfs_emit_at(buf, size, "   %uMhz *\n", cur_value);
7955ca02815Sjsg 		break;
7961bb76ff1Sjsg 	case SMU_GFXCLK:
7971bb76ff1Sjsg 	case SMU_SCLK:
7981bb76ff1Sjsg 		min = (smu->gfx_actual_hard_min_freq > 0) ? smu->gfx_actual_hard_min_freq : smu->gfx_default_hard_min_freq;
7991bb76ff1Sjsg 		max = (smu->gfx_actual_soft_max_freq > 0) ? smu->gfx_actual_soft_max_freq : smu->gfx_default_soft_max_freq;
8001bb76ff1Sjsg 		if (cur_value  == max)
8011bb76ff1Sjsg 			i = 2;
8021bb76ff1Sjsg 		else if (cur_value == min)
8031bb76ff1Sjsg 			i = 0;
8041bb76ff1Sjsg 		else
8051bb76ff1Sjsg 			i = 1;
8061bb76ff1Sjsg 		size += sysfs_emit_at(buf, size, "0: %uMhz %s\n", min,
8071bb76ff1Sjsg 				i == 0 ? "*" : "");
8081bb76ff1Sjsg 		size += sysfs_emit_at(buf, size, "1: %uMhz %s\n",
8091bb76ff1Sjsg 				i == 1 ? cur_value : VANGOGH_UMD_PSTATE_STANDARD_GFXCLK,
8101bb76ff1Sjsg 				i == 1 ? "*" : "");
8111bb76ff1Sjsg 		size += sysfs_emit_at(buf, size, "2: %uMhz %s\n", max,
8121bb76ff1Sjsg 				i == 2 ? "*" : "");
8131bb76ff1Sjsg 		break;
8145ca02815Sjsg 	default:
8155ca02815Sjsg 		break;
8165ca02815Sjsg 	}
8175ca02815Sjsg 
8185ca02815Sjsg 	return size;
8195ca02815Sjsg }
8205ca02815Sjsg 
vangogh_common_print_clk_levels(struct smu_context * smu,enum smu_clk_type clk_type,char * buf)8215ca02815Sjsg static int vangogh_common_print_clk_levels(struct smu_context *smu,
8225ca02815Sjsg 			enum smu_clk_type clk_type, char *buf)
8235ca02815Sjsg {
8245ca02815Sjsg 	struct amdgpu_device *adev = smu->adev;
8255ca02815Sjsg 	uint32_t if_version;
8265ca02815Sjsg 	int ret = 0;
8275ca02815Sjsg 
8285ca02815Sjsg 	ret = smu_cmn_get_smc_version(smu, &if_version, NULL);
8295ca02815Sjsg 	if (ret) {
8305ca02815Sjsg 		dev_err(adev->dev, "Failed to get smu if version!\n");
8315ca02815Sjsg 		return ret;
8325ca02815Sjsg 	}
8335ca02815Sjsg 
8345ca02815Sjsg 	if (if_version < 0x3)
8355ca02815Sjsg 		ret = vangogh_print_legacy_clk_levels(smu, clk_type, buf);
8365ca02815Sjsg 	else
8375ca02815Sjsg 		ret = vangogh_print_clk_levels(smu, clk_type, buf);
8385ca02815Sjsg 
8395ca02815Sjsg 	return ret;
8405ca02815Sjsg }
8415ca02815Sjsg 
vangogh_get_profiling_clk_mask(struct smu_context * smu,enum amd_dpm_forced_level level,uint32_t * vclk_mask,uint32_t * dclk_mask,uint32_t * mclk_mask,uint32_t * fclk_mask,uint32_t * soc_mask)8425ca02815Sjsg static int vangogh_get_profiling_clk_mask(struct smu_context *smu,
8435ca02815Sjsg 					 enum amd_dpm_forced_level level,
8445ca02815Sjsg 					 uint32_t *vclk_mask,
8455ca02815Sjsg 					 uint32_t *dclk_mask,
8465ca02815Sjsg 					 uint32_t *mclk_mask,
8475ca02815Sjsg 					 uint32_t *fclk_mask,
8485ca02815Sjsg 					 uint32_t *soc_mask)
8495ca02815Sjsg {
8505ca02815Sjsg 	DpmClocks_t *clk_table = smu->smu_table.clocks_table;
8515ca02815Sjsg 
8525ca02815Sjsg 	if (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) {
8535ca02815Sjsg 		if (mclk_mask)
8545ca02815Sjsg 			*mclk_mask = clk_table->NumDfPstatesEnabled - 1;
8555ca02815Sjsg 
8565ca02815Sjsg 		if (fclk_mask)
8575ca02815Sjsg 			*fclk_mask = clk_table->NumDfPstatesEnabled - 1;
8585ca02815Sjsg 
8595ca02815Sjsg 		if (soc_mask)
8605ca02815Sjsg 			*soc_mask = 0;
8615ca02815Sjsg 	} else if (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) {
8625ca02815Sjsg 		if (mclk_mask)
8635ca02815Sjsg 			*mclk_mask = 0;
8645ca02815Sjsg 
8655ca02815Sjsg 		if (fclk_mask)
8665ca02815Sjsg 			*fclk_mask = 0;
8675ca02815Sjsg 
8685ca02815Sjsg 		if (soc_mask)
8695ca02815Sjsg 			*soc_mask = 1;
8705ca02815Sjsg 
8715ca02815Sjsg 		if (vclk_mask)
8725ca02815Sjsg 			*vclk_mask = 1;
8735ca02815Sjsg 
8745ca02815Sjsg 		if (dclk_mask)
8755ca02815Sjsg 			*dclk_mask = 1;
8765ca02815Sjsg 	} else if (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) {
8775ca02815Sjsg 		if (mclk_mask)
8785ca02815Sjsg 			*mclk_mask = 0;
8795ca02815Sjsg 
8805ca02815Sjsg 		if (fclk_mask)
8815ca02815Sjsg 			*fclk_mask = 0;
8825ca02815Sjsg 
8835ca02815Sjsg 		if (soc_mask)
8845ca02815Sjsg 			*soc_mask = 1;
8855ca02815Sjsg 
8865ca02815Sjsg 		if (vclk_mask)
8875ca02815Sjsg 			*vclk_mask = 1;
8885ca02815Sjsg 
8895ca02815Sjsg 		if (dclk_mask)
8905ca02815Sjsg 			*dclk_mask = 1;
8915ca02815Sjsg 	}
8925ca02815Sjsg 
8935ca02815Sjsg 	return 0;
8945ca02815Sjsg }
8955ca02815Sjsg 
vangogh_clk_dpm_is_enabled(struct smu_context * smu,enum smu_clk_type clk_type)8965ca02815Sjsg static bool vangogh_clk_dpm_is_enabled(struct smu_context *smu,
8975ca02815Sjsg 				enum smu_clk_type clk_type)
8985ca02815Sjsg {
8995ca02815Sjsg 	enum smu_feature_mask feature_id = 0;
9005ca02815Sjsg 
9015ca02815Sjsg 	switch (clk_type) {
9025ca02815Sjsg 	case SMU_MCLK:
9035ca02815Sjsg 	case SMU_UCLK:
9045ca02815Sjsg 	case SMU_FCLK:
9055ca02815Sjsg 		feature_id = SMU_FEATURE_DPM_FCLK_BIT;
9065ca02815Sjsg 		break;
9075ca02815Sjsg 	case SMU_GFXCLK:
9085ca02815Sjsg 	case SMU_SCLK:
9095ca02815Sjsg 		feature_id = SMU_FEATURE_DPM_GFXCLK_BIT;
9105ca02815Sjsg 		break;
9115ca02815Sjsg 	case SMU_SOCCLK:
9125ca02815Sjsg 		feature_id = SMU_FEATURE_DPM_SOCCLK_BIT;
9135ca02815Sjsg 		break;
9145ca02815Sjsg 	case SMU_VCLK:
9155ca02815Sjsg 	case SMU_DCLK:
9165ca02815Sjsg 		feature_id = SMU_FEATURE_VCN_DPM_BIT;
9175ca02815Sjsg 		break;
9185ca02815Sjsg 	default:
9195ca02815Sjsg 		return true;
9205ca02815Sjsg 	}
9215ca02815Sjsg 
9225ca02815Sjsg 	if (!smu_cmn_feature_is_enabled(smu, feature_id))
9235ca02815Sjsg 		return false;
9245ca02815Sjsg 
9255ca02815Sjsg 	return true;
9265ca02815Sjsg }
9275ca02815Sjsg 
vangogh_get_dpm_ultimate_freq(struct smu_context * smu,enum smu_clk_type clk_type,uint32_t * min,uint32_t * max)9285ca02815Sjsg static int vangogh_get_dpm_ultimate_freq(struct smu_context *smu,
9295ca02815Sjsg 					enum smu_clk_type clk_type,
9305ca02815Sjsg 					uint32_t *min,
9315ca02815Sjsg 					uint32_t *max)
9325ca02815Sjsg {
9335ca02815Sjsg 	int ret = 0;
9345ca02815Sjsg 	uint32_t soc_mask;
9355ca02815Sjsg 	uint32_t vclk_mask;
9365ca02815Sjsg 	uint32_t dclk_mask;
9375ca02815Sjsg 	uint32_t mclk_mask;
9385ca02815Sjsg 	uint32_t fclk_mask;
9395ca02815Sjsg 	uint32_t clock_limit;
9405ca02815Sjsg 
9415ca02815Sjsg 	if (!vangogh_clk_dpm_is_enabled(smu, clk_type)) {
9425ca02815Sjsg 		switch (clk_type) {
9435ca02815Sjsg 		case SMU_MCLK:
9445ca02815Sjsg 		case SMU_UCLK:
9455ca02815Sjsg 			clock_limit = smu->smu_table.boot_values.uclk;
9465ca02815Sjsg 			break;
9475ca02815Sjsg 		case SMU_FCLK:
9485ca02815Sjsg 			clock_limit = smu->smu_table.boot_values.fclk;
9495ca02815Sjsg 			break;
9505ca02815Sjsg 		case SMU_GFXCLK:
9515ca02815Sjsg 		case SMU_SCLK:
9525ca02815Sjsg 			clock_limit = smu->smu_table.boot_values.gfxclk;
9535ca02815Sjsg 			break;
9545ca02815Sjsg 		case SMU_SOCCLK:
9555ca02815Sjsg 			clock_limit = smu->smu_table.boot_values.socclk;
9565ca02815Sjsg 			break;
9575ca02815Sjsg 		case SMU_VCLK:
9585ca02815Sjsg 			clock_limit = smu->smu_table.boot_values.vclk;
9595ca02815Sjsg 			break;
9605ca02815Sjsg 		case SMU_DCLK:
9615ca02815Sjsg 			clock_limit = smu->smu_table.boot_values.dclk;
9625ca02815Sjsg 			break;
9635ca02815Sjsg 		default:
9645ca02815Sjsg 			clock_limit = 0;
9655ca02815Sjsg 			break;
9665ca02815Sjsg 		}
9675ca02815Sjsg 
9685ca02815Sjsg 		/* clock in Mhz unit */
9695ca02815Sjsg 		if (min)
9705ca02815Sjsg 			*min = clock_limit / 100;
9715ca02815Sjsg 		if (max)
9725ca02815Sjsg 			*max = clock_limit / 100;
9735ca02815Sjsg 
9745ca02815Sjsg 		return 0;
9755ca02815Sjsg 	}
9765ca02815Sjsg 	if (max) {
9775ca02815Sjsg 		ret = vangogh_get_profiling_clk_mask(smu,
9785ca02815Sjsg 							AMD_DPM_FORCED_LEVEL_PROFILE_PEAK,
9795ca02815Sjsg 							&vclk_mask,
9805ca02815Sjsg 							&dclk_mask,
9815ca02815Sjsg 							&mclk_mask,
9825ca02815Sjsg 							&fclk_mask,
9835ca02815Sjsg 							&soc_mask);
9845ca02815Sjsg 		if (ret)
9855ca02815Sjsg 			goto failed;
9865ca02815Sjsg 
9875ca02815Sjsg 		switch (clk_type) {
9885ca02815Sjsg 		case SMU_UCLK:
9895ca02815Sjsg 		case SMU_MCLK:
9905ca02815Sjsg 			ret = vangogh_get_dpm_clk_limited(smu, clk_type, mclk_mask, max);
9915ca02815Sjsg 			if (ret)
9925ca02815Sjsg 				goto failed;
9935ca02815Sjsg 			break;
9945ca02815Sjsg 		case SMU_SOCCLK:
9955ca02815Sjsg 			ret = vangogh_get_dpm_clk_limited(smu, clk_type, soc_mask, max);
9965ca02815Sjsg 			if (ret)
9975ca02815Sjsg 				goto failed;
9985ca02815Sjsg 			break;
9995ca02815Sjsg 		case SMU_FCLK:
10005ca02815Sjsg 			ret = vangogh_get_dpm_clk_limited(smu, clk_type, fclk_mask, max);
10015ca02815Sjsg 			if (ret)
10025ca02815Sjsg 				goto failed;
10035ca02815Sjsg 			break;
10045ca02815Sjsg 		case SMU_VCLK:
10055ca02815Sjsg 			ret = vangogh_get_dpm_clk_limited(smu, clk_type, vclk_mask, max);
10065ca02815Sjsg 			if (ret)
10075ca02815Sjsg 				goto failed;
10085ca02815Sjsg 			break;
10095ca02815Sjsg 		case SMU_DCLK:
10105ca02815Sjsg 			ret = vangogh_get_dpm_clk_limited(smu, clk_type, dclk_mask, max);
10115ca02815Sjsg 			if (ret)
10125ca02815Sjsg 				goto failed;
10135ca02815Sjsg 			break;
10145ca02815Sjsg 		default:
10155ca02815Sjsg 			ret = -EINVAL;
10165ca02815Sjsg 			goto failed;
10175ca02815Sjsg 		}
10185ca02815Sjsg 	}
10195ca02815Sjsg 	if (min) {
10205ca02815Sjsg 		switch (clk_type) {
10215ca02815Sjsg 		case SMU_UCLK:
10225ca02815Sjsg 		case SMU_MCLK:
10235ca02815Sjsg 			ret = vangogh_get_dpm_clk_limited(smu, clk_type, mclk_mask, min);
10245ca02815Sjsg 			if (ret)
10255ca02815Sjsg 				goto failed;
10265ca02815Sjsg 			break;
10275ca02815Sjsg 		case SMU_SOCCLK:
10285ca02815Sjsg 			ret = vangogh_get_dpm_clk_limited(smu, clk_type, soc_mask, min);
10295ca02815Sjsg 			if (ret)
10305ca02815Sjsg 				goto failed;
10315ca02815Sjsg 			break;
10325ca02815Sjsg 		case SMU_FCLK:
10335ca02815Sjsg 			ret = vangogh_get_dpm_clk_limited(smu, clk_type, fclk_mask, min);
10345ca02815Sjsg 			if (ret)
10355ca02815Sjsg 				goto failed;
10365ca02815Sjsg 			break;
10375ca02815Sjsg 		case SMU_VCLK:
10385ca02815Sjsg 			ret = vangogh_get_dpm_clk_limited(smu, clk_type, vclk_mask, min);
10395ca02815Sjsg 			if (ret)
10405ca02815Sjsg 				goto failed;
10415ca02815Sjsg 			break;
10425ca02815Sjsg 		case SMU_DCLK:
10435ca02815Sjsg 			ret = vangogh_get_dpm_clk_limited(smu, clk_type, dclk_mask, min);
10445ca02815Sjsg 			if (ret)
10455ca02815Sjsg 				goto failed;
10465ca02815Sjsg 			break;
10475ca02815Sjsg 		default:
10485ca02815Sjsg 			ret = -EINVAL;
10495ca02815Sjsg 			goto failed;
10505ca02815Sjsg 		}
10515ca02815Sjsg 	}
10525ca02815Sjsg failed:
10535ca02815Sjsg 	return ret;
10545ca02815Sjsg }
10555ca02815Sjsg 
vangogh_get_power_profile_mode(struct smu_context * smu,char * buf)10565ca02815Sjsg static int vangogh_get_power_profile_mode(struct smu_context *smu,
10575ca02815Sjsg 					   char *buf)
10585ca02815Sjsg {
10595ca02815Sjsg 	uint32_t i, size = 0;
10605ca02815Sjsg 	int16_t workload_type = 0;
10615ca02815Sjsg 
10625ca02815Sjsg 	if (!buf)
10635ca02815Sjsg 		return -EINVAL;
10645ca02815Sjsg 
1065*f005ef32Sjsg 	for (i = 0; i < PP_SMC_POWER_PROFILE_COUNT; i++) {
10665ca02815Sjsg 		/*
10675ca02815Sjsg 		 * Conv PP_SMC_POWER_PROFILE* to WORKLOAD_PPLIB_*_BIT
10685ca02815Sjsg 		 * Not all profile modes are supported on vangogh.
10695ca02815Sjsg 		 */
10705ca02815Sjsg 		workload_type = smu_cmn_to_asic_specific_index(smu,
10715ca02815Sjsg 							       CMN2ASIC_MAPPING_WORKLOAD,
10725ca02815Sjsg 							       i);
10735ca02815Sjsg 
10745ca02815Sjsg 		if (workload_type < 0)
10755ca02815Sjsg 			continue;
10765ca02815Sjsg 
10775ca02815Sjsg 		size += sysfs_emit_at(buf, size, "%2d %14s%s\n",
10781bb76ff1Sjsg 			i, amdgpu_pp_profile_name[i], (i == smu->power_profile_mode) ? "*" : " ");
10795ca02815Sjsg 	}
10805ca02815Sjsg 
10815ca02815Sjsg 	return size;
10825ca02815Sjsg }
10835ca02815Sjsg 
vangogh_set_power_profile_mode(struct smu_context * smu,long * input,uint32_t size)10845ca02815Sjsg static int vangogh_set_power_profile_mode(struct smu_context *smu, long *input, uint32_t size)
10855ca02815Sjsg {
10865ca02815Sjsg 	int workload_type, ret;
10875ca02815Sjsg 	uint32_t profile_mode = input[size];
10885ca02815Sjsg 
1089*f005ef32Sjsg 	if (profile_mode >= PP_SMC_POWER_PROFILE_COUNT) {
10905ca02815Sjsg 		dev_err(smu->adev->dev, "Invalid power profile mode %d\n", profile_mode);
10915ca02815Sjsg 		return -EINVAL;
10925ca02815Sjsg 	}
10935ca02815Sjsg 
10945ca02815Sjsg 	if (profile_mode == PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT ||
10955ca02815Sjsg 			profile_mode == PP_SMC_POWER_PROFILE_POWERSAVING)
10965ca02815Sjsg 		return 0;
10975ca02815Sjsg 
10985ca02815Sjsg 	/* conv PP_SMC_POWER_PROFILE* to WORKLOAD_PPLIB_*_BIT */
10995ca02815Sjsg 	workload_type = smu_cmn_to_asic_specific_index(smu,
11005ca02815Sjsg 						       CMN2ASIC_MAPPING_WORKLOAD,
11015ca02815Sjsg 						       profile_mode);
11025ca02815Sjsg 	if (workload_type < 0) {
11035ca02815Sjsg 		dev_dbg(smu->adev->dev, "Unsupported power profile mode %d on VANGOGH\n",
11045ca02815Sjsg 					profile_mode);
11055ca02815Sjsg 		return -EINVAL;
11065ca02815Sjsg 	}
11075ca02815Sjsg 
11085ca02815Sjsg 	ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_ActiveProcessNotify,
11095ca02815Sjsg 				    1 << workload_type,
11105ca02815Sjsg 				    NULL);
11115ca02815Sjsg 	if (ret) {
11125ca02815Sjsg 		dev_err_once(smu->adev->dev, "Fail to set workload type %d\n",
11135ca02815Sjsg 					workload_type);
11145ca02815Sjsg 		return ret;
11155ca02815Sjsg 	}
11165ca02815Sjsg 
11175ca02815Sjsg 	smu->power_profile_mode = profile_mode;
11185ca02815Sjsg 
11195ca02815Sjsg 	return 0;
11205ca02815Sjsg }
11215ca02815Sjsg 
vangogh_set_soft_freq_limited_range(struct smu_context * smu,enum smu_clk_type clk_type,uint32_t min,uint32_t max)11225ca02815Sjsg static int vangogh_set_soft_freq_limited_range(struct smu_context *smu,
11235ca02815Sjsg 					  enum smu_clk_type clk_type,
11245ca02815Sjsg 					  uint32_t min,
11255ca02815Sjsg 					  uint32_t max)
11265ca02815Sjsg {
11275ca02815Sjsg 	int ret = 0;
11285ca02815Sjsg 
11295ca02815Sjsg 	if (!vangogh_clk_dpm_is_enabled(smu, clk_type))
11305ca02815Sjsg 		return 0;
11315ca02815Sjsg 
11325ca02815Sjsg 	switch (clk_type) {
11335ca02815Sjsg 	case SMU_GFXCLK:
11345ca02815Sjsg 	case SMU_SCLK:
11355ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
11365ca02815Sjsg 							SMU_MSG_SetHardMinGfxClk,
11375ca02815Sjsg 							min, NULL);
11385ca02815Sjsg 		if (ret)
11395ca02815Sjsg 			return ret;
11405ca02815Sjsg 
11415ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
11425ca02815Sjsg 							SMU_MSG_SetSoftMaxGfxClk,
11435ca02815Sjsg 							max, NULL);
11445ca02815Sjsg 		if (ret)
11455ca02815Sjsg 			return ret;
11465ca02815Sjsg 		break;
11475ca02815Sjsg 	case SMU_FCLK:
11485ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
11495ca02815Sjsg 							SMU_MSG_SetHardMinFclkByFreq,
11505ca02815Sjsg 							min, NULL);
11515ca02815Sjsg 		if (ret)
11525ca02815Sjsg 			return ret;
11535ca02815Sjsg 
11545ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
11555ca02815Sjsg 							SMU_MSG_SetSoftMaxFclkByFreq,
11565ca02815Sjsg 							max, NULL);
11575ca02815Sjsg 		if (ret)
11585ca02815Sjsg 			return ret;
11595ca02815Sjsg 		break;
11605ca02815Sjsg 	case SMU_SOCCLK:
11615ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
11625ca02815Sjsg 							SMU_MSG_SetHardMinSocclkByFreq,
11635ca02815Sjsg 							min, NULL);
11645ca02815Sjsg 		if (ret)
11655ca02815Sjsg 			return ret;
11665ca02815Sjsg 
11675ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
11685ca02815Sjsg 							SMU_MSG_SetSoftMaxSocclkByFreq,
11695ca02815Sjsg 							max, NULL);
11705ca02815Sjsg 		if (ret)
11715ca02815Sjsg 			return ret;
11725ca02815Sjsg 		break;
11735ca02815Sjsg 	case SMU_VCLK:
11745ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
11755ca02815Sjsg 							SMU_MSG_SetHardMinVcn,
11765ca02815Sjsg 							min << 16, NULL);
11775ca02815Sjsg 		if (ret)
11785ca02815Sjsg 			return ret;
11795ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
11805ca02815Sjsg 							SMU_MSG_SetSoftMaxVcn,
11815ca02815Sjsg 							max << 16, NULL);
11825ca02815Sjsg 		if (ret)
11835ca02815Sjsg 			return ret;
11845ca02815Sjsg 		break;
11855ca02815Sjsg 	case SMU_DCLK:
11865ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
11875ca02815Sjsg 							SMU_MSG_SetHardMinVcn,
11885ca02815Sjsg 							min, NULL);
11895ca02815Sjsg 		if (ret)
11905ca02815Sjsg 			return ret;
11915ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
11925ca02815Sjsg 							SMU_MSG_SetSoftMaxVcn,
11935ca02815Sjsg 							max, NULL);
11945ca02815Sjsg 		if (ret)
11955ca02815Sjsg 			return ret;
11965ca02815Sjsg 		break;
11975ca02815Sjsg 	default:
11985ca02815Sjsg 		return -EINVAL;
11995ca02815Sjsg 	}
12005ca02815Sjsg 
12015ca02815Sjsg 	return ret;
12025ca02815Sjsg }
12035ca02815Sjsg 
vangogh_force_clk_levels(struct smu_context * smu,enum smu_clk_type clk_type,uint32_t mask)12045ca02815Sjsg static int vangogh_force_clk_levels(struct smu_context *smu,
12055ca02815Sjsg 				   enum smu_clk_type clk_type, uint32_t mask)
12065ca02815Sjsg {
12075ca02815Sjsg 	uint32_t soft_min_level = 0, soft_max_level = 0;
12085ca02815Sjsg 	uint32_t min_freq = 0, max_freq = 0;
12095ca02815Sjsg 	int ret = 0 ;
12105ca02815Sjsg 
12115ca02815Sjsg 	soft_min_level = mask ? (ffs(mask) - 1) : 0;
12125ca02815Sjsg 	soft_max_level = mask ? (fls(mask) - 1) : 0;
12135ca02815Sjsg 
12145ca02815Sjsg 	switch (clk_type) {
12155ca02815Sjsg 	case SMU_SOCCLK:
12165ca02815Sjsg 		ret = vangogh_get_dpm_clk_limited(smu, clk_type,
12175ca02815Sjsg 						soft_min_level, &min_freq);
12185ca02815Sjsg 		if (ret)
12195ca02815Sjsg 			return ret;
12205ca02815Sjsg 		ret = vangogh_get_dpm_clk_limited(smu, clk_type,
12215ca02815Sjsg 						soft_max_level, &max_freq);
12225ca02815Sjsg 		if (ret)
12235ca02815Sjsg 			return ret;
12245ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
12255ca02815Sjsg 								SMU_MSG_SetSoftMaxSocclkByFreq,
12265ca02815Sjsg 								max_freq, NULL);
12275ca02815Sjsg 		if (ret)
12285ca02815Sjsg 			return ret;
12295ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
12305ca02815Sjsg 								SMU_MSG_SetHardMinSocclkByFreq,
12315ca02815Sjsg 								min_freq, NULL);
12325ca02815Sjsg 		if (ret)
12335ca02815Sjsg 			return ret;
12345ca02815Sjsg 		break;
12355ca02815Sjsg 	case SMU_FCLK:
12365ca02815Sjsg 		ret = vangogh_get_dpm_clk_limited(smu,
12375ca02815Sjsg 							clk_type, soft_min_level, &min_freq);
12385ca02815Sjsg 		if (ret)
12395ca02815Sjsg 			return ret;
12405ca02815Sjsg 		ret = vangogh_get_dpm_clk_limited(smu,
12415ca02815Sjsg 							clk_type, soft_max_level, &max_freq);
12425ca02815Sjsg 		if (ret)
12435ca02815Sjsg 			return ret;
12445ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
12455ca02815Sjsg 								SMU_MSG_SetSoftMaxFclkByFreq,
12465ca02815Sjsg 								max_freq, NULL);
12475ca02815Sjsg 		if (ret)
12485ca02815Sjsg 			return ret;
12495ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
12505ca02815Sjsg 								SMU_MSG_SetHardMinFclkByFreq,
12515ca02815Sjsg 								min_freq, NULL);
12525ca02815Sjsg 		if (ret)
12535ca02815Sjsg 			return ret;
12545ca02815Sjsg 		break;
12555ca02815Sjsg 	case SMU_VCLK:
12565ca02815Sjsg 		ret = vangogh_get_dpm_clk_limited(smu,
12575ca02815Sjsg 							clk_type, soft_min_level, &min_freq);
12585ca02815Sjsg 		if (ret)
12595ca02815Sjsg 			return ret;
12605ca02815Sjsg 
12615ca02815Sjsg 		ret = vangogh_get_dpm_clk_limited(smu,
12625ca02815Sjsg 							clk_type, soft_max_level, &max_freq);
12635ca02815Sjsg 		if (ret)
12645ca02815Sjsg 			return ret;
12655ca02815Sjsg 
12665ca02815Sjsg 
12675ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
12685ca02815Sjsg 								SMU_MSG_SetHardMinVcn,
12695ca02815Sjsg 								min_freq << 16, NULL);
12705ca02815Sjsg 		if (ret)
12715ca02815Sjsg 			return ret;
12725ca02815Sjsg 
12735ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
12745ca02815Sjsg 								SMU_MSG_SetSoftMaxVcn,
12755ca02815Sjsg 								max_freq << 16, NULL);
12765ca02815Sjsg 		if (ret)
12775ca02815Sjsg 			return ret;
12785ca02815Sjsg 
12795ca02815Sjsg 		break;
12805ca02815Sjsg 	case SMU_DCLK:
12815ca02815Sjsg 		ret = vangogh_get_dpm_clk_limited(smu,
12825ca02815Sjsg 							clk_type, soft_min_level, &min_freq);
12835ca02815Sjsg 		if (ret)
12845ca02815Sjsg 			return ret;
12855ca02815Sjsg 
12865ca02815Sjsg 		ret = vangogh_get_dpm_clk_limited(smu,
12875ca02815Sjsg 							clk_type, soft_max_level, &max_freq);
12885ca02815Sjsg 		if (ret)
12895ca02815Sjsg 			return ret;
12905ca02815Sjsg 
12915ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
12925ca02815Sjsg 							SMU_MSG_SetHardMinVcn,
12935ca02815Sjsg 							min_freq, NULL);
12945ca02815Sjsg 		if (ret)
12955ca02815Sjsg 			return ret;
12965ca02815Sjsg 
12975ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
12985ca02815Sjsg 							SMU_MSG_SetSoftMaxVcn,
12995ca02815Sjsg 							max_freq, NULL);
13005ca02815Sjsg 		if (ret)
13015ca02815Sjsg 			return ret;
13025ca02815Sjsg 
13035ca02815Sjsg 		break;
13045ca02815Sjsg 	default:
13055ca02815Sjsg 		break;
13065ca02815Sjsg 	}
13075ca02815Sjsg 
13085ca02815Sjsg 	return ret;
13095ca02815Sjsg }
13105ca02815Sjsg 
vangogh_force_dpm_limit_value(struct smu_context * smu,bool highest)13115ca02815Sjsg static int vangogh_force_dpm_limit_value(struct smu_context *smu, bool highest)
13125ca02815Sjsg {
13135ca02815Sjsg 	int ret = 0, i = 0;
13145ca02815Sjsg 	uint32_t min_freq, max_freq, force_freq;
13155ca02815Sjsg 	enum smu_clk_type clk_type;
13165ca02815Sjsg 
13175ca02815Sjsg 	enum smu_clk_type clks[] = {
13185ca02815Sjsg 		SMU_SOCCLK,
13195ca02815Sjsg 		SMU_VCLK,
13205ca02815Sjsg 		SMU_DCLK,
13215ca02815Sjsg 		SMU_FCLK,
13225ca02815Sjsg 	};
13235ca02815Sjsg 
13245ca02815Sjsg 	for (i = 0; i < ARRAY_SIZE(clks); i++) {
13255ca02815Sjsg 		clk_type = clks[i];
13265ca02815Sjsg 		ret = vangogh_get_dpm_ultimate_freq(smu, clk_type, &min_freq, &max_freq);
13275ca02815Sjsg 		if (ret)
13285ca02815Sjsg 			return ret;
13295ca02815Sjsg 
13305ca02815Sjsg 		force_freq = highest ? max_freq : min_freq;
13315ca02815Sjsg 		ret = vangogh_set_soft_freq_limited_range(smu, clk_type, force_freq, force_freq);
13325ca02815Sjsg 		if (ret)
13335ca02815Sjsg 			return ret;
13345ca02815Sjsg 	}
13355ca02815Sjsg 
13365ca02815Sjsg 	return ret;
13375ca02815Sjsg }
13385ca02815Sjsg 
vangogh_unforce_dpm_levels(struct smu_context * smu)13395ca02815Sjsg static int vangogh_unforce_dpm_levels(struct smu_context *smu)
13405ca02815Sjsg {
13415ca02815Sjsg 	int ret = 0, i = 0;
13425ca02815Sjsg 	uint32_t min_freq, max_freq;
13435ca02815Sjsg 	enum smu_clk_type clk_type;
13445ca02815Sjsg 
13455ca02815Sjsg 	struct clk_feature_map {
13465ca02815Sjsg 		enum smu_clk_type clk_type;
13475ca02815Sjsg 		uint32_t	feature;
13485ca02815Sjsg 	} clk_feature_map[] = {
13495ca02815Sjsg 		{SMU_FCLK, SMU_FEATURE_DPM_FCLK_BIT},
13505ca02815Sjsg 		{SMU_SOCCLK, SMU_FEATURE_DPM_SOCCLK_BIT},
13515ca02815Sjsg 		{SMU_VCLK, SMU_FEATURE_VCN_DPM_BIT},
13525ca02815Sjsg 		{SMU_DCLK, SMU_FEATURE_VCN_DPM_BIT},
13535ca02815Sjsg 	};
13545ca02815Sjsg 
13555ca02815Sjsg 	for (i = 0; i < ARRAY_SIZE(clk_feature_map); i++) {
13565ca02815Sjsg 
13575ca02815Sjsg 		if (!smu_cmn_feature_is_enabled(smu, clk_feature_map[i].feature))
13585ca02815Sjsg 		    continue;
13595ca02815Sjsg 
13605ca02815Sjsg 		clk_type = clk_feature_map[i].clk_type;
13615ca02815Sjsg 
13625ca02815Sjsg 		ret = vangogh_get_dpm_ultimate_freq(smu, clk_type, &min_freq, &max_freq);
13635ca02815Sjsg 
13645ca02815Sjsg 		if (ret)
13655ca02815Sjsg 			return ret;
13665ca02815Sjsg 
13675ca02815Sjsg 		ret = vangogh_set_soft_freq_limited_range(smu, clk_type, min_freq, max_freq);
13685ca02815Sjsg 
13695ca02815Sjsg 		if (ret)
13705ca02815Sjsg 			return ret;
13715ca02815Sjsg 	}
13725ca02815Sjsg 
13735ca02815Sjsg 	return ret;
13745ca02815Sjsg }
13755ca02815Sjsg 
vangogh_set_peak_clock_by_device(struct smu_context * smu)13765ca02815Sjsg static int vangogh_set_peak_clock_by_device(struct smu_context *smu)
13775ca02815Sjsg {
13785ca02815Sjsg 	int ret = 0;
13795ca02815Sjsg 	uint32_t socclk_freq = 0, fclk_freq = 0;
13805ca02815Sjsg 	uint32_t vclk_freq = 0, dclk_freq = 0;
13815ca02815Sjsg 
13825ca02815Sjsg 	ret = vangogh_get_dpm_ultimate_freq(smu, SMU_FCLK, NULL, &fclk_freq);
13835ca02815Sjsg 	if (ret)
13845ca02815Sjsg 		return ret;
13855ca02815Sjsg 
13865ca02815Sjsg 	ret = vangogh_set_soft_freq_limited_range(smu, SMU_FCLK, fclk_freq, fclk_freq);
13875ca02815Sjsg 	if (ret)
13885ca02815Sjsg 		return ret;
13895ca02815Sjsg 
13905ca02815Sjsg 	ret = vangogh_get_dpm_ultimate_freq(smu, SMU_SOCCLK, NULL, &socclk_freq);
13915ca02815Sjsg 	if (ret)
13925ca02815Sjsg 		return ret;
13935ca02815Sjsg 
13945ca02815Sjsg 	ret = vangogh_set_soft_freq_limited_range(smu, SMU_SOCCLK, socclk_freq, socclk_freq);
13955ca02815Sjsg 	if (ret)
13965ca02815Sjsg 		return ret;
13975ca02815Sjsg 
13985ca02815Sjsg 	ret = vangogh_get_dpm_ultimate_freq(smu, SMU_VCLK, NULL, &vclk_freq);
13995ca02815Sjsg 	if (ret)
14005ca02815Sjsg 		return ret;
14015ca02815Sjsg 
14025ca02815Sjsg 	ret = vangogh_set_soft_freq_limited_range(smu, SMU_VCLK, vclk_freq, vclk_freq);
14035ca02815Sjsg 	if (ret)
14045ca02815Sjsg 		return ret;
14055ca02815Sjsg 
14065ca02815Sjsg 	ret = vangogh_get_dpm_ultimate_freq(smu, SMU_DCLK, NULL, &dclk_freq);
14075ca02815Sjsg 	if (ret)
14085ca02815Sjsg 		return ret;
14095ca02815Sjsg 
14105ca02815Sjsg 	ret = vangogh_set_soft_freq_limited_range(smu, SMU_DCLK, dclk_freq, dclk_freq);
14115ca02815Sjsg 	if (ret)
14125ca02815Sjsg 		return ret;
14135ca02815Sjsg 
14145ca02815Sjsg 	return ret;
14155ca02815Sjsg }
14165ca02815Sjsg 
vangogh_set_performance_level(struct smu_context * smu,enum amd_dpm_forced_level level)14175ca02815Sjsg static int vangogh_set_performance_level(struct smu_context *smu,
14185ca02815Sjsg 					enum amd_dpm_forced_level level)
14195ca02815Sjsg {
14201bb76ff1Sjsg 	int ret = 0, i;
14215ca02815Sjsg 	uint32_t soc_mask, mclk_mask, fclk_mask;
14225ca02815Sjsg 	uint32_t vclk_mask = 0, dclk_mask = 0;
14235ca02815Sjsg 
14245ca02815Sjsg 	smu->cpu_actual_soft_min_freq = smu->cpu_default_soft_min_freq;
14255ca02815Sjsg 	smu->cpu_actual_soft_max_freq = smu->cpu_default_soft_max_freq;
14265ca02815Sjsg 
14275ca02815Sjsg 	switch (level) {
14285ca02815Sjsg 	case AMD_DPM_FORCED_LEVEL_HIGH:
14295ca02815Sjsg 		smu->gfx_actual_hard_min_freq = smu->gfx_default_soft_max_freq;
14305ca02815Sjsg 		smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
14315ca02815Sjsg 
14325ca02815Sjsg 
14335ca02815Sjsg 		ret = vangogh_force_dpm_limit_value(smu, true);
14345ca02815Sjsg 		if (ret)
14355ca02815Sjsg 			return ret;
14365ca02815Sjsg 		break;
14375ca02815Sjsg 	case AMD_DPM_FORCED_LEVEL_LOW:
14385ca02815Sjsg 		smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
14395ca02815Sjsg 		smu->gfx_actual_soft_max_freq = smu->gfx_default_hard_min_freq;
14405ca02815Sjsg 
14415ca02815Sjsg 		ret = vangogh_force_dpm_limit_value(smu, false);
14425ca02815Sjsg 		if (ret)
14435ca02815Sjsg 			return ret;
14445ca02815Sjsg 		break;
14455ca02815Sjsg 	case AMD_DPM_FORCED_LEVEL_AUTO:
14465ca02815Sjsg 		smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
14475ca02815Sjsg 		smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
14485ca02815Sjsg 
14495ca02815Sjsg 		ret = vangogh_unforce_dpm_levels(smu);
14505ca02815Sjsg 		if (ret)
14515ca02815Sjsg 			return ret;
14525ca02815Sjsg 		break;
14535ca02815Sjsg 	case AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD:
14545ca02815Sjsg 		smu->gfx_actual_hard_min_freq = VANGOGH_UMD_PSTATE_STANDARD_GFXCLK;
14555ca02815Sjsg 		smu->gfx_actual_soft_max_freq = VANGOGH_UMD_PSTATE_STANDARD_GFXCLK;
14565ca02815Sjsg 
14575ca02815Sjsg 		ret = vangogh_get_profiling_clk_mask(smu, level,
14585ca02815Sjsg 							&vclk_mask,
14595ca02815Sjsg 							&dclk_mask,
14605ca02815Sjsg 							&mclk_mask,
14615ca02815Sjsg 							&fclk_mask,
14625ca02815Sjsg 							&soc_mask);
14635ca02815Sjsg 		if (ret)
14645ca02815Sjsg 			return ret;
14655ca02815Sjsg 
14665ca02815Sjsg 		vangogh_force_clk_levels(smu, SMU_FCLK, 1 << fclk_mask);
14675ca02815Sjsg 		vangogh_force_clk_levels(smu, SMU_SOCCLK, 1 << soc_mask);
14685ca02815Sjsg 		vangogh_force_clk_levels(smu, SMU_VCLK, 1 << vclk_mask);
14695ca02815Sjsg 		vangogh_force_clk_levels(smu, SMU_DCLK, 1 << dclk_mask);
14705ca02815Sjsg 		break;
14715ca02815Sjsg 	case AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK:
14725ca02815Sjsg 		smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
14735ca02815Sjsg 		smu->gfx_actual_soft_max_freq = smu->gfx_default_hard_min_freq;
14745ca02815Sjsg 		break;
14755ca02815Sjsg 	case AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK:
14765ca02815Sjsg 		smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
14775ca02815Sjsg 		smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
14785ca02815Sjsg 
14795ca02815Sjsg 		ret = vangogh_get_profiling_clk_mask(smu, level,
14805ca02815Sjsg 							NULL,
14815ca02815Sjsg 							NULL,
14825ca02815Sjsg 							&mclk_mask,
14835ca02815Sjsg 							&fclk_mask,
14845ca02815Sjsg 							NULL);
14855ca02815Sjsg 		if (ret)
14865ca02815Sjsg 			return ret;
14875ca02815Sjsg 
14885ca02815Sjsg 		vangogh_force_clk_levels(smu, SMU_FCLK, 1 << fclk_mask);
14895ca02815Sjsg 		break;
14905ca02815Sjsg 	case AMD_DPM_FORCED_LEVEL_PROFILE_PEAK:
14915ca02815Sjsg 		smu->gfx_actual_hard_min_freq = VANGOGH_UMD_PSTATE_PEAK_GFXCLK;
14925ca02815Sjsg 		smu->gfx_actual_soft_max_freq = VANGOGH_UMD_PSTATE_PEAK_GFXCLK;
14935ca02815Sjsg 
14945ca02815Sjsg 		ret = vangogh_set_peak_clock_by_device(smu);
14955ca02815Sjsg 		if (ret)
14965ca02815Sjsg 			return ret;
14975ca02815Sjsg 		break;
14985ca02815Sjsg 	case AMD_DPM_FORCED_LEVEL_MANUAL:
14995ca02815Sjsg 	case AMD_DPM_FORCED_LEVEL_PROFILE_EXIT:
15005ca02815Sjsg 	default:
15015ca02815Sjsg 		return 0;
15025ca02815Sjsg 	}
15035ca02815Sjsg 
15045ca02815Sjsg 	ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinGfxClk,
15055ca02815Sjsg 					      smu->gfx_actual_hard_min_freq, NULL);
15065ca02815Sjsg 	if (ret)
15075ca02815Sjsg 		return ret;
15085ca02815Sjsg 
15095ca02815Sjsg 	ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxGfxClk,
15105ca02815Sjsg 					      smu->gfx_actual_soft_max_freq, NULL);
15115ca02815Sjsg 	if (ret)
15125ca02815Sjsg 		return ret;
15135ca02815Sjsg 
15141bb76ff1Sjsg 	if (smu->adev->pm.fw_version >= 0x43f1b00) {
15151bb76ff1Sjsg 		for (i = 0; i < smu->cpu_core_num; i++) {
15161bb76ff1Sjsg 			ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMinCclk,
15171bb76ff1Sjsg 							      ((i << 20)
15181bb76ff1Sjsg 							       | smu->cpu_actual_soft_min_freq),
15191bb76ff1Sjsg 							      NULL);
15201bb76ff1Sjsg 			if (ret)
15211bb76ff1Sjsg 				return ret;
15221bb76ff1Sjsg 
15231bb76ff1Sjsg 			ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxCclk,
15241bb76ff1Sjsg 							      ((i << 20)
15251bb76ff1Sjsg 							       | smu->cpu_actual_soft_max_freq),
15261bb76ff1Sjsg 							      NULL);
15271bb76ff1Sjsg 			if (ret)
15281bb76ff1Sjsg 				return ret;
15291bb76ff1Sjsg 		}
15301bb76ff1Sjsg 	}
15311bb76ff1Sjsg 
15325ca02815Sjsg 	return ret;
15335ca02815Sjsg }
15345ca02815Sjsg 
vangogh_read_sensor(struct smu_context * smu,enum amd_pp_sensors sensor,void * data,uint32_t * size)15355ca02815Sjsg static int vangogh_read_sensor(struct smu_context *smu,
15365ca02815Sjsg 				 enum amd_pp_sensors sensor,
15375ca02815Sjsg 				 void *data, uint32_t *size)
15385ca02815Sjsg {
15395ca02815Sjsg 	int ret = 0;
15405ca02815Sjsg 
15415ca02815Sjsg 	if (!data || !size)
15425ca02815Sjsg 		return -EINVAL;
15435ca02815Sjsg 
15445ca02815Sjsg 	switch (sensor) {
15455ca02815Sjsg 	case AMDGPU_PP_SENSOR_GPU_LOAD:
15465ca02815Sjsg 		ret = vangogh_common_get_smu_metrics_data(smu,
15475ca02815Sjsg 						   METRICS_AVERAGE_GFXACTIVITY,
15485ca02815Sjsg 						   (uint32_t *)data);
15495ca02815Sjsg 		*size = 4;
15505ca02815Sjsg 		break;
1551*f005ef32Sjsg 	case AMDGPU_PP_SENSOR_GPU_AVG_POWER:
15525ca02815Sjsg 		ret = vangogh_common_get_smu_metrics_data(smu,
15535ca02815Sjsg 						   METRICS_AVERAGE_SOCKETPOWER,
15545ca02815Sjsg 						   (uint32_t *)data);
15555ca02815Sjsg 		*size = 4;
15565ca02815Sjsg 		break;
1557*f005ef32Sjsg 	case AMDGPU_PP_SENSOR_GPU_INPUT_POWER:
1558*f005ef32Sjsg 		ret = vangogh_common_get_smu_metrics_data(smu,
1559*f005ef32Sjsg 						   METRICS_CURR_SOCKETPOWER,
1560*f005ef32Sjsg 						   (uint32_t *)data);
1561*f005ef32Sjsg 		*size = 4;
1562*f005ef32Sjsg 		break;
15635ca02815Sjsg 	case AMDGPU_PP_SENSOR_EDGE_TEMP:
15645ca02815Sjsg 		ret = vangogh_common_get_smu_metrics_data(smu,
15655ca02815Sjsg 						   METRICS_TEMPERATURE_EDGE,
15665ca02815Sjsg 						   (uint32_t *)data);
15675ca02815Sjsg 		*size = 4;
15685ca02815Sjsg 		break;
15695ca02815Sjsg 	case AMDGPU_PP_SENSOR_HOTSPOT_TEMP:
15705ca02815Sjsg 		ret = vangogh_common_get_smu_metrics_data(smu,
15715ca02815Sjsg 						   METRICS_TEMPERATURE_HOTSPOT,
15725ca02815Sjsg 						   (uint32_t *)data);
15735ca02815Sjsg 		*size = 4;
15745ca02815Sjsg 		break;
15755ca02815Sjsg 	case AMDGPU_PP_SENSOR_GFX_MCLK:
15765ca02815Sjsg 		ret = vangogh_common_get_smu_metrics_data(smu,
15775ca02815Sjsg 						   METRICS_CURR_UCLK,
15785ca02815Sjsg 						   (uint32_t *)data);
15795ca02815Sjsg 		*(uint32_t *)data *= 100;
15805ca02815Sjsg 		*size = 4;
15815ca02815Sjsg 		break;
15825ca02815Sjsg 	case AMDGPU_PP_SENSOR_GFX_SCLK:
15835ca02815Sjsg 		ret = vangogh_common_get_smu_metrics_data(smu,
15845ca02815Sjsg 						   METRICS_CURR_GFXCLK,
15855ca02815Sjsg 						   (uint32_t *)data);
15865ca02815Sjsg 		*(uint32_t *)data *= 100;
15875ca02815Sjsg 		*size = 4;
15885ca02815Sjsg 		break;
15895ca02815Sjsg 	case AMDGPU_PP_SENSOR_VDDGFX:
15905ca02815Sjsg 		ret = vangogh_common_get_smu_metrics_data(smu,
15915ca02815Sjsg 						   METRICS_VOLTAGE_VDDGFX,
15925ca02815Sjsg 						   (uint32_t *)data);
15935ca02815Sjsg 		*size = 4;
15945ca02815Sjsg 		break;
15955ca02815Sjsg 	case AMDGPU_PP_SENSOR_VDDNB:
15965ca02815Sjsg 		ret = vangogh_common_get_smu_metrics_data(smu,
15975ca02815Sjsg 						   METRICS_VOLTAGE_VDDSOC,
15985ca02815Sjsg 						   (uint32_t *)data);
15995ca02815Sjsg 		*size = 4;
16005ca02815Sjsg 		break;
16015ca02815Sjsg 	case AMDGPU_PP_SENSOR_CPU_CLK:
16025ca02815Sjsg 		ret = vangogh_common_get_smu_metrics_data(smu,
16035ca02815Sjsg 						   METRICS_AVERAGE_CPUCLK,
16045ca02815Sjsg 						   (uint32_t *)data);
16055ca02815Sjsg 		*size = smu->cpu_core_num * sizeof(uint16_t);
16065ca02815Sjsg 		break;
16075ca02815Sjsg 	default:
16085ca02815Sjsg 		ret = -EOPNOTSUPP;
16095ca02815Sjsg 		break;
16105ca02815Sjsg 	}
16115ca02815Sjsg 
16125ca02815Sjsg 	return ret;
16135ca02815Sjsg }
16145ca02815Sjsg 
vangogh_get_apu_thermal_limit(struct smu_context * smu,uint32_t * limit)1615*f005ef32Sjsg static int vangogh_get_apu_thermal_limit(struct smu_context *smu, uint32_t *limit)
1616*f005ef32Sjsg {
1617*f005ef32Sjsg 	return smu_cmn_send_smc_msg_with_param(smu,
1618*f005ef32Sjsg 					      SMU_MSG_GetThermalLimit,
1619*f005ef32Sjsg 					      0, limit);
1620*f005ef32Sjsg }
1621*f005ef32Sjsg 
vangogh_set_apu_thermal_limit(struct smu_context * smu,uint32_t limit)1622*f005ef32Sjsg static int vangogh_set_apu_thermal_limit(struct smu_context *smu, uint32_t limit)
1623*f005ef32Sjsg {
1624*f005ef32Sjsg 	return smu_cmn_send_smc_msg_with_param(smu,
1625*f005ef32Sjsg 					      SMU_MSG_SetReducedThermalLimit,
1626*f005ef32Sjsg 					      limit, NULL);
1627*f005ef32Sjsg }
1628*f005ef32Sjsg 
1629*f005ef32Sjsg 
vangogh_set_watermarks_table(struct smu_context * smu,struct pp_smu_wm_range_sets * clock_ranges)16305ca02815Sjsg static int vangogh_set_watermarks_table(struct smu_context *smu,
16315ca02815Sjsg 				       struct pp_smu_wm_range_sets *clock_ranges)
16325ca02815Sjsg {
16335ca02815Sjsg 	int i;
16345ca02815Sjsg 	int ret = 0;
16355ca02815Sjsg 	Watermarks_t *table = smu->smu_table.watermarks_table;
16365ca02815Sjsg 
16375ca02815Sjsg 	if (!table || !clock_ranges)
16385ca02815Sjsg 		return -EINVAL;
16395ca02815Sjsg 
16405ca02815Sjsg 	if (clock_ranges) {
16415ca02815Sjsg 		if (clock_ranges->num_reader_wm_sets > NUM_WM_RANGES ||
16425ca02815Sjsg 			clock_ranges->num_writer_wm_sets > NUM_WM_RANGES)
16435ca02815Sjsg 			return -EINVAL;
16445ca02815Sjsg 
16455ca02815Sjsg 		for (i = 0; i < clock_ranges->num_reader_wm_sets; i++) {
16465ca02815Sjsg 			table->WatermarkRow[WM_DCFCLK][i].MinClock =
16475ca02815Sjsg 				clock_ranges->reader_wm_sets[i].min_drain_clk_mhz;
16485ca02815Sjsg 			table->WatermarkRow[WM_DCFCLK][i].MaxClock =
16495ca02815Sjsg 				clock_ranges->reader_wm_sets[i].max_drain_clk_mhz;
16505ca02815Sjsg 			table->WatermarkRow[WM_DCFCLK][i].MinMclk =
16515ca02815Sjsg 				clock_ranges->reader_wm_sets[i].min_fill_clk_mhz;
16525ca02815Sjsg 			table->WatermarkRow[WM_DCFCLK][i].MaxMclk =
16535ca02815Sjsg 				clock_ranges->reader_wm_sets[i].max_fill_clk_mhz;
16545ca02815Sjsg 
16555ca02815Sjsg 			table->WatermarkRow[WM_DCFCLK][i].WmSetting =
16565ca02815Sjsg 				clock_ranges->reader_wm_sets[i].wm_inst;
16575ca02815Sjsg 		}
16585ca02815Sjsg 
16595ca02815Sjsg 		for (i = 0; i < clock_ranges->num_writer_wm_sets; i++) {
16605ca02815Sjsg 			table->WatermarkRow[WM_SOCCLK][i].MinClock =
16615ca02815Sjsg 				clock_ranges->writer_wm_sets[i].min_fill_clk_mhz;
16625ca02815Sjsg 			table->WatermarkRow[WM_SOCCLK][i].MaxClock =
16635ca02815Sjsg 				clock_ranges->writer_wm_sets[i].max_fill_clk_mhz;
16645ca02815Sjsg 			table->WatermarkRow[WM_SOCCLK][i].MinMclk =
16655ca02815Sjsg 				clock_ranges->writer_wm_sets[i].min_drain_clk_mhz;
16665ca02815Sjsg 			table->WatermarkRow[WM_SOCCLK][i].MaxMclk =
16675ca02815Sjsg 				clock_ranges->writer_wm_sets[i].max_drain_clk_mhz;
16685ca02815Sjsg 
16695ca02815Sjsg 			table->WatermarkRow[WM_SOCCLK][i].WmSetting =
16705ca02815Sjsg 				clock_ranges->writer_wm_sets[i].wm_inst;
16715ca02815Sjsg 		}
16725ca02815Sjsg 
16735ca02815Sjsg 		smu->watermarks_bitmap |= WATERMARKS_EXIST;
16745ca02815Sjsg 	}
16755ca02815Sjsg 
16765ca02815Sjsg 	/* pass data to smu controller */
16775ca02815Sjsg 	if ((smu->watermarks_bitmap & WATERMARKS_EXIST) &&
16785ca02815Sjsg 	     !(smu->watermarks_bitmap & WATERMARKS_LOADED)) {
16795ca02815Sjsg 		ret = smu_cmn_write_watermarks_table(smu);
16805ca02815Sjsg 		if (ret) {
16815ca02815Sjsg 			dev_err(smu->adev->dev, "Failed to update WMTABLE!");
16825ca02815Sjsg 			return ret;
16835ca02815Sjsg 		}
16845ca02815Sjsg 		smu->watermarks_bitmap |= WATERMARKS_LOADED;
16855ca02815Sjsg 	}
16865ca02815Sjsg 
16875ca02815Sjsg 	return 0;
16885ca02815Sjsg }
16895ca02815Sjsg 
vangogh_get_legacy_gpu_metrics_v2_3(struct smu_context * smu,void ** table)16901bb76ff1Sjsg static ssize_t vangogh_get_legacy_gpu_metrics_v2_3(struct smu_context *smu,
16911bb76ff1Sjsg 				      void **table)
16921bb76ff1Sjsg {
16931bb76ff1Sjsg 	struct smu_table_context *smu_table = &smu->smu_table;
16941bb76ff1Sjsg 	struct gpu_metrics_v2_3 *gpu_metrics =
16951bb76ff1Sjsg 		(struct gpu_metrics_v2_3 *)smu_table->gpu_metrics_table;
16961bb76ff1Sjsg 	SmuMetrics_legacy_t metrics;
16971bb76ff1Sjsg 	int ret = 0;
16981bb76ff1Sjsg 
16991bb76ff1Sjsg 	ret = smu_cmn_get_metrics_table(smu, &metrics, true);
17001bb76ff1Sjsg 	if (ret)
17011bb76ff1Sjsg 		return ret;
17021bb76ff1Sjsg 
17031bb76ff1Sjsg 	smu_cmn_init_soft_gpu_metrics(gpu_metrics, 2, 3);
17041bb76ff1Sjsg 
17051bb76ff1Sjsg 	gpu_metrics->temperature_gfx = metrics.GfxTemperature;
17061bb76ff1Sjsg 	gpu_metrics->temperature_soc = metrics.SocTemperature;
17071bb76ff1Sjsg 	memcpy(&gpu_metrics->temperature_core[0],
17081bb76ff1Sjsg 		&metrics.CoreTemperature[0],
17091bb76ff1Sjsg 		sizeof(uint16_t) * 4);
17101bb76ff1Sjsg 	gpu_metrics->temperature_l3[0] = metrics.L3Temperature[0];
17111bb76ff1Sjsg 
17121bb76ff1Sjsg 	gpu_metrics->average_gfx_activity = metrics.GfxActivity;
17131bb76ff1Sjsg 	gpu_metrics->average_mm_activity = metrics.UvdActivity;
17141bb76ff1Sjsg 
17151bb76ff1Sjsg 	gpu_metrics->average_socket_power = metrics.CurrentSocketPower;
17161bb76ff1Sjsg 	gpu_metrics->average_cpu_power = metrics.Power[0];
17171bb76ff1Sjsg 	gpu_metrics->average_soc_power = metrics.Power[1];
17181bb76ff1Sjsg 	gpu_metrics->average_gfx_power = metrics.Power[2];
17191bb76ff1Sjsg 	memcpy(&gpu_metrics->average_core_power[0],
17201bb76ff1Sjsg 		&metrics.CorePower[0],
17211bb76ff1Sjsg 		sizeof(uint16_t) * 4);
17221bb76ff1Sjsg 
17231bb76ff1Sjsg 	gpu_metrics->average_gfxclk_frequency = metrics.GfxclkFrequency;
17241bb76ff1Sjsg 	gpu_metrics->average_socclk_frequency = metrics.SocclkFrequency;
17251bb76ff1Sjsg 	gpu_metrics->average_uclk_frequency = metrics.MemclkFrequency;
17261bb76ff1Sjsg 	gpu_metrics->average_fclk_frequency = metrics.MemclkFrequency;
17271bb76ff1Sjsg 	gpu_metrics->average_vclk_frequency = metrics.VclkFrequency;
17281bb76ff1Sjsg 	gpu_metrics->average_dclk_frequency = metrics.DclkFrequency;
17291bb76ff1Sjsg 
17301bb76ff1Sjsg 	memcpy(&gpu_metrics->current_coreclk[0],
17311bb76ff1Sjsg 		&metrics.CoreFrequency[0],
17321bb76ff1Sjsg 		sizeof(uint16_t) * 4);
17331bb76ff1Sjsg 	gpu_metrics->current_l3clk[0] = metrics.L3Frequency[0];
17341bb76ff1Sjsg 
17351bb76ff1Sjsg 	gpu_metrics->throttle_status = metrics.ThrottlerStatus;
17361bb76ff1Sjsg 	gpu_metrics->indep_throttle_status =
17371bb76ff1Sjsg 			smu_cmn_get_indep_throttler_status(metrics.ThrottlerStatus,
17381bb76ff1Sjsg 							   vangogh_throttler_map);
17391bb76ff1Sjsg 
17401bb76ff1Sjsg 	gpu_metrics->system_clock_counter = ktime_get_boottime_ns();
17411bb76ff1Sjsg 
17421bb76ff1Sjsg 	*table = (void *)gpu_metrics;
17431bb76ff1Sjsg 
17441bb76ff1Sjsg 	return sizeof(struct gpu_metrics_v2_3);
17451bb76ff1Sjsg }
17461bb76ff1Sjsg 
vangogh_get_legacy_gpu_metrics(struct smu_context * smu,void ** table)17475ca02815Sjsg static ssize_t vangogh_get_legacy_gpu_metrics(struct smu_context *smu,
17485ca02815Sjsg 				      void **table)
17495ca02815Sjsg {
17505ca02815Sjsg 	struct smu_table_context *smu_table = &smu->smu_table;
17515ca02815Sjsg 	struct gpu_metrics_v2_2 *gpu_metrics =
17525ca02815Sjsg 		(struct gpu_metrics_v2_2 *)smu_table->gpu_metrics_table;
17535ca02815Sjsg 	SmuMetrics_legacy_t metrics;
17545ca02815Sjsg 	int ret = 0;
17555ca02815Sjsg 
17565ca02815Sjsg 	ret = smu_cmn_get_metrics_table(smu, &metrics, true);
17575ca02815Sjsg 	if (ret)
17585ca02815Sjsg 		return ret;
17595ca02815Sjsg 
17605ca02815Sjsg 	smu_cmn_init_soft_gpu_metrics(gpu_metrics, 2, 2);
17615ca02815Sjsg 
17625ca02815Sjsg 	gpu_metrics->temperature_gfx = metrics.GfxTemperature;
17635ca02815Sjsg 	gpu_metrics->temperature_soc = metrics.SocTemperature;
17645ca02815Sjsg 	memcpy(&gpu_metrics->temperature_core[0],
17655ca02815Sjsg 		&metrics.CoreTemperature[0],
17665ca02815Sjsg 		sizeof(uint16_t) * 4);
17675ca02815Sjsg 	gpu_metrics->temperature_l3[0] = metrics.L3Temperature[0];
17685ca02815Sjsg 
17695ca02815Sjsg 	gpu_metrics->average_gfx_activity = metrics.GfxActivity;
17705ca02815Sjsg 	gpu_metrics->average_mm_activity = metrics.UvdActivity;
17715ca02815Sjsg 
17725ca02815Sjsg 	gpu_metrics->average_socket_power = metrics.CurrentSocketPower;
17735ca02815Sjsg 	gpu_metrics->average_cpu_power = metrics.Power[0];
17745ca02815Sjsg 	gpu_metrics->average_soc_power = metrics.Power[1];
17755ca02815Sjsg 	gpu_metrics->average_gfx_power = metrics.Power[2];
17765ca02815Sjsg 	memcpy(&gpu_metrics->average_core_power[0],
17775ca02815Sjsg 		&metrics.CorePower[0],
17785ca02815Sjsg 		sizeof(uint16_t) * 4);
17795ca02815Sjsg 
17805ca02815Sjsg 	gpu_metrics->average_gfxclk_frequency = metrics.GfxclkFrequency;
17815ca02815Sjsg 	gpu_metrics->average_socclk_frequency = metrics.SocclkFrequency;
17825ca02815Sjsg 	gpu_metrics->average_uclk_frequency = metrics.MemclkFrequency;
17835ca02815Sjsg 	gpu_metrics->average_fclk_frequency = metrics.MemclkFrequency;
17845ca02815Sjsg 	gpu_metrics->average_vclk_frequency = metrics.VclkFrequency;
17855ca02815Sjsg 	gpu_metrics->average_dclk_frequency = metrics.DclkFrequency;
17865ca02815Sjsg 
17875ca02815Sjsg 	memcpy(&gpu_metrics->current_coreclk[0],
17885ca02815Sjsg 		&metrics.CoreFrequency[0],
17895ca02815Sjsg 		sizeof(uint16_t) * 4);
17905ca02815Sjsg 	gpu_metrics->current_l3clk[0] = metrics.L3Frequency[0];
17915ca02815Sjsg 
17925ca02815Sjsg 	gpu_metrics->throttle_status = metrics.ThrottlerStatus;
17935ca02815Sjsg 	gpu_metrics->indep_throttle_status =
17945ca02815Sjsg 			smu_cmn_get_indep_throttler_status(metrics.ThrottlerStatus,
17955ca02815Sjsg 							   vangogh_throttler_map);
17965ca02815Sjsg 
17975ca02815Sjsg 	gpu_metrics->system_clock_counter = ktime_get_boottime_ns();
17985ca02815Sjsg 
17995ca02815Sjsg 	*table = (void *)gpu_metrics;
18005ca02815Sjsg 
18015ca02815Sjsg 	return sizeof(struct gpu_metrics_v2_2);
18025ca02815Sjsg }
18035ca02815Sjsg 
vangogh_get_gpu_metrics_v2_3(struct smu_context * smu,void ** table)18041bb76ff1Sjsg static ssize_t vangogh_get_gpu_metrics_v2_3(struct smu_context *smu,
18051bb76ff1Sjsg 				      void **table)
18061bb76ff1Sjsg {
18071bb76ff1Sjsg 	struct smu_table_context *smu_table = &smu->smu_table;
18081bb76ff1Sjsg 	struct gpu_metrics_v2_3 *gpu_metrics =
18091bb76ff1Sjsg 		(struct gpu_metrics_v2_3 *)smu_table->gpu_metrics_table;
18101bb76ff1Sjsg 	SmuMetrics_t metrics;
18111bb76ff1Sjsg 	int ret = 0;
18121bb76ff1Sjsg 
18131bb76ff1Sjsg 	ret = smu_cmn_get_metrics_table(smu, &metrics, true);
18141bb76ff1Sjsg 	if (ret)
18151bb76ff1Sjsg 		return ret;
18161bb76ff1Sjsg 
18171bb76ff1Sjsg 	smu_cmn_init_soft_gpu_metrics(gpu_metrics, 2, 3);
18181bb76ff1Sjsg 
18191bb76ff1Sjsg 	gpu_metrics->temperature_gfx = metrics.Current.GfxTemperature;
18201bb76ff1Sjsg 	gpu_metrics->temperature_soc = metrics.Current.SocTemperature;
18211bb76ff1Sjsg 	memcpy(&gpu_metrics->temperature_core[0],
18221bb76ff1Sjsg 		&metrics.Current.CoreTemperature[0],
18231bb76ff1Sjsg 		sizeof(uint16_t) * 4);
18241bb76ff1Sjsg 	gpu_metrics->temperature_l3[0] = metrics.Current.L3Temperature[0];
18251bb76ff1Sjsg 
18261bb76ff1Sjsg 	gpu_metrics->average_temperature_gfx = metrics.Average.GfxTemperature;
18271bb76ff1Sjsg 	gpu_metrics->average_temperature_soc = metrics.Average.SocTemperature;
18281bb76ff1Sjsg 	memcpy(&gpu_metrics->average_temperature_core[0],
18291bb76ff1Sjsg 		&metrics.Average.CoreTemperature[0],
18301bb76ff1Sjsg 		sizeof(uint16_t) * 4);
18311bb76ff1Sjsg 	gpu_metrics->average_temperature_l3[0] = metrics.Average.L3Temperature[0];
18321bb76ff1Sjsg 
18331bb76ff1Sjsg 	gpu_metrics->average_gfx_activity = metrics.Current.GfxActivity;
18341bb76ff1Sjsg 	gpu_metrics->average_mm_activity = metrics.Current.UvdActivity;
18351bb76ff1Sjsg 
18361bb76ff1Sjsg 	gpu_metrics->average_socket_power = metrics.Current.CurrentSocketPower;
18371bb76ff1Sjsg 	gpu_metrics->average_cpu_power = metrics.Current.Power[0];
18381bb76ff1Sjsg 	gpu_metrics->average_soc_power = metrics.Current.Power[1];
18391bb76ff1Sjsg 	gpu_metrics->average_gfx_power = metrics.Current.Power[2];
18401bb76ff1Sjsg 	memcpy(&gpu_metrics->average_core_power[0],
18411bb76ff1Sjsg 		&metrics.Average.CorePower[0],
18421bb76ff1Sjsg 		sizeof(uint16_t) * 4);
18431bb76ff1Sjsg 
18441bb76ff1Sjsg 	gpu_metrics->average_gfxclk_frequency = metrics.Average.GfxclkFrequency;
18451bb76ff1Sjsg 	gpu_metrics->average_socclk_frequency = metrics.Average.SocclkFrequency;
18461bb76ff1Sjsg 	gpu_metrics->average_uclk_frequency = metrics.Average.MemclkFrequency;
18471bb76ff1Sjsg 	gpu_metrics->average_fclk_frequency = metrics.Average.MemclkFrequency;
18481bb76ff1Sjsg 	gpu_metrics->average_vclk_frequency = metrics.Average.VclkFrequency;
18491bb76ff1Sjsg 	gpu_metrics->average_dclk_frequency = metrics.Average.DclkFrequency;
18501bb76ff1Sjsg 
18511bb76ff1Sjsg 	gpu_metrics->current_gfxclk = metrics.Current.GfxclkFrequency;
18521bb76ff1Sjsg 	gpu_metrics->current_socclk = metrics.Current.SocclkFrequency;
18531bb76ff1Sjsg 	gpu_metrics->current_uclk = metrics.Current.MemclkFrequency;
18541bb76ff1Sjsg 	gpu_metrics->current_fclk = metrics.Current.MemclkFrequency;
18551bb76ff1Sjsg 	gpu_metrics->current_vclk = metrics.Current.VclkFrequency;
18561bb76ff1Sjsg 	gpu_metrics->current_dclk = metrics.Current.DclkFrequency;
18571bb76ff1Sjsg 
18581bb76ff1Sjsg 	memcpy(&gpu_metrics->current_coreclk[0],
18591bb76ff1Sjsg 		&metrics.Current.CoreFrequency[0],
18601bb76ff1Sjsg 		sizeof(uint16_t) * 4);
18611bb76ff1Sjsg 	gpu_metrics->current_l3clk[0] = metrics.Current.L3Frequency[0];
18621bb76ff1Sjsg 
18631bb76ff1Sjsg 	gpu_metrics->throttle_status = metrics.Current.ThrottlerStatus;
18641bb76ff1Sjsg 	gpu_metrics->indep_throttle_status =
18651bb76ff1Sjsg 			smu_cmn_get_indep_throttler_status(metrics.Current.ThrottlerStatus,
18661bb76ff1Sjsg 							   vangogh_throttler_map);
18671bb76ff1Sjsg 
18681bb76ff1Sjsg 	gpu_metrics->system_clock_counter = ktime_get_boottime_ns();
18691bb76ff1Sjsg 
18701bb76ff1Sjsg 	*table = (void *)gpu_metrics;
18711bb76ff1Sjsg 
18721bb76ff1Sjsg 	return sizeof(struct gpu_metrics_v2_3);
18731bb76ff1Sjsg }
18741bb76ff1Sjsg 
vangogh_get_gpu_metrics_v2_4(struct smu_context * smu,void ** table)1875*f005ef32Sjsg static ssize_t vangogh_get_gpu_metrics_v2_4(struct smu_context *smu,
1876*f005ef32Sjsg 					    void **table)
1877*f005ef32Sjsg {
1878*f005ef32Sjsg 	SmuMetrics_t metrics;
1879*f005ef32Sjsg 	struct smu_table_context *smu_table = &smu->smu_table;
1880*f005ef32Sjsg 	struct gpu_metrics_v2_4 *gpu_metrics =
1881*f005ef32Sjsg 				(struct gpu_metrics_v2_4 *)smu_table->gpu_metrics_table;
1882*f005ef32Sjsg 	int ret = 0;
1883*f005ef32Sjsg 
1884*f005ef32Sjsg 	ret = smu_cmn_get_metrics_table(smu, &metrics, true);
1885*f005ef32Sjsg 	if (ret)
1886*f005ef32Sjsg 		return ret;
1887*f005ef32Sjsg 
1888*f005ef32Sjsg 	smu_cmn_init_soft_gpu_metrics(gpu_metrics, 2, 4);
1889*f005ef32Sjsg 
1890*f005ef32Sjsg 	gpu_metrics->temperature_gfx = metrics.Current.GfxTemperature;
1891*f005ef32Sjsg 	gpu_metrics->temperature_soc = metrics.Current.SocTemperature;
1892*f005ef32Sjsg 	memcpy(&gpu_metrics->temperature_core[0],
1893*f005ef32Sjsg 	       &metrics.Current.CoreTemperature[0],
1894*f005ef32Sjsg 	       sizeof(uint16_t) * 4);
1895*f005ef32Sjsg 	gpu_metrics->temperature_l3[0] = metrics.Current.L3Temperature[0];
1896*f005ef32Sjsg 
1897*f005ef32Sjsg 	gpu_metrics->average_temperature_gfx = metrics.Average.GfxTemperature;
1898*f005ef32Sjsg 	gpu_metrics->average_temperature_soc = metrics.Average.SocTemperature;
1899*f005ef32Sjsg 	memcpy(&gpu_metrics->average_temperature_core[0],
1900*f005ef32Sjsg 	       &metrics.Average.CoreTemperature[0],
1901*f005ef32Sjsg 	       sizeof(uint16_t) * 4);
1902*f005ef32Sjsg 	gpu_metrics->average_temperature_l3[0] = metrics.Average.L3Temperature[0];
1903*f005ef32Sjsg 
1904*f005ef32Sjsg 	gpu_metrics->average_gfx_activity = metrics.Current.GfxActivity;
1905*f005ef32Sjsg 	gpu_metrics->average_mm_activity = metrics.Current.UvdActivity;
1906*f005ef32Sjsg 
1907*f005ef32Sjsg 	gpu_metrics->average_socket_power = metrics.Current.CurrentSocketPower;
1908*f005ef32Sjsg 	gpu_metrics->average_cpu_power = metrics.Current.Power[0];
1909*f005ef32Sjsg 	gpu_metrics->average_soc_power = metrics.Current.Power[1];
1910*f005ef32Sjsg 	gpu_metrics->average_gfx_power = metrics.Current.Power[2];
1911*f005ef32Sjsg 
1912*f005ef32Sjsg 	gpu_metrics->average_cpu_voltage = metrics.Current.Voltage[0];
1913*f005ef32Sjsg 	gpu_metrics->average_soc_voltage = metrics.Current.Voltage[1];
1914*f005ef32Sjsg 	gpu_metrics->average_gfx_voltage = metrics.Current.Voltage[2];
1915*f005ef32Sjsg 
1916*f005ef32Sjsg 	gpu_metrics->average_cpu_current = metrics.Current.Current[0];
1917*f005ef32Sjsg 	gpu_metrics->average_soc_current = metrics.Current.Current[1];
1918*f005ef32Sjsg 	gpu_metrics->average_gfx_current = metrics.Current.Current[2];
1919*f005ef32Sjsg 
1920*f005ef32Sjsg 	memcpy(&gpu_metrics->average_core_power[0],
1921*f005ef32Sjsg 	       &metrics.Average.CorePower[0],
1922*f005ef32Sjsg 	       sizeof(uint16_t) * 4);
1923*f005ef32Sjsg 
1924*f005ef32Sjsg 	gpu_metrics->average_gfxclk_frequency = metrics.Average.GfxclkFrequency;
1925*f005ef32Sjsg 	gpu_metrics->average_socclk_frequency = metrics.Average.SocclkFrequency;
1926*f005ef32Sjsg 	gpu_metrics->average_uclk_frequency = metrics.Average.MemclkFrequency;
1927*f005ef32Sjsg 	gpu_metrics->average_fclk_frequency = metrics.Average.MemclkFrequency;
1928*f005ef32Sjsg 	gpu_metrics->average_vclk_frequency = metrics.Average.VclkFrequency;
1929*f005ef32Sjsg 	gpu_metrics->average_dclk_frequency = metrics.Average.DclkFrequency;
1930*f005ef32Sjsg 
1931*f005ef32Sjsg 	gpu_metrics->current_gfxclk = metrics.Current.GfxclkFrequency;
1932*f005ef32Sjsg 	gpu_metrics->current_socclk = metrics.Current.SocclkFrequency;
1933*f005ef32Sjsg 	gpu_metrics->current_uclk = metrics.Current.MemclkFrequency;
1934*f005ef32Sjsg 	gpu_metrics->current_fclk = metrics.Current.MemclkFrequency;
1935*f005ef32Sjsg 	gpu_metrics->current_vclk = metrics.Current.VclkFrequency;
1936*f005ef32Sjsg 	gpu_metrics->current_dclk = metrics.Current.DclkFrequency;
1937*f005ef32Sjsg 
1938*f005ef32Sjsg 	memcpy(&gpu_metrics->current_coreclk[0],
1939*f005ef32Sjsg 	       &metrics.Current.CoreFrequency[0],
1940*f005ef32Sjsg 	       sizeof(uint16_t) * 4);
1941*f005ef32Sjsg 	gpu_metrics->current_l3clk[0] = metrics.Current.L3Frequency[0];
1942*f005ef32Sjsg 
1943*f005ef32Sjsg 	gpu_metrics->throttle_status = metrics.Current.ThrottlerStatus;
1944*f005ef32Sjsg 	gpu_metrics->indep_throttle_status =
1945*f005ef32Sjsg 			smu_cmn_get_indep_throttler_status(metrics.Current.ThrottlerStatus,
1946*f005ef32Sjsg 							   vangogh_throttler_map);
1947*f005ef32Sjsg 
1948*f005ef32Sjsg 	gpu_metrics->system_clock_counter = ktime_get_boottime_ns();
1949*f005ef32Sjsg 
1950*f005ef32Sjsg 	*table = (void *)gpu_metrics;
1951*f005ef32Sjsg 
1952*f005ef32Sjsg 	return sizeof(struct gpu_metrics_v2_4);
1953*f005ef32Sjsg }
1954*f005ef32Sjsg 
vangogh_get_gpu_metrics(struct smu_context * smu,void ** table)19555ca02815Sjsg static ssize_t vangogh_get_gpu_metrics(struct smu_context *smu,
19565ca02815Sjsg 				      void **table)
19575ca02815Sjsg {
19585ca02815Sjsg 	struct smu_table_context *smu_table = &smu->smu_table;
19595ca02815Sjsg 	struct gpu_metrics_v2_2 *gpu_metrics =
19605ca02815Sjsg 		(struct gpu_metrics_v2_2 *)smu_table->gpu_metrics_table;
19615ca02815Sjsg 	SmuMetrics_t metrics;
19625ca02815Sjsg 	int ret = 0;
19635ca02815Sjsg 
19645ca02815Sjsg 	ret = smu_cmn_get_metrics_table(smu, &metrics, true);
19655ca02815Sjsg 	if (ret)
19665ca02815Sjsg 		return ret;
19675ca02815Sjsg 
19685ca02815Sjsg 	smu_cmn_init_soft_gpu_metrics(gpu_metrics, 2, 2);
19695ca02815Sjsg 
19705ca02815Sjsg 	gpu_metrics->temperature_gfx = metrics.Current.GfxTemperature;
19715ca02815Sjsg 	gpu_metrics->temperature_soc = metrics.Current.SocTemperature;
19725ca02815Sjsg 	memcpy(&gpu_metrics->temperature_core[0],
19735ca02815Sjsg 		&metrics.Current.CoreTemperature[0],
19745ca02815Sjsg 		sizeof(uint16_t) * 4);
19755ca02815Sjsg 	gpu_metrics->temperature_l3[0] = metrics.Current.L3Temperature[0];
19765ca02815Sjsg 
19775ca02815Sjsg 	gpu_metrics->average_gfx_activity = metrics.Current.GfxActivity;
19785ca02815Sjsg 	gpu_metrics->average_mm_activity = metrics.Current.UvdActivity;
19795ca02815Sjsg 
19805ca02815Sjsg 	gpu_metrics->average_socket_power = metrics.Current.CurrentSocketPower;
19815ca02815Sjsg 	gpu_metrics->average_cpu_power = metrics.Current.Power[0];
19825ca02815Sjsg 	gpu_metrics->average_soc_power = metrics.Current.Power[1];
19835ca02815Sjsg 	gpu_metrics->average_gfx_power = metrics.Current.Power[2];
19845ca02815Sjsg 	memcpy(&gpu_metrics->average_core_power[0],
19855ca02815Sjsg 		&metrics.Average.CorePower[0],
19865ca02815Sjsg 		sizeof(uint16_t) * 4);
19875ca02815Sjsg 
19885ca02815Sjsg 	gpu_metrics->average_gfxclk_frequency = metrics.Average.GfxclkFrequency;
19895ca02815Sjsg 	gpu_metrics->average_socclk_frequency = metrics.Average.SocclkFrequency;
19905ca02815Sjsg 	gpu_metrics->average_uclk_frequency = metrics.Average.MemclkFrequency;
19915ca02815Sjsg 	gpu_metrics->average_fclk_frequency = metrics.Average.MemclkFrequency;
19925ca02815Sjsg 	gpu_metrics->average_vclk_frequency = metrics.Average.VclkFrequency;
19935ca02815Sjsg 	gpu_metrics->average_dclk_frequency = metrics.Average.DclkFrequency;
19945ca02815Sjsg 
19955ca02815Sjsg 	gpu_metrics->current_gfxclk = metrics.Current.GfxclkFrequency;
19965ca02815Sjsg 	gpu_metrics->current_socclk = metrics.Current.SocclkFrequency;
19975ca02815Sjsg 	gpu_metrics->current_uclk = metrics.Current.MemclkFrequency;
19985ca02815Sjsg 	gpu_metrics->current_fclk = metrics.Current.MemclkFrequency;
19995ca02815Sjsg 	gpu_metrics->current_vclk = metrics.Current.VclkFrequency;
20005ca02815Sjsg 	gpu_metrics->current_dclk = metrics.Current.DclkFrequency;
20015ca02815Sjsg 
20025ca02815Sjsg 	memcpy(&gpu_metrics->current_coreclk[0],
20035ca02815Sjsg 		&metrics.Current.CoreFrequency[0],
20045ca02815Sjsg 		sizeof(uint16_t) * 4);
20055ca02815Sjsg 	gpu_metrics->current_l3clk[0] = metrics.Current.L3Frequency[0];
20065ca02815Sjsg 
20075ca02815Sjsg 	gpu_metrics->throttle_status = metrics.Current.ThrottlerStatus;
20085ca02815Sjsg 	gpu_metrics->indep_throttle_status =
20095ca02815Sjsg 			smu_cmn_get_indep_throttler_status(metrics.Current.ThrottlerStatus,
20105ca02815Sjsg 							   vangogh_throttler_map);
20115ca02815Sjsg 
20125ca02815Sjsg 	gpu_metrics->system_clock_counter = ktime_get_boottime_ns();
20135ca02815Sjsg 
20145ca02815Sjsg 	*table = (void *)gpu_metrics;
20155ca02815Sjsg 
20165ca02815Sjsg 	return sizeof(struct gpu_metrics_v2_2);
20175ca02815Sjsg }
20185ca02815Sjsg 
vangogh_common_get_gpu_metrics(struct smu_context * smu,void ** table)20195ca02815Sjsg static ssize_t vangogh_common_get_gpu_metrics(struct smu_context *smu,
20205ca02815Sjsg 				      void **table)
20215ca02815Sjsg {
20225ca02815Sjsg 	uint32_t if_version;
20231bb76ff1Sjsg 	uint32_t smu_version;
2024*f005ef32Sjsg 	uint32_t smu_program;
2025*f005ef32Sjsg 	uint32_t fw_version;
20265ca02815Sjsg 	int ret = 0;
20275ca02815Sjsg 
20281bb76ff1Sjsg 	ret = smu_cmn_get_smc_version(smu, &if_version, &smu_version);
2029*f005ef32Sjsg 	if (ret)
20305ca02815Sjsg 		return ret;
20315ca02815Sjsg 
2032*f005ef32Sjsg 	smu_program = (smu_version >> 24) & 0xff;
2033*f005ef32Sjsg 	fw_version = smu_version & 0xffffff;
2034*f005ef32Sjsg 	if (smu_program == 6) {
2035*f005ef32Sjsg 		if (fw_version >= 0x3F0800)
2036*f005ef32Sjsg 			ret = vangogh_get_gpu_metrics_v2_4(smu, table);
2037*f005ef32Sjsg 		else
2038*f005ef32Sjsg 			ret = vangogh_get_gpu_metrics_v2_3(smu, table);
2039*f005ef32Sjsg 
2040*f005ef32Sjsg 	} else {
20411bb76ff1Sjsg 		if (smu_version >= 0x043F3E00) {
20421bb76ff1Sjsg 			if (if_version < 0x3)
20431bb76ff1Sjsg 				ret = vangogh_get_legacy_gpu_metrics_v2_3(smu, table);
20441bb76ff1Sjsg 			else
20451bb76ff1Sjsg 				ret = vangogh_get_gpu_metrics_v2_3(smu, table);
20461bb76ff1Sjsg 		} else {
20475ca02815Sjsg 			if (if_version < 0x3)
20485ca02815Sjsg 				ret = vangogh_get_legacy_gpu_metrics(smu, table);
20495ca02815Sjsg 			else
20505ca02815Sjsg 				ret = vangogh_get_gpu_metrics(smu, table);
20511bb76ff1Sjsg 		}
2052*f005ef32Sjsg 	}
20535ca02815Sjsg 
20545ca02815Sjsg 	return ret;
20555ca02815Sjsg }
20565ca02815Sjsg 
vangogh_od_edit_dpm_table(struct smu_context * smu,enum PP_OD_DPM_TABLE_COMMAND type,long input[],uint32_t size)20575ca02815Sjsg static int vangogh_od_edit_dpm_table(struct smu_context *smu, enum PP_OD_DPM_TABLE_COMMAND type,
20585ca02815Sjsg 					long input[], uint32_t size)
20595ca02815Sjsg {
20605ca02815Sjsg 	int ret = 0;
20615ca02815Sjsg 	struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
20625ca02815Sjsg 
20635ca02815Sjsg 	if (!(smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL)) {
20645ca02815Sjsg 		dev_warn(smu->adev->dev,
20655ca02815Sjsg 			"pp_od_clk_voltage is not accessible if power_dpm_force_performance_level is not in manual mode!\n");
20665ca02815Sjsg 		return -EINVAL;
20675ca02815Sjsg 	}
20685ca02815Sjsg 
20695ca02815Sjsg 	switch (type) {
20705ca02815Sjsg 	case PP_OD_EDIT_CCLK_VDDC_TABLE:
20715ca02815Sjsg 		if (size != 3) {
20725ca02815Sjsg 			dev_err(smu->adev->dev, "Input parameter number not correct (should be 4 for processor)\n");
20735ca02815Sjsg 			return -EINVAL;
20745ca02815Sjsg 		}
20755ca02815Sjsg 		if (input[0] >= smu->cpu_core_num) {
20765ca02815Sjsg 			dev_err(smu->adev->dev, "core index is overflow, should be less than %d\n",
20775ca02815Sjsg 				smu->cpu_core_num);
20785ca02815Sjsg 		}
20795ca02815Sjsg 		smu->cpu_core_id_select = input[0];
20805ca02815Sjsg 		if (input[1] == 0) {
20815ca02815Sjsg 			if (input[2] < smu->cpu_default_soft_min_freq) {
20825ca02815Sjsg 				dev_warn(smu->adev->dev, "Fine grain setting minimum cclk (%ld) MHz is less than the minimum allowed (%d) MHz\n",
20835ca02815Sjsg 					input[2], smu->cpu_default_soft_min_freq);
20845ca02815Sjsg 				return -EINVAL;
20855ca02815Sjsg 			}
20865ca02815Sjsg 			smu->cpu_actual_soft_min_freq = input[2];
20875ca02815Sjsg 		} else if (input[1] == 1) {
20885ca02815Sjsg 			if (input[2] > smu->cpu_default_soft_max_freq) {
20895ca02815Sjsg 				dev_warn(smu->adev->dev, "Fine grain setting maximum cclk (%ld) MHz is greater than the maximum allowed (%d) MHz\n",
20905ca02815Sjsg 					input[2], smu->cpu_default_soft_max_freq);
20915ca02815Sjsg 				return -EINVAL;
20925ca02815Sjsg 			}
20935ca02815Sjsg 			smu->cpu_actual_soft_max_freq = input[2];
20945ca02815Sjsg 		} else {
20955ca02815Sjsg 			return -EINVAL;
20965ca02815Sjsg 		}
20975ca02815Sjsg 		break;
20985ca02815Sjsg 	case PP_OD_EDIT_SCLK_VDDC_TABLE:
20995ca02815Sjsg 		if (size != 2) {
21005ca02815Sjsg 			dev_err(smu->adev->dev, "Input parameter number not correct\n");
21015ca02815Sjsg 			return -EINVAL;
21025ca02815Sjsg 		}
21035ca02815Sjsg 
21045ca02815Sjsg 		if (input[0] == 0) {
21055ca02815Sjsg 			if (input[1] < smu->gfx_default_hard_min_freq) {
21065ca02815Sjsg 				dev_warn(smu->adev->dev,
21075ca02815Sjsg 					"Fine grain setting minimum sclk (%ld) MHz is less than the minimum allowed (%d) MHz\n",
21085ca02815Sjsg 					input[1], smu->gfx_default_hard_min_freq);
21095ca02815Sjsg 				return -EINVAL;
21105ca02815Sjsg 			}
21115ca02815Sjsg 			smu->gfx_actual_hard_min_freq = input[1];
21125ca02815Sjsg 		} else if (input[0] == 1) {
21135ca02815Sjsg 			if (input[1] > smu->gfx_default_soft_max_freq) {
21145ca02815Sjsg 				dev_warn(smu->adev->dev,
21155ca02815Sjsg 					"Fine grain setting maximum sclk (%ld) MHz is greater than the maximum allowed (%d) MHz\n",
21165ca02815Sjsg 					input[1], smu->gfx_default_soft_max_freq);
21175ca02815Sjsg 				return -EINVAL;
21185ca02815Sjsg 			}
21195ca02815Sjsg 			smu->gfx_actual_soft_max_freq = input[1];
21205ca02815Sjsg 		} else {
21215ca02815Sjsg 			return -EINVAL;
21225ca02815Sjsg 		}
21235ca02815Sjsg 		break;
21245ca02815Sjsg 	case PP_OD_RESTORE_DEFAULT_TABLE:
21255ca02815Sjsg 		if (size != 0) {
21265ca02815Sjsg 			dev_err(smu->adev->dev, "Input parameter number not correct\n");
21275ca02815Sjsg 			return -EINVAL;
21285ca02815Sjsg 		} else {
21295ca02815Sjsg 			smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
21305ca02815Sjsg 			smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
21315ca02815Sjsg 			smu->cpu_actual_soft_min_freq = smu->cpu_default_soft_min_freq;
21325ca02815Sjsg 			smu->cpu_actual_soft_max_freq = smu->cpu_default_soft_max_freq;
21335ca02815Sjsg 		}
21345ca02815Sjsg 		break;
21355ca02815Sjsg 	case PP_OD_COMMIT_DPM_TABLE:
21365ca02815Sjsg 		if (size != 0) {
21375ca02815Sjsg 			dev_err(smu->adev->dev, "Input parameter number not correct\n");
21385ca02815Sjsg 			return -EINVAL;
21395ca02815Sjsg 		} else {
21405ca02815Sjsg 			if (smu->gfx_actual_hard_min_freq > smu->gfx_actual_soft_max_freq) {
21415ca02815Sjsg 				dev_err(smu->adev->dev,
21425ca02815Sjsg 					"The setting minimum sclk (%d) MHz is greater than the setting maximum sclk (%d) MHz\n",
21435ca02815Sjsg 					smu->gfx_actual_hard_min_freq,
21445ca02815Sjsg 					smu->gfx_actual_soft_max_freq);
21455ca02815Sjsg 				return -EINVAL;
21465ca02815Sjsg 			}
21475ca02815Sjsg 
21485ca02815Sjsg 			ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinGfxClk,
21495ca02815Sjsg 									smu->gfx_actual_hard_min_freq, NULL);
21505ca02815Sjsg 			if (ret) {
21515ca02815Sjsg 				dev_err(smu->adev->dev, "Set hard min sclk failed!");
21525ca02815Sjsg 				return ret;
21535ca02815Sjsg 			}
21545ca02815Sjsg 
21555ca02815Sjsg 			ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxGfxClk,
21565ca02815Sjsg 									smu->gfx_actual_soft_max_freq, NULL);
21575ca02815Sjsg 			if (ret) {
21585ca02815Sjsg 				dev_err(smu->adev->dev, "Set soft max sclk failed!");
21595ca02815Sjsg 				return ret;
21605ca02815Sjsg 			}
21615ca02815Sjsg 
21625ca02815Sjsg 			if (smu->adev->pm.fw_version < 0x43f1b00) {
21635ca02815Sjsg 				dev_warn(smu->adev->dev, "CPUSoftMax/CPUSoftMin are not supported, please update SBIOS!\n");
21645ca02815Sjsg 				break;
21655ca02815Sjsg 			}
21665ca02815Sjsg 
21675ca02815Sjsg 			ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMinCclk,
21685ca02815Sjsg 							      ((smu->cpu_core_id_select << 20)
21695ca02815Sjsg 							       | smu->cpu_actual_soft_min_freq),
21705ca02815Sjsg 							      NULL);
21715ca02815Sjsg 			if (ret) {
21725ca02815Sjsg 				dev_err(smu->adev->dev, "Set hard min cclk failed!");
21735ca02815Sjsg 				return ret;
21745ca02815Sjsg 			}
21755ca02815Sjsg 
21765ca02815Sjsg 			ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxCclk,
21775ca02815Sjsg 							      ((smu->cpu_core_id_select << 20)
21785ca02815Sjsg 							       | smu->cpu_actual_soft_max_freq),
21795ca02815Sjsg 							      NULL);
21805ca02815Sjsg 			if (ret) {
21815ca02815Sjsg 				dev_err(smu->adev->dev, "Set soft max cclk failed!");
21825ca02815Sjsg 				return ret;
21835ca02815Sjsg 			}
21845ca02815Sjsg 		}
21855ca02815Sjsg 		break;
21865ca02815Sjsg 	default:
21875ca02815Sjsg 		return -ENOSYS;
21885ca02815Sjsg 	}
21895ca02815Sjsg 
21905ca02815Sjsg 	return ret;
21915ca02815Sjsg }
21925ca02815Sjsg 
vangogh_set_default_dpm_tables(struct smu_context * smu)21935ca02815Sjsg static int vangogh_set_default_dpm_tables(struct smu_context *smu)
21945ca02815Sjsg {
21955ca02815Sjsg 	struct smu_table_context *smu_table = &smu->smu_table;
21965ca02815Sjsg 
21975ca02815Sjsg 	return smu_cmn_update_table(smu, SMU_TABLE_DPMCLOCKS, 0, smu_table->clocks_table, false);
21985ca02815Sjsg }
21995ca02815Sjsg 
vangogh_set_fine_grain_gfx_freq_parameters(struct smu_context * smu)22005ca02815Sjsg static int vangogh_set_fine_grain_gfx_freq_parameters(struct smu_context *smu)
22015ca02815Sjsg {
22025ca02815Sjsg 	DpmClocks_t *clk_table = smu->smu_table.clocks_table;
22035ca02815Sjsg 
22045ca02815Sjsg 	smu->gfx_default_hard_min_freq = clk_table->MinGfxClk;
22055ca02815Sjsg 	smu->gfx_default_soft_max_freq = clk_table->MaxGfxClk;
22065ca02815Sjsg 	smu->gfx_actual_hard_min_freq = 0;
22075ca02815Sjsg 	smu->gfx_actual_soft_max_freq = 0;
22085ca02815Sjsg 
22095ca02815Sjsg 	smu->cpu_default_soft_min_freq = 1400;
22105ca02815Sjsg 	smu->cpu_default_soft_max_freq = 3500;
22115ca02815Sjsg 	smu->cpu_actual_soft_min_freq = 0;
22125ca02815Sjsg 	smu->cpu_actual_soft_max_freq = 0;
22135ca02815Sjsg 
22145ca02815Sjsg 	return 0;
22155ca02815Sjsg }
22165ca02815Sjsg 
vangogh_get_dpm_clock_table(struct smu_context * smu,struct dpm_clocks * clock_table)22175ca02815Sjsg static int vangogh_get_dpm_clock_table(struct smu_context *smu, struct dpm_clocks *clock_table)
22185ca02815Sjsg {
22195ca02815Sjsg 	DpmClocks_t *table = smu->smu_table.clocks_table;
22205ca02815Sjsg 	int i;
22215ca02815Sjsg 
22225ca02815Sjsg 	if (!clock_table || !table)
22235ca02815Sjsg 		return -EINVAL;
22245ca02815Sjsg 
22255ca02815Sjsg 	for (i = 0; i < NUM_SOCCLK_DPM_LEVELS; i++) {
22265ca02815Sjsg 		clock_table->SocClocks[i].Freq = table->SocClocks[i];
22275ca02815Sjsg 		clock_table->SocClocks[i].Vol = table->SocVoltage[i];
22285ca02815Sjsg 	}
22295ca02815Sjsg 
22305ca02815Sjsg 	for (i = 0; i < NUM_FCLK_DPM_LEVELS; i++) {
22315ca02815Sjsg 		clock_table->FClocks[i].Freq = table->DfPstateTable[i].fclk;
22325ca02815Sjsg 		clock_table->FClocks[i].Vol = table->DfPstateTable[i].voltage;
22335ca02815Sjsg 	}
22345ca02815Sjsg 
22355ca02815Sjsg 	for (i = 0; i < NUM_FCLK_DPM_LEVELS; i++) {
22365ca02815Sjsg 		clock_table->MemClocks[i].Freq = table->DfPstateTable[i].memclk;
22375ca02815Sjsg 		clock_table->MemClocks[i].Vol = table->DfPstateTable[i].voltage;
22385ca02815Sjsg 	}
22395ca02815Sjsg 
22405ca02815Sjsg 	return 0;
22415ca02815Sjsg }
22425ca02815Sjsg 
22435ca02815Sjsg 
vangogh_system_features_control(struct smu_context * smu,bool en)22445ca02815Sjsg static int vangogh_system_features_control(struct smu_context *smu, bool en)
22455ca02815Sjsg {
22465ca02815Sjsg 	struct amdgpu_device *adev = smu->adev;
22475ca02815Sjsg 	int ret = 0;
22485ca02815Sjsg 
22495ca02815Sjsg 	if (adev->pm.fw_version >= 0x43f1700 && !en)
22505ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_RlcPowerNotify,
22515ca02815Sjsg 						      RLC_STATUS_OFF, NULL);
22525ca02815Sjsg 
22535ca02815Sjsg 	return ret;
22545ca02815Sjsg }
22555ca02815Sjsg 
vangogh_post_smu_init(struct smu_context * smu)22565ca02815Sjsg static int vangogh_post_smu_init(struct smu_context *smu)
22575ca02815Sjsg {
22585ca02815Sjsg 	struct amdgpu_device *adev = smu->adev;
22595ca02815Sjsg 	uint32_t tmp;
22605ca02815Sjsg 	int ret = 0;
22615ca02815Sjsg 	uint8_t aon_bits = 0;
22625ca02815Sjsg 	/* Two CUs in one WGP */
22635ca02815Sjsg 	uint32_t req_active_wgps = adev->gfx.cu_info.number/2;
22645ca02815Sjsg 	uint32_t total_cu = adev->gfx.config.max_cu_per_sh *
22655ca02815Sjsg 		adev->gfx.config.max_sh_per_se * adev->gfx.config.max_shader_engines;
22665ca02815Sjsg 
22675ca02815Sjsg 	/* allow message will be sent after enable message on Vangogh*/
22681bb76ff1Sjsg 	if (smu_cmn_feature_is_enabled(smu, SMU_FEATURE_DPM_GFXCLK_BIT) &&
22695ca02815Sjsg 			(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
22705ca02815Sjsg 		ret = smu_cmn_send_smc_msg(smu, SMU_MSG_EnableGfxOff, NULL);
22715ca02815Sjsg 		if (ret) {
22725ca02815Sjsg 			dev_err(adev->dev, "Failed to Enable GfxOff!\n");
22735ca02815Sjsg 			return ret;
22745ca02815Sjsg 		}
22755ca02815Sjsg 	} else {
22765ca02815Sjsg 		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
22775ca02815Sjsg 		dev_info(adev->dev, "If GFX DPM or power gate disabled, disable GFXOFF\n");
22785ca02815Sjsg 	}
22795ca02815Sjsg 
22805ca02815Sjsg 	/* if all CUs are active, no need to power off any WGPs */
22815ca02815Sjsg 	if (total_cu == adev->gfx.cu_info.number)
22825ca02815Sjsg 		return 0;
22835ca02815Sjsg 
22845ca02815Sjsg 	/*
22855ca02815Sjsg 	 * Calculate the total bits number of always on WGPs for all SA/SEs in
22865ca02815Sjsg 	 * RLC_PG_ALWAYS_ON_WGP_MASK.
22875ca02815Sjsg 	 */
22885ca02815Sjsg 	tmp = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_ALWAYS_ON_WGP_MASK));
22895ca02815Sjsg 	tmp &= RLC_PG_ALWAYS_ON_WGP_MASK__AON_WGP_MASK_MASK;
22905ca02815Sjsg 
22915ca02815Sjsg 	aon_bits = hweight32(tmp) * adev->gfx.config.max_sh_per_se * adev->gfx.config.max_shader_engines;
22925ca02815Sjsg 
22935ca02815Sjsg 	/* Do not request any WGPs less than set in the AON_WGP_MASK */
22945ca02815Sjsg 	if (aon_bits > req_active_wgps) {
22955ca02815Sjsg 		dev_info(adev->dev, "Number of always on WGPs greater than active WGPs: WGP power save not requested.\n");
22965ca02815Sjsg 		return 0;
22975ca02815Sjsg 	} else {
22985ca02815Sjsg 		return smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_RequestActiveWgp, req_active_wgps, NULL);
22995ca02815Sjsg 	}
23005ca02815Sjsg }
23015ca02815Sjsg 
vangogh_mode_reset(struct smu_context * smu,int type)23025ca02815Sjsg static int vangogh_mode_reset(struct smu_context *smu, int type)
23035ca02815Sjsg {
23045ca02815Sjsg 	int ret = 0, index = 0;
23055ca02815Sjsg 
23065ca02815Sjsg 	index = smu_cmn_to_asic_specific_index(smu, CMN2ASIC_MAPPING_MSG,
23075ca02815Sjsg 					       SMU_MSG_GfxDeviceDriverReset);
23085ca02815Sjsg 	if (index < 0)
23095ca02815Sjsg 		return index == -EACCES ? 0 : index;
23105ca02815Sjsg 
23115ca02815Sjsg 	mutex_lock(&smu->message_lock);
23125ca02815Sjsg 
23135ca02815Sjsg 	ret = smu_cmn_send_msg_without_waiting(smu, (uint16_t)index, type);
23145ca02815Sjsg 
23155ca02815Sjsg 	mutex_unlock(&smu->message_lock);
23165ca02815Sjsg 
23175ca02815Sjsg 	mdelay(10);
23185ca02815Sjsg 
23195ca02815Sjsg 	return ret;
23205ca02815Sjsg }
23215ca02815Sjsg 
vangogh_mode2_reset(struct smu_context * smu)23225ca02815Sjsg static int vangogh_mode2_reset(struct smu_context *smu)
23235ca02815Sjsg {
23245ca02815Sjsg 	return vangogh_mode_reset(smu, SMU_RESET_MODE_2);
23255ca02815Sjsg }
23265ca02815Sjsg 
23271bb76ff1Sjsg /**
23281bb76ff1Sjsg  * vangogh_get_gfxoff_status - Get gfxoff status
23291bb76ff1Sjsg  *
23301bb76ff1Sjsg  * @smu: amdgpu_device pointer
23311bb76ff1Sjsg  *
23321bb76ff1Sjsg  * Get current gfxoff status
23331bb76ff1Sjsg  *
23341bb76ff1Sjsg  * Return:
23351bb76ff1Sjsg  * * 0	- GFXOFF (default if enabled).
23361bb76ff1Sjsg  * * 1	- Transition out of GFX State.
23371bb76ff1Sjsg  * * 2	- Not in GFXOFF.
23381bb76ff1Sjsg  * * 3	- Transition into GFXOFF.
23391bb76ff1Sjsg  */
vangogh_get_gfxoff_status(struct smu_context * smu)23401bb76ff1Sjsg static u32 vangogh_get_gfxoff_status(struct smu_context *smu)
23411bb76ff1Sjsg {
23421bb76ff1Sjsg 	struct amdgpu_device *adev = smu->adev;
23431bb76ff1Sjsg 	u32 reg, gfxoff_status;
23441bb76ff1Sjsg 
23451bb76ff1Sjsg 	reg = RREG32_SOC15(SMUIO, 0, mmSMUIO_GFX_MISC_CNTL);
23461bb76ff1Sjsg 	gfxoff_status = (reg & SMUIO_GFX_MISC_CNTL__PWR_GFXOFF_STATUS_MASK)
23471bb76ff1Sjsg 		>> SMUIO_GFX_MISC_CNTL__PWR_GFXOFF_STATUS__SHIFT;
23481bb76ff1Sjsg 
23491bb76ff1Sjsg 	return gfxoff_status;
23501bb76ff1Sjsg }
23511bb76ff1Sjsg 
vangogh_get_power_limit(struct smu_context * smu,uint32_t * current_power_limit,uint32_t * default_power_limit,uint32_t * max_power_limit)23525ca02815Sjsg static int vangogh_get_power_limit(struct smu_context *smu,
23535ca02815Sjsg 				   uint32_t *current_power_limit,
23545ca02815Sjsg 				   uint32_t *default_power_limit,
23555ca02815Sjsg 				   uint32_t *max_power_limit)
23565ca02815Sjsg {
23575ca02815Sjsg 	struct smu_11_5_power_context *power_context =
23585ca02815Sjsg 								smu->smu_power.power_context;
23595ca02815Sjsg 	uint32_t ppt_limit;
23605ca02815Sjsg 	int ret = 0;
23615ca02815Sjsg 
23625ca02815Sjsg 	if (smu->adev->pm.fw_version < 0x43f1e00)
23635ca02815Sjsg 		return ret;
23645ca02815Sjsg 
23655ca02815Sjsg 	ret = smu_cmn_send_smc_msg(smu, SMU_MSG_GetSlowPPTLimit, &ppt_limit);
23665ca02815Sjsg 	if (ret) {
23675ca02815Sjsg 		dev_err(smu->adev->dev, "Get slow PPT limit failed!\n");
23685ca02815Sjsg 		return ret;
23695ca02815Sjsg 	}
23705ca02815Sjsg 	/* convert from milliwatt to watt */
23715ca02815Sjsg 	if (current_power_limit)
23725ca02815Sjsg 		*current_power_limit = ppt_limit / 1000;
23735ca02815Sjsg 	if (default_power_limit)
23745ca02815Sjsg 		*default_power_limit = ppt_limit / 1000;
23755ca02815Sjsg 	if (max_power_limit)
23765ca02815Sjsg 		*max_power_limit = 29;
23775ca02815Sjsg 
23785ca02815Sjsg 	ret = smu_cmn_send_smc_msg(smu, SMU_MSG_GetFastPPTLimit, &ppt_limit);
23795ca02815Sjsg 	if (ret) {
23805ca02815Sjsg 		dev_err(smu->adev->dev, "Get fast PPT limit failed!\n");
23815ca02815Sjsg 		return ret;
23825ca02815Sjsg 	}
23835ca02815Sjsg 	/* convert from milliwatt to watt */
23845ca02815Sjsg 	power_context->current_fast_ppt_limit =
23855ca02815Sjsg 			power_context->default_fast_ppt_limit = ppt_limit / 1000;
23865ca02815Sjsg 	power_context->max_fast_ppt_limit = 30;
23875ca02815Sjsg 
23885ca02815Sjsg 	return ret;
23895ca02815Sjsg }
23905ca02815Sjsg 
vangogh_get_ppt_limit(struct smu_context * smu,uint32_t * ppt_limit,enum smu_ppt_limit_type type,enum smu_ppt_limit_level level)23915ca02815Sjsg static int vangogh_get_ppt_limit(struct smu_context *smu,
23925ca02815Sjsg 								uint32_t *ppt_limit,
23935ca02815Sjsg 								enum smu_ppt_limit_type type,
23945ca02815Sjsg 								enum smu_ppt_limit_level level)
23955ca02815Sjsg {
23965ca02815Sjsg 	struct smu_11_5_power_context *power_context =
23975ca02815Sjsg 							smu->smu_power.power_context;
23985ca02815Sjsg 
23995ca02815Sjsg 	if (!power_context)
24005ca02815Sjsg 		return -EOPNOTSUPP;
24015ca02815Sjsg 
24025ca02815Sjsg 	if (type == SMU_FAST_PPT_LIMIT) {
24035ca02815Sjsg 		switch (level) {
24045ca02815Sjsg 		case SMU_PPT_LIMIT_MAX:
24055ca02815Sjsg 			*ppt_limit = power_context->max_fast_ppt_limit;
24065ca02815Sjsg 			break;
24075ca02815Sjsg 		case SMU_PPT_LIMIT_CURRENT:
24085ca02815Sjsg 			*ppt_limit = power_context->current_fast_ppt_limit;
24095ca02815Sjsg 			break;
24105ca02815Sjsg 		case SMU_PPT_LIMIT_DEFAULT:
24115ca02815Sjsg 			*ppt_limit = power_context->default_fast_ppt_limit;
24125ca02815Sjsg 			break;
24135ca02815Sjsg 		default:
24145ca02815Sjsg 			break;
24155ca02815Sjsg 		}
24165ca02815Sjsg 	}
24175ca02815Sjsg 
24185ca02815Sjsg 	return 0;
24195ca02815Sjsg }
24205ca02815Sjsg 
vangogh_set_power_limit(struct smu_context * smu,enum smu_ppt_limit_type limit_type,uint32_t ppt_limit)24211bb76ff1Sjsg static int vangogh_set_power_limit(struct smu_context *smu,
24221bb76ff1Sjsg 				   enum smu_ppt_limit_type limit_type,
24231bb76ff1Sjsg 				   uint32_t ppt_limit)
24245ca02815Sjsg {
24255ca02815Sjsg 	struct smu_11_5_power_context *power_context =
24265ca02815Sjsg 			smu->smu_power.power_context;
24275ca02815Sjsg 	int ret = 0;
24285ca02815Sjsg 
24295ca02815Sjsg 	if (!smu_cmn_feature_is_enabled(smu, SMU_FEATURE_PPT_BIT)) {
24305ca02815Sjsg 		dev_err(smu->adev->dev, "Setting new power limit is not supported!\n");
24315ca02815Sjsg 		return -EOPNOTSUPP;
24325ca02815Sjsg 	}
24335ca02815Sjsg 
24345ca02815Sjsg 	switch (limit_type) {
24355ca02815Sjsg 	case SMU_DEFAULT_PPT_LIMIT:
24365ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
24375ca02815Sjsg 				SMU_MSG_SetSlowPPTLimit,
24385ca02815Sjsg 				ppt_limit * 1000, /* convert from watt to milliwatt */
24395ca02815Sjsg 				NULL);
24405ca02815Sjsg 		if (ret)
24415ca02815Sjsg 			return ret;
24425ca02815Sjsg 
24435ca02815Sjsg 		smu->current_power_limit = ppt_limit;
24445ca02815Sjsg 		break;
24455ca02815Sjsg 	case SMU_FAST_PPT_LIMIT:
24465ca02815Sjsg 		ppt_limit &= ~(SMU_FAST_PPT_LIMIT << 24);
24475ca02815Sjsg 		if (ppt_limit > power_context->max_fast_ppt_limit) {
24485ca02815Sjsg 			dev_err(smu->adev->dev,
24495ca02815Sjsg 				"New power limit (%d) is over the max allowed %d\n",
24505ca02815Sjsg 				ppt_limit, power_context->max_fast_ppt_limit);
24515ca02815Sjsg 			return ret;
24525ca02815Sjsg 		}
24535ca02815Sjsg 
24545ca02815Sjsg 		ret = smu_cmn_send_smc_msg_with_param(smu,
24555ca02815Sjsg 				SMU_MSG_SetFastPPTLimit,
24565ca02815Sjsg 				ppt_limit * 1000, /* convert from watt to milliwatt */
24575ca02815Sjsg 				NULL);
24585ca02815Sjsg 		if (ret)
24595ca02815Sjsg 			return ret;
24605ca02815Sjsg 
24615ca02815Sjsg 		power_context->current_fast_ppt_limit = ppt_limit;
24625ca02815Sjsg 		break;
24635ca02815Sjsg 	default:
24645ca02815Sjsg 		return -EINVAL;
24655ca02815Sjsg 	}
24665ca02815Sjsg 
24675ca02815Sjsg 	return ret;
24685ca02815Sjsg }
24695ca02815Sjsg 
24701bb76ff1Sjsg /**
24711bb76ff1Sjsg  * vangogh_set_gfxoff_residency
24721bb76ff1Sjsg  *
24731bb76ff1Sjsg  * @smu: amdgpu_device pointer
24741bb76ff1Sjsg  * @start: start/stop residency log
24751bb76ff1Sjsg  *
24761bb76ff1Sjsg  * This function will be used to log gfxoff residency
24771bb76ff1Sjsg  *
24781bb76ff1Sjsg  *
24791bb76ff1Sjsg  * Returns standard response codes.
24801bb76ff1Sjsg  */
vangogh_set_gfxoff_residency(struct smu_context * smu,bool start)24811bb76ff1Sjsg static u32 vangogh_set_gfxoff_residency(struct smu_context *smu, bool start)
24821bb76ff1Sjsg {
24831bb76ff1Sjsg 	int ret = 0;
24841bb76ff1Sjsg 	u32 residency;
24851bb76ff1Sjsg 	struct amdgpu_device *adev = smu->adev;
24861bb76ff1Sjsg 
24871bb76ff1Sjsg 	if (!(adev->pm.pp_feature & PP_GFXOFF_MASK))
24881bb76ff1Sjsg 		return 0;
24891bb76ff1Sjsg 
24901bb76ff1Sjsg 	ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_LogGfxOffResidency,
24911bb76ff1Sjsg 					      start, &residency);
24921bb76ff1Sjsg 
24931bb76ff1Sjsg 	if (!start)
24941bb76ff1Sjsg 		adev->gfx.gfx_off_residency = residency;
24951bb76ff1Sjsg 
24961bb76ff1Sjsg 	return ret;
24971bb76ff1Sjsg }
24981bb76ff1Sjsg 
24991bb76ff1Sjsg /**
25001bb76ff1Sjsg  * vangogh_get_gfxoff_residency
25011bb76ff1Sjsg  *
25021bb76ff1Sjsg  * @smu: amdgpu_device pointer
2503*f005ef32Sjsg  * @residency: placeholder for return value
25041bb76ff1Sjsg  *
25051bb76ff1Sjsg  * This function will be used to get gfxoff residency.
25061bb76ff1Sjsg  *
25071bb76ff1Sjsg  * Returns standard response codes.
25081bb76ff1Sjsg  */
vangogh_get_gfxoff_residency(struct smu_context * smu,uint32_t * residency)25091bb76ff1Sjsg static u32 vangogh_get_gfxoff_residency(struct smu_context *smu, uint32_t *residency)
25101bb76ff1Sjsg {
25111bb76ff1Sjsg 	struct amdgpu_device *adev = smu->adev;
25121bb76ff1Sjsg 
25131bb76ff1Sjsg 	*residency = adev->gfx.gfx_off_residency;
25141bb76ff1Sjsg 
25151bb76ff1Sjsg 	return 0;
25161bb76ff1Sjsg }
25171bb76ff1Sjsg 
25181bb76ff1Sjsg /**
25191bb76ff1Sjsg  * vangogh_get_gfxoff_entrycount - get gfxoff entry count
25201bb76ff1Sjsg  *
25211bb76ff1Sjsg  * @smu: amdgpu_device pointer
2522*f005ef32Sjsg  * @entrycount: placeholder for return value
25231bb76ff1Sjsg  *
25241bb76ff1Sjsg  * This function will be used to get gfxoff entry count
25251bb76ff1Sjsg  *
25261bb76ff1Sjsg  * Returns standard response codes.
25271bb76ff1Sjsg  */
vangogh_get_gfxoff_entrycount(struct smu_context * smu,uint64_t * entrycount)25281bb76ff1Sjsg static u32 vangogh_get_gfxoff_entrycount(struct smu_context *smu, uint64_t *entrycount)
25291bb76ff1Sjsg {
25301bb76ff1Sjsg 	int ret = 0, value = 0;
25311bb76ff1Sjsg 	struct amdgpu_device *adev = smu->adev;
25321bb76ff1Sjsg 
25331bb76ff1Sjsg 	if (!(adev->pm.pp_feature & PP_GFXOFF_MASK))
25341bb76ff1Sjsg 		return 0;
25351bb76ff1Sjsg 
25361bb76ff1Sjsg 	ret = smu_cmn_send_smc_msg(smu, SMU_MSG_GetGfxOffEntryCount, &value);
25371bb76ff1Sjsg 	*entrycount = value + adev->gfx.gfx_off_entrycount;
25381bb76ff1Sjsg 
25391bb76ff1Sjsg 	return ret;
25401bb76ff1Sjsg }
25411bb76ff1Sjsg 
25425ca02815Sjsg static const struct pptable_funcs vangogh_ppt_funcs = {
25435ca02815Sjsg 
25445ca02815Sjsg 	.check_fw_status = smu_v11_0_check_fw_status,
25455ca02815Sjsg 	.check_fw_version = smu_v11_0_check_fw_version,
25465ca02815Sjsg 	.init_smc_tables = vangogh_init_smc_tables,
25475ca02815Sjsg 	.fini_smc_tables = smu_v11_0_fini_smc_tables,
25485ca02815Sjsg 	.init_power = smu_v11_0_init_power,
25495ca02815Sjsg 	.fini_power = smu_v11_0_fini_power,
25505ca02815Sjsg 	.register_irq_handler = smu_v11_0_register_irq_handler,
25515ca02815Sjsg 	.notify_memory_pool_location = smu_v11_0_notify_memory_pool_location,
25525ca02815Sjsg 	.send_smc_msg_with_param = smu_cmn_send_smc_msg_with_param,
25535ca02815Sjsg 	.send_smc_msg = smu_cmn_send_smc_msg,
25545ca02815Sjsg 	.dpm_set_vcn_enable = vangogh_dpm_set_vcn_enable,
25555ca02815Sjsg 	.dpm_set_jpeg_enable = vangogh_dpm_set_jpeg_enable,
25565ca02815Sjsg 	.is_dpm_running = vangogh_is_dpm_running,
25575ca02815Sjsg 	.read_sensor = vangogh_read_sensor,
2558*f005ef32Sjsg 	.get_apu_thermal_limit = vangogh_get_apu_thermal_limit,
2559*f005ef32Sjsg 	.set_apu_thermal_limit = vangogh_set_apu_thermal_limit,
25601bb76ff1Sjsg 	.get_enabled_mask = smu_cmn_get_enabled_mask,
25615ca02815Sjsg 	.get_pp_feature_mask = smu_cmn_get_pp_feature_mask,
25625ca02815Sjsg 	.set_watermarks_table = vangogh_set_watermarks_table,
25635ca02815Sjsg 	.set_driver_table_location = smu_v11_0_set_driver_table_location,
25645ca02815Sjsg 	.interrupt_work = smu_v11_0_interrupt_work,
25655ca02815Sjsg 	.get_gpu_metrics = vangogh_common_get_gpu_metrics,
25665ca02815Sjsg 	.od_edit_dpm_table = vangogh_od_edit_dpm_table,
25675ca02815Sjsg 	.print_clk_levels = vangogh_common_print_clk_levels,
25685ca02815Sjsg 	.set_default_dpm_table = vangogh_set_default_dpm_tables,
25695ca02815Sjsg 	.set_fine_grain_gfx_freq_parameters = vangogh_set_fine_grain_gfx_freq_parameters,
25705ca02815Sjsg 	.system_features_control = vangogh_system_features_control,
25715ca02815Sjsg 	.feature_is_enabled = smu_cmn_feature_is_enabled,
25725ca02815Sjsg 	.set_power_profile_mode = vangogh_set_power_profile_mode,
25735ca02815Sjsg 	.get_power_profile_mode = vangogh_get_power_profile_mode,
25745ca02815Sjsg 	.get_dpm_clock_table = vangogh_get_dpm_clock_table,
25755ca02815Sjsg 	.force_clk_levels = vangogh_force_clk_levels,
25765ca02815Sjsg 	.set_performance_level = vangogh_set_performance_level,
25775ca02815Sjsg 	.post_init = vangogh_post_smu_init,
25785ca02815Sjsg 	.mode2_reset = vangogh_mode2_reset,
25795ca02815Sjsg 	.gfx_off_control = smu_v11_0_gfx_off_control,
25801bb76ff1Sjsg 	.get_gfx_off_status = vangogh_get_gfxoff_status,
25811bb76ff1Sjsg 	.get_gfx_off_entrycount = vangogh_get_gfxoff_entrycount,
25821bb76ff1Sjsg 	.get_gfx_off_residency = vangogh_get_gfxoff_residency,
25831bb76ff1Sjsg 	.set_gfx_off_residency = vangogh_set_gfxoff_residency,
25845ca02815Sjsg 	.get_ppt_limit = vangogh_get_ppt_limit,
25855ca02815Sjsg 	.get_power_limit = vangogh_get_power_limit,
25865ca02815Sjsg 	.set_power_limit = vangogh_set_power_limit,
25875ca02815Sjsg 	.get_vbios_bootup_values = smu_v11_0_get_vbios_bootup_values,
25885ca02815Sjsg };
25895ca02815Sjsg 
vangogh_set_ppt_funcs(struct smu_context * smu)25905ca02815Sjsg void vangogh_set_ppt_funcs(struct smu_context *smu)
25915ca02815Sjsg {
25925ca02815Sjsg 	smu->ppt_funcs = &vangogh_ppt_funcs;
25935ca02815Sjsg 	smu->message_map = vangogh_message_map;
25945ca02815Sjsg 	smu->feature_map = vangogh_feature_mask_map;
25955ca02815Sjsg 	smu->table_map = vangogh_table_map;
25965ca02815Sjsg 	smu->workload_map = vangogh_workload_map;
25975ca02815Sjsg 	smu->is_apu = true;
25981bb76ff1Sjsg 	smu_v11_0_set_smu_mailbox_registers(smu);
25995ca02815Sjsg }
2600