1c349dbc7Sjsg /* SPDX-License-Identifier: MIT */ 2c349dbc7Sjsg /* 3c349dbc7Sjsg * Copyright © 2019 Intel Corporation 4c349dbc7Sjsg */ 5c349dbc7Sjsg 6c349dbc7Sjsg #ifndef __INTEL_CDCLK_H__ 7c349dbc7Sjsg #define __INTEL_CDCLK_H__ 8c349dbc7Sjsg 9c349dbc7Sjsg #include <linux/types.h> 10c349dbc7Sjsg 11f005ef32Sjsg #include "intel_display_limits.h" 12c349dbc7Sjsg #include "intel_global_state.h" 13c349dbc7Sjsg 14c349dbc7Sjsg struct drm_i915_private; 15c349dbc7Sjsg struct intel_atomic_state; 16c349dbc7Sjsg struct intel_crtc_state; 17c349dbc7Sjsg 181bb76ff1Sjsg struct intel_cdclk_config { 191bb76ff1Sjsg unsigned int cdclk, vco, ref, bypass; 201bb76ff1Sjsg u8 voltage_level; 21c349dbc7Sjsg }; 22c349dbc7Sjsg 23c349dbc7Sjsg struct intel_cdclk_state { 24c349dbc7Sjsg struct intel_global_state base; 25c349dbc7Sjsg 26c349dbc7Sjsg /* 27c349dbc7Sjsg * Logical configuration of cdclk (used for all scaling, 28c349dbc7Sjsg * watermark, etc. calculations and checks). This is 29c349dbc7Sjsg * computed as if all enabled crtcs were active. 30c349dbc7Sjsg */ 31c349dbc7Sjsg struct intel_cdclk_config logical; 32c349dbc7Sjsg 33c349dbc7Sjsg /* 34c349dbc7Sjsg * Actual configuration of cdclk, can be different from the 35c349dbc7Sjsg * logical configuration only when all crtc's are DPMS off. 36c349dbc7Sjsg */ 37c349dbc7Sjsg struct intel_cdclk_config actual; 38c349dbc7Sjsg 391bb76ff1Sjsg /* minimum acceptable cdclk to satisfy bandwidth requirements */ 401bb76ff1Sjsg int bw_min_cdclk; 41c349dbc7Sjsg /* minimum acceptable cdclk for each pipe */ 42c349dbc7Sjsg int min_cdclk[I915_MAX_PIPES]; 43c349dbc7Sjsg /* minimum acceptable voltage level for each pipe */ 44c349dbc7Sjsg u8 min_voltage_level[I915_MAX_PIPES]; 45c349dbc7Sjsg 46c349dbc7Sjsg /* pipe to which cd2x update is synchronized */ 47c349dbc7Sjsg enum pipe pipe; 48c349dbc7Sjsg 49c349dbc7Sjsg /* forced minimum cdclk for glk+ audio w/a */ 50c349dbc7Sjsg int force_min_cdclk; 51c349dbc7Sjsg 52c349dbc7Sjsg /* bitmask of active pipes */ 53c349dbc7Sjsg u8 active_pipes; 54*b7062884Sjsg 55*b7062884Sjsg /* update cdclk with pipes disabled */ 56*b7062884Sjsg bool disable_pipes; 57c349dbc7Sjsg }; 58c349dbc7Sjsg 59c349dbc7Sjsg int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state); 60c349dbc7Sjsg void intel_cdclk_init_hw(struct drm_i915_private *i915); 61c349dbc7Sjsg void intel_cdclk_uninit_hw(struct drm_i915_private *i915); 62c349dbc7Sjsg void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv); 63c349dbc7Sjsg void intel_update_max_cdclk(struct drm_i915_private *dev_priv); 64c349dbc7Sjsg void intel_update_cdclk(struct drm_i915_private *dev_priv); 65c349dbc7Sjsg u32 intel_read_rawclk(struct drm_i915_private *dev_priv); 66c349dbc7Sjsg bool intel_cdclk_needs_modeset(const struct intel_cdclk_config *a, 67c349dbc7Sjsg const struct intel_cdclk_config *b); 68c349dbc7Sjsg void intel_set_cdclk_pre_plane_update(struct intel_atomic_state *state); 69c349dbc7Sjsg void intel_set_cdclk_post_plane_update(struct intel_atomic_state *state); 701bb76ff1Sjsg void intel_cdclk_dump_config(struct drm_i915_private *i915, 711bb76ff1Sjsg const struct intel_cdclk_config *cdclk_config, 72c349dbc7Sjsg const char *context); 73c349dbc7Sjsg int intel_modeset_calc_cdclk(struct intel_atomic_state *state); 741bb76ff1Sjsg void intel_cdclk_get_cdclk(struct drm_i915_private *dev_priv, 751bb76ff1Sjsg struct intel_cdclk_config *cdclk_config); 761bb76ff1Sjsg int intel_cdclk_atomic_check(struct intel_atomic_state *state, 771bb76ff1Sjsg bool *need_cdclk_calc); 78c349dbc7Sjsg struct intel_cdclk_state * 79c349dbc7Sjsg intel_atomic_get_cdclk_state(struct intel_atomic_state *state); 80c349dbc7Sjsg 81c349dbc7Sjsg #define to_intel_cdclk_state(x) container_of((x), struct intel_cdclk_state, base) 82c349dbc7Sjsg #define intel_atomic_get_old_cdclk_state(state) \ 831bb76ff1Sjsg to_intel_cdclk_state(intel_atomic_get_old_global_obj_state(state, &to_i915(state->base.dev)->display.cdclk.obj)) 84c349dbc7Sjsg #define intel_atomic_get_new_cdclk_state(state) \ 851bb76ff1Sjsg to_intel_cdclk_state(intel_atomic_get_new_global_obj_state(state, &to_i915(state->base.dev)->display.cdclk.obj)) 86c349dbc7Sjsg 87c349dbc7Sjsg int intel_cdclk_init(struct drm_i915_private *dev_priv); 88f005ef32Sjsg void intel_cdclk_debugfs_register(struct drm_i915_private *i915); 89c349dbc7Sjsg 90c349dbc7Sjsg #endif /* __INTEL_CDCLK_H__ */ 91