xref: /openbsd/sys/dev/pci/drm/i915/display/intel_de.h (revision f005ef32)
1c349dbc7Sjsg /* SPDX-License-Identifier: MIT */
2c349dbc7Sjsg /*
3c349dbc7Sjsg  * Copyright © 2019 Intel Corporation
4c349dbc7Sjsg  */
5c349dbc7Sjsg 
6c349dbc7Sjsg #ifndef __INTEL_DE_H__
7c349dbc7Sjsg #define __INTEL_DE_H__
8c349dbc7Sjsg 
9c349dbc7Sjsg #include "i915_drv.h"
105ca02815Sjsg #include "i915_trace.h"
11c349dbc7Sjsg #include "intel_uncore.h"
12c349dbc7Sjsg 
13c349dbc7Sjsg static inline u32
intel_de_read(struct drm_i915_private * i915,i915_reg_t reg)14c349dbc7Sjsg intel_de_read(struct drm_i915_private *i915, i915_reg_t reg)
15c349dbc7Sjsg {
16c349dbc7Sjsg 	return intel_uncore_read(&i915->uncore, reg);
17c349dbc7Sjsg }
18c349dbc7Sjsg 
19*f005ef32Sjsg static inline u8
intel_de_read8(struct drm_i915_private * i915,i915_reg_t reg)20*f005ef32Sjsg intel_de_read8(struct drm_i915_private *i915, i915_reg_t reg)
21*f005ef32Sjsg {
22*f005ef32Sjsg 	return intel_uncore_read8(&i915->uncore, reg);
23*f005ef32Sjsg }
24*f005ef32Sjsg 
25*f005ef32Sjsg static inline u64
intel_de_read64_2x32(struct drm_i915_private * i915,i915_reg_t lower_reg,i915_reg_t upper_reg)26*f005ef32Sjsg intel_de_read64_2x32(struct drm_i915_private *i915,
27*f005ef32Sjsg 		     i915_reg_t lower_reg, i915_reg_t upper_reg)
28*f005ef32Sjsg {
29*f005ef32Sjsg 	return intel_uncore_read64_2x32(&i915->uncore, lower_reg, upper_reg);
30*f005ef32Sjsg }
31*f005ef32Sjsg 
32c349dbc7Sjsg static inline void
intel_de_posting_read(struct drm_i915_private * i915,i915_reg_t reg)33c349dbc7Sjsg intel_de_posting_read(struct drm_i915_private *i915, i915_reg_t reg)
34c349dbc7Sjsg {
35c349dbc7Sjsg 	intel_uncore_posting_read(&i915->uncore, reg);
36c349dbc7Sjsg }
37c349dbc7Sjsg 
38c349dbc7Sjsg static inline void
intel_de_write(struct drm_i915_private * i915,i915_reg_t reg,u32 val)39c349dbc7Sjsg intel_de_write(struct drm_i915_private *i915, i915_reg_t reg, u32 val)
40c349dbc7Sjsg {
41c349dbc7Sjsg 	intel_uncore_write(&i915->uncore, reg, val);
42c349dbc7Sjsg }
43c349dbc7Sjsg 
44*f005ef32Sjsg static inline u32
intel_de_rmw(struct drm_i915_private * i915,i915_reg_t reg,u32 clear,u32 set)45c349dbc7Sjsg intel_de_rmw(struct drm_i915_private *i915, i915_reg_t reg, u32 clear, u32 set)
46c349dbc7Sjsg {
47*f005ef32Sjsg 	return intel_uncore_rmw(&i915->uncore, reg, clear, set);
48c349dbc7Sjsg }
49c349dbc7Sjsg 
50c349dbc7Sjsg static inline int
intel_de_wait_for_register(struct drm_i915_private * i915,i915_reg_t reg,u32 mask,u32 value,unsigned int timeout)51c349dbc7Sjsg intel_de_wait_for_register(struct drm_i915_private *i915, i915_reg_t reg,
52c349dbc7Sjsg 			   u32 mask, u32 value, unsigned int timeout)
53c349dbc7Sjsg {
54c349dbc7Sjsg 	return intel_wait_for_register(&i915->uncore, reg, mask, value, timeout);
55c349dbc7Sjsg }
56c349dbc7Sjsg 
57c349dbc7Sjsg static inline int
intel_de_wait_for_register_fw(struct drm_i915_private * i915,i915_reg_t reg,u32 mask,u32 value,unsigned int timeout)58*f005ef32Sjsg intel_de_wait_for_register_fw(struct drm_i915_private *i915, i915_reg_t reg,
59*f005ef32Sjsg 			      u32 mask, u32 value, unsigned int timeout)
60*f005ef32Sjsg {
61*f005ef32Sjsg 	return intel_wait_for_register_fw(&i915->uncore, reg, mask, value, timeout);
62*f005ef32Sjsg }
63*f005ef32Sjsg 
64*f005ef32Sjsg static inline int
__intel_de_wait_for_register(struct drm_i915_private * i915,i915_reg_t reg,u32 mask,u32 value,unsigned int fast_timeout_us,unsigned int slow_timeout_ms,u32 * out_value)65*f005ef32Sjsg __intel_de_wait_for_register(struct drm_i915_private *i915, i915_reg_t reg,
66*f005ef32Sjsg 			     u32 mask, u32 value,
67*f005ef32Sjsg 			     unsigned int fast_timeout_us,
68*f005ef32Sjsg 			     unsigned int slow_timeout_ms, u32 *out_value)
69*f005ef32Sjsg {
70*f005ef32Sjsg 	return __intel_wait_for_register(&i915->uncore, reg, mask, value,
71*f005ef32Sjsg 					 fast_timeout_us, slow_timeout_ms, out_value);
72*f005ef32Sjsg }
73*f005ef32Sjsg 
74*f005ef32Sjsg static inline int
intel_de_wait_for_set(struct drm_i915_private * i915,i915_reg_t reg,u32 mask,unsigned int timeout)75c349dbc7Sjsg intel_de_wait_for_set(struct drm_i915_private *i915, i915_reg_t reg,
76c349dbc7Sjsg 		      u32 mask, unsigned int timeout)
77c349dbc7Sjsg {
78c349dbc7Sjsg 	return intel_de_wait_for_register(i915, reg, mask, mask, timeout);
79c349dbc7Sjsg }
80c349dbc7Sjsg 
81c349dbc7Sjsg static inline int
intel_de_wait_for_clear(struct drm_i915_private * i915,i915_reg_t reg,u32 mask,unsigned int timeout)82c349dbc7Sjsg intel_de_wait_for_clear(struct drm_i915_private *i915, i915_reg_t reg,
83c349dbc7Sjsg 			u32 mask, unsigned int timeout)
84c349dbc7Sjsg {
85c349dbc7Sjsg 	return intel_de_wait_for_register(i915, reg, mask, 0, timeout);
86c349dbc7Sjsg }
87c349dbc7Sjsg 
885ca02815Sjsg /*
895ca02815Sjsg  * Unlocked mmio-accessors, think carefully before using these.
905ca02815Sjsg  *
915ca02815Sjsg  * Certain architectures will die if the same cacheline is concurrently accessed
925ca02815Sjsg  * by different clients (e.g. on Ivybridge). Access to registers should
935ca02815Sjsg  * therefore generally be serialised, by either the dev_priv->uncore.lock or
945ca02815Sjsg  * a more localised lock guarding all access to that bank of registers.
955ca02815Sjsg  */
965ca02815Sjsg static inline u32
intel_de_read_fw(struct drm_i915_private * i915,i915_reg_t reg)975ca02815Sjsg intel_de_read_fw(struct drm_i915_private *i915, i915_reg_t reg)
985ca02815Sjsg {
995ca02815Sjsg 	u32 val;
1005ca02815Sjsg 
1015ca02815Sjsg 	val = intel_uncore_read_fw(&i915->uncore, reg);
1025ca02815Sjsg 	trace_i915_reg_rw(false, reg, val, sizeof(val), true);
1035ca02815Sjsg 
1045ca02815Sjsg 	return val;
1055ca02815Sjsg }
1065ca02815Sjsg 
1075ca02815Sjsg static inline void
intel_de_write_fw(struct drm_i915_private * i915,i915_reg_t reg,u32 val)1085ca02815Sjsg intel_de_write_fw(struct drm_i915_private *i915, i915_reg_t reg, u32 val)
1095ca02815Sjsg {
1105ca02815Sjsg 	trace_i915_reg_rw(true, reg, val, sizeof(val), true);
1115ca02815Sjsg 	intel_uncore_write_fw(&i915->uncore, reg, val);
1125ca02815Sjsg }
1135ca02815Sjsg 
114*f005ef32Sjsg static inline u32
intel_de_read_notrace(struct drm_i915_private * i915,i915_reg_t reg)115*f005ef32Sjsg intel_de_read_notrace(struct drm_i915_private *i915, i915_reg_t reg)
116*f005ef32Sjsg {
117*f005ef32Sjsg 	return intel_uncore_read_notrace(&i915->uncore, reg);
118*f005ef32Sjsg }
119*f005ef32Sjsg 
120*f005ef32Sjsg static inline void
intel_de_write_notrace(struct drm_i915_private * i915,i915_reg_t reg,u32 val)121*f005ef32Sjsg intel_de_write_notrace(struct drm_i915_private *i915, i915_reg_t reg, u32 val)
122*f005ef32Sjsg {
123*f005ef32Sjsg 	intel_uncore_write_notrace(&i915->uncore, reg, val);
124*f005ef32Sjsg }
125*f005ef32Sjsg 
126c349dbc7Sjsg #endif /* __INTEL_DE_H__ */
127