1c349dbc7Sjsg /*
2c349dbc7Sjsg * Copyright © 2006-2019 Intel Corporation
3c349dbc7Sjsg *
4c349dbc7Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg *
11c349dbc7Sjsg * The above copyright notice and this permission notice (including the next
12c349dbc7Sjsg * paragraph) shall be included in all copies or substantial portions of the
13c349dbc7Sjsg * Software.
14c349dbc7Sjsg *
15c349dbc7Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16c349dbc7Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17c349dbc7Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18c349dbc7Sjsg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19c349dbc7Sjsg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20c349dbc7Sjsg * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21c349dbc7Sjsg * IN THE SOFTWARE.
22c349dbc7Sjsg *
23c349dbc7Sjsg */
24c349dbc7Sjsg
25c349dbc7Sjsg #ifndef _INTEL_DISPLAY_H_
26c349dbc7Sjsg #define _INTEL_DISPLAY_H_
27c349dbc7Sjsg
28c349dbc7Sjsg #include <drm/drm_util.h>
29c349dbc7Sjsg
30c349dbc7Sjsg #define drm_i915_private inteldrm_softc
31c349dbc7Sjsg
321bb76ff1Sjsg #include "i915_reg_defs.h"
33*f005ef32Sjsg #include "intel_display_limits.h"
341bb76ff1Sjsg
355ca02815Sjsg enum drm_scaling_filter;
36c349dbc7Sjsg struct dpll;
37*f005ef32Sjsg struct drm_atomic_state;
38c349dbc7Sjsg struct drm_connector;
39c349dbc7Sjsg struct drm_device;
40c349dbc7Sjsg struct drm_display_mode;
41c349dbc7Sjsg struct drm_encoder;
42c349dbc7Sjsg struct drm_file;
43c349dbc7Sjsg struct drm_format_info;
44c349dbc7Sjsg struct drm_framebuffer;
45c349dbc7Sjsg struct drm_i915_gem_object;
46c349dbc7Sjsg struct drm_i915_private;
47c349dbc7Sjsg struct drm_mode_fb_cmd2;
48c349dbc7Sjsg struct drm_modeset_acquire_ctx;
49c349dbc7Sjsg struct drm_plane;
50c349dbc7Sjsg struct drm_plane_state;
515ca02815Sjsg struct i915_address_space;
521bb76ff1Sjsg struct i915_gtt_view;
53c349dbc7Sjsg struct intel_atomic_state;
54c349dbc7Sjsg struct intel_crtc;
55c349dbc7Sjsg struct intel_crtc_state;
56c349dbc7Sjsg struct intel_digital_port;
57c349dbc7Sjsg struct intel_dp;
58c349dbc7Sjsg struct intel_encoder;
595ca02815Sjsg struct intel_initial_plane_config;
60*f005ef32Sjsg struct intel_link_m_n;
61c349dbc7Sjsg struct intel_plane;
62c349dbc7Sjsg struct intel_plane_state;
631bb76ff1Sjsg struct intel_power_domain_mask;
64c349dbc7Sjsg struct intel_remapped_info;
65c349dbc7Sjsg struct intel_rotation_info;
661bb76ff1Sjsg struct pci_dev;
67*f005ef32Sjsg struct work_struct;
68c349dbc7Sjsg
69c349dbc7Sjsg
70c349dbc7Sjsg #define pipe_name(p) ((p) + 'A')
71c349dbc7Sjsg
transcoder_name(enum transcoder transcoder)72c349dbc7Sjsg static inline const char *transcoder_name(enum transcoder transcoder)
73c349dbc7Sjsg {
74c349dbc7Sjsg switch (transcoder) {
75c349dbc7Sjsg case TRANSCODER_A:
76c349dbc7Sjsg return "A";
77c349dbc7Sjsg case TRANSCODER_B:
78c349dbc7Sjsg return "B";
79c349dbc7Sjsg case TRANSCODER_C:
80c349dbc7Sjsg return "C";
81c349dbc7Sjsg case TRANSCODER_D:
82c349dbc7Sjsg return "D";
83c349dbc7Sjsg case TRANSCODER_EDP:
84c349dbc7Sjsg return "EDP";
85c349dbc7Sjsg case TRANSCODER_DSI_A:
86c349dbc7Sjsg return "DSI A";
87c349dbc7Sjsg case TRANSCODER_DSI_C:
88c349dbc7Sjsg return "DSI C";
89c349dbc7Sjsg default:
90c349dbc7Sjsg return "<invalid>";
91c349dbc7Sjsg }
92c349dbc7Sjsg }
93c349dbc7Sjsg
transcoder_is_dsi(enum transcoder transcoder)94c349dbc7Sjsg static inline bool transcoder_is_dsi(enum transcoder transcoder)
95c349dbc7Sjsg {
96c349dbc7Sjsg return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
97c349dbc7Sjsg }
98c349dbc7Sjsg
99c349dbc7Sjsg /*
100c349dbc7Sjsg * Global legacy plane identifier. Valid only for primary/sprite
101c349dbc7Sjsg * planes on pre-g4x, and only for primary planes on g4x-bdw.
102c349dbc7Sjsg */
103c349dbc7Sjsg enum i9xx_plane_id {
104c349dbc7Sjsg PLANE_A,
105c349dbc7Sjsg PLANE_B,
106c349dbc7Sjsg PLANE_C,
107c349dbc7Sjsg };
108c349dbc7Sjsg
109c349dbc7Sjsg #define plane_name(p) ((p) + 'A')
110*f005ef32Sjsg #define sprite_name(p, s) ((p) * DISPLAY_RUNTIME_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
111c349dbc7Sjsg
112c349dbc7Sjsg #define for_each_plane_id_on_crtc(__crtc, __p) \
113c349dbc7Sjsg for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
114c349dbc7Sjsg for_each_if((__crtc)->plane_ids_mask & BIT(__p))
115c349dbc7Sjsg
1165ca02815Sjsg #define for_each_dbuf_slice(__dev_priv, __slice) \
117ad8b1aafSjsg for ((__slice) = DBUF_S1; (__slice) < I915_MAX_DBUF_SLICES; (__slice)++) \
118*f005ef32Sjsg for_each_if(DISPLAY_INFO(__dev_priv)->dbuf.slice_mask & BIT(__slice))
119ad8b1aafSjsg
1205ca02815Sjsg #define for_each_dbuf_slice_in_mask(__dev_priv, __slice, __mask) \
1215ca02815Sjsg for_each_dbuf_slice((__dev_priv), (__slice)) \
1225ca02815Sjsg for_each_if((__mask) & BIT(__slice))
123ad8b1aafSjsg
124c349dbc7Sjsg #define port_name(p) ((p) + 'A')
125c349dbc7Sjsg
126c349dbc7Sjsg /*
127c349dbc7Sjsg * Ports identifier referenced from other drivers.
128c349dbc7Sjsg * Expected to remain stable over time
129c349dbc7Sjsg */
port_identifier(enum port port)130c349dbc7Sjsg static inline const char *port_identifier(enum port port)
131c349dbc7Sjsg {
132c349dbc7Sjsg switch (port) {
133c349dbc7Sjsg case PORT_A:
134c349dbc7Sjsg return "Port A";
135c349dbc7Sjsg case PORT_B:
136c349dbc7Sjsg return "Port B";
137c349dbc7Sjsg case PORT_C:
138c349dbc7Sjsg return "Port C";
139c349dbc7Sjsg case PORT_D:
140c349dbc7Sjsg return "Port D";
141c349dbc7Sjsg case PORT_E:
142c349dbc7Sjsg return "Port E";
143c349dbc7Sjsg case PORT_F:
144c349dbc7Sjsg return "Port F";
145c349dbc7Sjsg case PORT_G:
146c349dbc7Sjsg return "Port G";
147c349dbc7Sjsg case PORT_H:
148c349dbc7Sjsg return "Port H";
149c349dbc7Sjsg case PORT_I:
150c349dbc7Sjsg return "Port I";
151c349dbc7Sjsg default:
152c349dbc7Sjsg return "<invalid>";
153c349dbc7Sjsg }
154c349dbc7Sjsg }
155c349dbc7Sjsg
156c349dbc7Sjsg enum tc_port {
1575ca02815Sjsg TC_PORT_NONE = -1,
158c349dbc7Sjsg
1595ca02815Sjsg TC_PORT_1 = 0,
1605ca02815Sjsg TC_PORT_2,
1615ca02815Sjsg TC_PORT_3,
1625ca02815Sjsg TC_PORT_4,
1635ca02815Sjsg TC_PORT_5,
1645ca02815Sjsg TC_PORT_6,
165c349dbc7Sjsg
166c349dbc7Sjsg I915_MAX_TC_PORTS
167c349dbc7Sjsg };
168c349dbc7Sjsg
169c349dbc7Sjsg enum aux_ch {
170*f005ef32Sjsg AUX_CH_NONE = -1,
171*f005ef32Sjsg
172c349dbc7Sjsg AUX_CH_A,
173c349dbc7Sjsg AUX_CH_B,
174c349dbc7Sjsg AUX_CH_C,
175c349dbc7Sjsg AUX_CH_D,
176c349dbc7Sjsg AUX_CH_E, /* ICL+ */
177c349dbc7Sjsg AUX_CH_F,
178c349dbc7Sjsg AUX_CH_G,
179ad8b1aafSjsg AUX_CH_H,
180ad8b1aafSjsg AUX_CH_I,
1815ca02815Sjsg
1825ca02815Sjsg /* tgl+ */
1835ca02815Sjsg AUX_CH_USBC1 = AUX_CH_D,
1845ca02815Sjsg AUX_CH_USBC2,
1855ca02815Sjsg AUX_CH_USBC3,
1865ca02815Sjsg AUX_CH_USBC4,
1875ca02815Sjsg AUX_CH_USBC5,
1885ca02815Sjsg AUX_CH_USBC6,
1895ca02815Sjsg
1905ca02815Sjsg /* XE_LPD repositions D/E offsets and bitfields */
1915ca02815Sjsg AUX_CH_D_XELPD = AUX_CH_USBC5,
1925ca02815Sjsg AUX_CH_E_XELPD,
193c349dbc7Sjsg };
194c349dbc7Sjsg
195c349dbc7Sjsg #define aux_ch_name(a) ((a) + 'A')
196c349dbc7Sjsg
197c349dbc7Sjsg enum phy {
198c349dbc7Sjsg PHY_NONE = -1,
199c349dbc7Sjsg
200c349dbc7Sjsg PHY_A = 0,
201c349dbc7Sjsg PHY_B,
202c349dbc7Sjsg PHY_C,
203c349dbc7Sjsg PHY_D,
204c349dbc7Sjsg PHY_E,
205c349dbc7Sjsg PHY_F,
206c349dbc7Sjsg PHY_G,
207c349dbc7Sjsg PHY_H,
208c349dbc7Sjsg PHY_I,
209c349dbc7Sjsg
210c349dbc7Sjsg I915_MAX_PHYS
211c349dbc7Sjsg };
212c349dbc7Sjsg
213c349dbc7Sjsg #define phy_name(a) ((a) + 'A')
214c349dbc7Sjsg
215c349dbc7Sjsg enum phy_fia {
216c349dbc7Sjsg FIA1,
217c349dbc7Sjsg FIA2,
218c349dbc7Sjsg FIA3,
219c349dbc7Sjsg };
220c349dbc7Sjsg
2211bb76ff1Sjsg #define for_each_hpd_pin(__pin) \
2221bb76ff1Sjsg for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
2231bb76ff1Sjsg
224c349dbc7Sjsg #define for_each_pipe(__dev_priv, __p) \
225c349dbc7Sjsg for ((__p) = 0; (__p) < I915_MAX_PIPES; (__p)++) \
226*f005ef32Sjsg for_each_if(DISPLAY_RUNTIME_INFO(__dev_priv)->pipe_mask & BIT(__p))
227c349dbc7Sjsg
228c349dbc7Sjsg #define for_each_pipe_masked(__dev_priv, __p, __mask) \
229c349dbc7Sjsg for_each_pipe(__dev_priv, __p) \
230c349dbc7Sjsg for_each_if((__mask) & BIT(__p))
231c349dbc7Sjsg
232ad8b1aafSjsg #define for_each_cpu_transcoder(__dev_priv, __t) \
233c349dbc7Sjsg for ((__t) = 0; (__t) < I915_MAX_TRANSCODERS; (__t)++) \
234*f005ef32Sjsg for_each_if (DISPLAY_RUNTIME_INFO(__dev_priv)->cpu_transcoder_mask & BIT(__t))
235ad8b1aafSjsg
236ad8b1aafSjsg #define for_each_cpu_transcoder_masked(__dev_priv, __t, __mask) \
237ad8b1aafSjsg for_each_cpu_transcoder(__dev_priv, __t) \
238ad8b1aafSjsg for_each_if ((__mask) & BIT(__t))
239c349dbc7Sjsg
240c349dbc7Sjsg #define for_each_sprite(__dev_priv, __p, __s) \
241c349dbc7Sjsg for ((__s) = 0; \
242*f005ef32Sjsg (__s) < DISPLAY_RUNTIME_INFO(__dev_priv)->num_sprites[(__p)]; \
243c349dbc7Sjsg (__s)++)
244c349dbc7Sjsg
245c349dbc7Sjsg #define for_each_port(__port) \
246c349dbc7Sjsg for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)
247c349dbc7Sjsg
248c349dbc7Sjsg #define for_each_port_masked(__port, __ports_mask) \
249c349dbc7Sjsg for_each_port(__port) \
250c349dbc7Sjsg for_each_if((__ports_mask) & BIT(__port))
251c349dbc7Sjsg
252c349dbc7Sjsg #define for_each_phy_masked(__phy, __phys_mask) \
253c349dbc7Sjsg for ((__phy) = PHY_A; (__phy) < I915_MAX_PHYS; (__phy)++) \
254c349dbc7Sjsg for_each_if((__phys_mask) & BIT(__phy))
255c349dbc7Sjsg
256c349dbc7Sjsg #define for_each_crtc(dev, crtc) \
257c349dbc7Sjsg list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
258c349dbc7Sjsg
259c349dbc7Sjsg #define for_each_intel_plane(dev, intel_plane) \
260c349dbc7Sjsg list_for_each_entry(intel_plane, \
261c349dbc7Sjsg &(dev)->mode_config.plane_list, \
262c349dbc7Sjsg base.head)
263c349dbc7Sjsg
264c349dbc7Sjsg #define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
265c349dbc7Sjsg list_for_each_entry(intel_plane, \
266c349dbc7Sjsg &(dev)->mode_config.plane_list, \
267c349dbc7Sjsg base.head) \
268c349dbc7Sjsg for_each_if((plane_mask) & \
269c349dbc7Sjsg drm_plane_mask(&intel_plane->base))
270c349dbc7Sjsg
271c349dbc7Sjsg #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
272c349dbc7Sjsg list_for_each_entry(intel_plane, \
273c349dbc7Sjsg &(dev)->mode_config.plane_list, \
274c349dbc7Sjsg base.head) \
275c349dbc7Sjsg for_each_if((intel_plane)->pipe == (intel_crtc)->pipe)
276c349dbc7Sjsg
277c349dbc7Sjsg #define for_each_intel_crtc(dev, intel_crtc) \
278c349dbc7Sjsg list_for_each_entry(intel_crtc, \
279c349dbc7Sjsg &(dev)->mode_config.crtc_list, \
280c349dbc7Sjsg base.head)
281c349dbc7Sjsg
2821bb76ff1Sjsg #define for_each_intel_crtc_in_pipe_mask(dev, intel_crtc, pipe_mask) \
283c349dbc7Sjsg list_for_each_entry(intel_crtc, \
284c349dbc7Sjsg &(dev)->mode_config.crtc_list, \
285c349dbc7Sjsg base.head) \
2861bb76ff1Sjsg for_each_if((pipe_mask) & BIT(intel_crtc->pipe))
287c349dbc7Sjsg
288c349dbc7Sjsg #define for_each_intel_encoder(dev, intel_encoder) \
289c349dbc7Sjsg list_for_each_entry(intel_encoder, \
290c349dbc7Sjsg &(dev)->mode_config.encoder_list, \
291c349dbc7Sjsg base.head)
292c349dbc7Sjsg
293c349dbc7Sjsg #define for_each_intel_encoder_mask(dev, intel_encoder, encoder_mask) \
294c349dbc7Sjsg list_for_each_entry(intel_encoder, \
295c349dbc7Sjsg &(dev)->mode_config.encoder_list, \
296c349dbc7Sjsg base.head) \
297c349dbc7Sjsg for_each_if((encoder_mask) & \
298c349dbc7Sjsg drm_encoder_mask(&intel_encoder->base))
299c349dbc7Sjsg
3005ca02815Sjsg #define for_each_intel_encoder_mask_with_psr(dev, intel_encoder, encoder_mask) \
3015ca02815Sjsg list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
3025ca02815Sjsg for_each_if(((encoder_mask) & drm_encoder_mask(&(intel_encoder)->base)) && \
3035ca02815Sjsg intel_encoder_can_psr(intel_encoder))
3045ca02815Sjsg
305c349dbc7Sjsg #define for_each_intel_dp(dev, intel_encoder) \
306c349dbc7Sjsg for_each_intel_encoder(dev, intel_encoder) \
307c349dbc7Sjsg for_each_if(intel_encoder_is_dp(intel_encoder))
308c349dbc7Sjsg
3095ca02815Sjsg #define for_each_intel_encoder_with_psr(dev, intel_encoder) \
3105ca02815Sjsg for_each_intel_encoder((dev), (intel_encoder)) \
3115ca02815Sjsg for_each_if(intel_encoder_can_psr(intel_encoder))
3125ca02815Sjsg
313c349dbc7Sjsg #define for_each_intel_connector_iter(intel_connector, iter) \
314c349dbc7Sjsg while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
315c349dbc7Sjsg
316c349dbc7Sjsg #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
317c349dbc7Sjsg list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
318c349dbc7Sjsg for_each_if((intel_encoder)->base.crtc == (__crtc))
319c349dbc7Sjsg
320c349dbc7Sjsg #define for_each_old_intel_plane_in_state(__state, plane, old_plane_state, __i) \
321c349dbc7Sjsg for ((__i) = 0; \
322c349dbc7Sjsg (__i) < (__state)->base.dev->mode_config.num_total_plane && \
323c349dbc7Sjsg ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
324c349dbc7Sjsg (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), 1); \
325c349dbc7Sjsg (__i)++) \
326c349dbc7Sjsg for_each_if(plane)
327c349dbc7Sjsg
328*f005ef32Sjsg #define for_each_old_intel_crtc_in_state(__state, crtc, old_crtc_state, __i) \
329*f005ef32Sjsg for ((__i) = 0; \
330*f005ef32Sjsg (__i) < (__state)->base.dev->mode_config.num_crtc && \
331*f005ef32Sjsg ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
332*f005ef32Sjsg (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), 1); \
333*f005ef32Sjsg (__i)++) \
334*f005ef32Sjsg for_each_if(crtc)
335*f005ef32Sjsg
336c349dbc7Sjsg #define for_each_new_intel_plane_in_state(__state, plane, new_plane_state, __i) \
337c349dbc7Sjsg for ((__i) = 0; \
338c349dbc7Sjsg (__i) < (__state)->base.dev->mode_config.num_total_plane && \
339c349dbc7Sjsg ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
340c349dbc7Sjsg (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
341c349dbc7Sjsg (__i)++) \
342c349dbc7Sjsg for_each_if(plane)
343c349dbc7Sjsg
344c349dbc7Sjsg #define for_each_new_intel_crtc_in_state(__state, crtc, new_crtc_state, __i) \
345c349dbc7Sjsg for ((__i) = 0; \
346c349dbc7Sjsg (__i) < (__state)->base.dev->mode_config.num_crtc && \
347c349dbc7Sjsg ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
348c349dbc7Sjsg (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
349c349dbc7Sjsg (__i)++) \
350c349dbc7Sjsg for_each_if(crtc)
351c349dbc7Sjsg
352c349dbc7Sjsg #define for_each_oldnew_intel_plane_in_state(__state, plane, old_plane_state, new_plane_state, __i) \
353c349dbc7Sjsg for ((__i) = 0; \
354c349dbc7Sjsg (__i) < (__state)->base.dev->mode_config.num_total_plane && \
355c349dbc7Sjsg ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
356c349dbc7Sjsg (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), \
357c349dbc7Sjsg (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
358c349dbc7Sjsg (__i)++) \
359c349dbc7Sjsg for_each_if(plane)
360c349dbc7Sjsg
361c349dbc7Sjsg #define for_each_oldnew_intel_crtc_in_state(__state, crtc, old_crtc_state, new_crtc_state, __i) \
362c349dbc7Sjsg for ((__i) = 0; \
363c349dbc7Sjsg (__i) < (__state)->base.dev->mode_config.num_crtc && \
364c349dbc7Sjsg ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
365c349dbc7Sjsg (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), \
366c349dbc7Sjsg (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
367c349dbc7Sjsg (__i)++) \
368c349dbc7Sjsg for_each_if(crtc)
369c349dbc7Sjsg
370c349dbc7Sjsg #define for_each_oldnew_intel_crtc_in_state_reverse(__state, crtc, old_crtc_state, new_crtc_state, __i) \
371c349dbc7Sjsg for ((__i) = (__state)->base.dev->mode_config.num_crtc - 1; \
372c349dbc7Sjsg (__i) >= 0 && \
373c349dbc7Sjsg ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
374c349dbc7Sjsg (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), \
375c349dbc7Sjsg (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
376c349dbc7Sjsg (__i)--) \
377c349dbc7Sjsg for_each_if(crtc)
378c349dbc7Sjsg
379c349dbc7Sjsg #define intel_atomic_crtc_state_for_each_plane_state( \
380c349dbc7Sjsg plane, plane_state, \
381c349dbc7Sjsg crtc_state) \
382c349dbc7Sjsg for_each_intel_plane_mask(((crtc_state)->uapi.state->dev), (plane), \
383c349dbc7Sjsg ((crtc_state)->uapi.plane_mask)) \
384c349dbc7Sjsg for_each_if ((plane_state = \
385c349dbc7Sjsg to_intel_plane_state(__drm_atomic_get_current_plane_state((crtc_state)->uapi.state, &plane->base))))
386c349dbc7Sjsg
387c349dbc7Sjsg #define for_each_new_intel_connector_in_state(__state, connector, new_connector_state, __i) \
388c349dbc7Sjsg for ((__i) = 0; \
389c349dbc7Sjsg (__i) < (__state)->base.num_connector; \
390c349dbc7Sjsg (__i)++) \
391c349dbc7Sjsg for_each_if ((__state)->base.connectors[__i].ptr && \
392c349dbc7Sjsg ((connector) = to_intel_connector((__state)->base.connectors[__i].ptr), \
393c349dbc7Sjsg (new_connector_state) = to_intel_digital_connector_state((__state)->base.connectors[__i].new_state), 1))
394c349dbc7Sjsg
395*f005ef32Sjsg int intel_atomic_check(struct drm_device *dev, struct drm_atomic_state *state);
3965ca02815Sjsg int intel_atomic_add_affected_planes(struct intel_atomic_state *state,
3975ca02815Sjsg struct intel_crtc *crtc);
398c349dbc7Sjsg u8 intel_calc_active_pipes(struct intel_atomic_state *state,
399c349dbc7Sjsg u8 active_pipes);
400c349dbc7Sjsg void intel_link_compute_m_n(u16 bpp, int nlanes,
401c349dbc7Sjsg int pixel_clock, int link_clock,
402c349dbc7Sjsg struct intel_link_m_n *m_n,
4031bb76ff1Sjsg bool fec_enable);
404c349dbc7Sjsg u32 intel_plane_fb_max_stride(struct drm_i915_private *dev_priv,
405c349dbc7Sjsg u32 pixel_format, u64 modifier);
406c349dbc7Sjsg enum drm_mode_status
407c349dbc7Sjsg intel_mode_valid_max_plane_size(struct drm_i915_private *dev_priv,
4085ca02815Sjsg const struct drm_display_mode *mode,
4095ca02815Sjsg bool bigjoiner);
4102bd53da4Sjsg enum drm_mode_status
4112bd53da4Sjsg intel_cpu_transcoder_mode_valid(struct drm_i915_private *i915,
4122bd53da4Sjsg const struct drm_display_mode *mode);
413c349dbc7Sjsg enum phy intel_port_to_phy(struct drm_i915_private *i915, enum port port);
414c349dbc7Sjsg bool is_trans_port_sync_mode(const struct intel_crtc_state *state);
415*f005ef32Sjsg bool is_trans_port_sync_master(const struct intel_crtc_state *state);
4161bb76ff1Sjsg bool intel_crtc_is_bigjoiner_slave(const struct intel_crtc_state *crtc_state);
4171bb76ff1Sjsg bool intel_crtc_is_bigjoiner_master(const struct intel_crtc_state *crtc_state);
4181bb76ff1Sjsg u8 intel_crtc_bigjoiner_slave_pipes(const struct intel_crtc_state *crtc_state);
4191bb76ff1Sjsg struct intel_crtc *intel_master_crtc(const struct intel_crtc_state *crtc_state);
4201bb76ff1Sjsg bool intel_crtc_get_pipe_config(struct intel_crtc_state *crtc_state);
4211bb76ff1Sjsg bool intel_pipe_config_compare(const struct intel_crtc_state *current_config,
4221bb76ff1Sjsg const struct intel_crtc_state *pipe_config,
4231bb76ff1Sjsg bool fastset);
424c349dbc7Sjsg
425c349dbc7Sjsg void intel_plane_destroy(struct drm_plane *plane);
4261bb76ff1Sjsg void i9xx_set_pipeconf(const struct intel_crtc_state *crtc_state);
4271bb76ff1Sjsg void ilk_set_pipeconf(const struct intel_crtc_state *crtc_state);
4281bb76ff1Sjsg void intel_enable_transcoder(const struct intel_crtc_state *new_crtc_state);
4291bb76ff1Sjsg void intel_disable_transcoder(const struct intel_crtc_state *old_crtc_state);
430c349dbc7Sjsg void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
431c349dbc7Sjsg void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
432c349dbc7Sjsg int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
433c349dbc7Sjsg int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
434c349dbc7Sjsg const char *name, u32 reg, int ref_freq);
435c349dbc7Sjsg int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
436c349dbc7Sjsg const char *name, u32 reg);
437c349dbc7Sjsg void intel_init_display_hooks(struct drm_i915_private *dev_priv);
438c349dbc7Sjsg unsigned int intel_fb_xy_to_linear(int x, int y,
439c349dbc7Sjsg const struct intel_plane_state *state,
440c349dbc7Sjsg int plane);
441c349dbc7Sjsg void intel_add_fb_offsets(int *x, int *y,
442c349dbc7Sjsg const struct intel_plane_state *state, int plane);
443c349dbc7Sjsg unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
444c349dbc7Sjsg unsigned int intel_remapped_info_size(const struct intel_remapped_info *rem_info);
445c349dbc7Sjsg bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
446c349dbc7Sjsg void intel_encoder_destroy(struct drm_encoder *encoder);
447c349dbc7Sjsg struct drm_display_mode *
448c349dbc7Sjsg intel_encoder_current_mode(struct intel_encoder *encoder);
4491bb76ff1Sjsg void intel_encoder_get_config(struct intel_encoder *encoder,
4501bb76ff1Sjsg struct intel_crtc_state *crtc_state);
451c349dbc7Sjsg bool intel_phy_is_combo(struct drm_i915_private *dev_priv, enum phy phy);
452c349dbc7Sjsg bool intel_phy_is_tc(struct drm_i915_private *dev_priv, enum phy phy);
4535ca02815Sjsg bool intel_phy_is_snps(struct drm_i915_private *dev_priv, enum phy phy);
454c349dbc7Sjsg enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
455c349dbc7Sjsg enum port port);
456c349dbc7Sjsg int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
457c349dbc7Sjsg struct drm_file *file_priv);
458c349dbc7Sjsg
459c349dbc7Sjsg int ilk_get_lanes_required(int target_clock, int link_bw, int bpp);
460c349dbc7Sjsg void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
461ad8b1aafSjsg struct intel_digital_port *dig_port,
462c349dbc7Sjsg unsigned int expected_mask);
463c349dbc7Sjsg struct drm_framebuffer *
464c349dbc7Sjsg intel_framebuffer_create(struct drm_i915_gem_object *obj,
465c349dbc7Sjsg struct drm_mode_fb_cmd2 *mode_cmd);
466c349dbc7Sjsg
467c349dbc7Sjsg bool intel_fuzzy_clock_check(int clock1, int clock2);
468c349dbc7Sjsg
4691bb76ff1Sjsg void intel_zero_m_n(struct intel_link_m_n *m_n);
4701bb76ff1Sjsg void intel_set_m_n(struct drm_i915_private *i915,
4711bb76ff1Sjsg const struct intel_link_m_n *m_n,
4721bb76ff1Sjsg i915_reg_t data_m_reg, i915_reg_t data_n_reg,
4731bb76ff1Sjsg i915_reg_t link_m_reg, i915_reg_t link_n_reg);
4741bb76ff1Sjsg void intel_get_m_n(struct drm_i915_private *i915,
4751bb76ff1Sjsg struct intel_link_m_n *m_n,
4761bb76ff1Sjsg i915_reg_t data_m_reg, i915_reg_t data_n_reg,
4771bb76ff1Sjsg i915_reg_t link_m_reg, i915_reg_t link_n_reg);
4781bb76ff1Sjsg bool intel_cpu_transcoder_has_m2_n2(struct drm_i915_private *dev_priv,
4791bb76ff1Sjsg enum transcoder transcoder);
4801bb76ff1Sjsg void intel_cpu_transcoder_set_m1_n1(struct intel_crtc *crtc,
4811bb76ff1Sjsg enum transcoder cpu_transcoder,
4821bb76ff1Sjsg const struct intel_link_m_n *m_n);
4831bb76ff1Sjsg void intel_cpu_transcoder_set_m2_n2(struct intel_crtc *crtc,
4841bb76ff1Sjsg enum transcoder cpu_transcoder,
4851bb76ff1Sjsg const struct intel_link_m_n *m_n);
4861bb76ff1Sjsg void intel_cpu_transcoder_get_m1_n1(struct intel_crtc *crtc,
4871bb76ff1Sjsg enum transcoder cpu_transcoder,
4881bb76ff1Sjsg struct intel_link_m_n *m_n);
4891bb76ff1Sjsg void intel_cpu_transcoder_get_m2_n2(struct intel_crtc *crtc,
4901bb76ff1Sjsg enum transcoder cpu_transcoder,
4911bb76ff1Sjsg struct intel_link_m_n *m_n);
4921bb76ff1Sjsg void i9xx_crtc_clock_get(struct intel_crtc *crtc,
493c349dbc7Sjsg struct intel_crtc_state *pipe_config);
494c349dbc7Sjsg int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
4951bb76ff1Sjsg int intel_crtc_dotclock(const struct intel_crtc_state *pipe_config);
4961bb76ff1Sjsg enum intel_display_power_domain intel_port_to_power_domain(struct intel_digital_port *dig_port);
497c349dbc7Sjsg enum intel_display_power_domain
498c349dbc7Sjsg intel_aux_power_domain(struct intel_digital_port *dig_port);
499c349dbc7Sjsg void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
500c349dbc7Sjsg struct intel_crtc_state *crtc_state);
501c349dbc7Sjsg void ilk_pfit_disable(const struct intel_crtc_state *old_crtc_state);
5025ca02815Sjsg
503*f005ef32Sjsg int bdw_get_pipe_misc_bpp(struct intel_crtc *crtc);
504ad8b1aafSjsg unsigned int intel_plane_fence_y_offset(const struct intel_plane_state *plane_state);
505c349dbc7Sjsg
5061bb76ff1Sjsg bool intel_plane_uses_fence(const struct intel_plane_state *plane_state);
5075ca02815Sjsg
5085ca02815Sjsg struct intel_encoder *
5095ca02815Sjsg intel_get_crtc_new_encoder(const struct intel_atomic_state *state,
5105ca02815Sjsg const struct intel_crtc_state *crtc_state);
511b6d43d21Sjsg void intel_plane_disable_noatomic(struct intel_crtc *crtc,
512b6d43d21Sjsg struct intel_plane *plane);
5131bb76ff1Sjsg void intel_set_plane_visible(struct intel_crtc_state *crtc_state,
5141bb76ff1Sjsg struct intel_plane_state *plane_state,
5151bb76ff1Sjsg bool visible);
5161bb76ff1Sjsg void intel_plane_fixup_bitmasks(struct intel_crtc_state *crtc_state);
5175ca02815Sjsg
5181bb76ff1Sjsg void intel_update_watermarks(struct drm_i915_private *i915);
5191bb76ff1Sjsg
520c349dbc7Sjsg /* modesetting */
521*f005ef32Sjsg int intel_modeset_all_pipes(struct intel_atomic_state *state,
522*f005ef32Sjsg const char *reason);
5231bb76ff1Sjsg void intel_modeset_get_crtc_power_domains(struct intel_crtc_state *crtc_state,
5241bb76ff1Sjsg struct intel_power_domain_mask *old_domains);
5251bb76ff1Sjsg void intel_modeset_put_crtc_power_domains(struct intel_crtc *crtc,
5261bb76ff1Sjsg struct intel_power_domain_mask *domains);
527c349dbc7Sjsg
528*f005ef32Sjsg /* interface for intel_display_driver.c */
529*f005ef32Sjsg void intel_setup_outputs(struct drm_i915_private *i915);
530*f005ef32Sjsg int intel_initial_commit(struct drm_device *dev);
531*f005ef32Sjsg void intel_panel_sanitize_ssc(struct drm_i915_private *i915);
532*f005ef32Sjsg void intel_update_czclk(struct drm_i915_private *i915);
533*f005ef32Sjsg void intel_atomic_helper_free_state_worker(struct work_struct *work);
534*f005ef32Sjsg enum drm_mode_status intel_mode_valid(struct drm_device *dev,
535*f005ef32Sjsg const struct drm_display_mode *mode);
536*f005ef32Sjsg int intel_atomic_commit(struct drm_device *dev, struct drm_atomic_state *_state,
537*f005ef32Sjsg bool nonblock);
538*f005ef32Sjsg
539*f005ef32Sjsg void intel_hpd_poll_fini(struct drm_i915_private *i915);
540*f005ef32Sjsg
541c349dbc7Sjsg /* modesetting asserts */
5421bb76ff1Sjsg void assert_transcoder(struct drm_i915_private *dev_priv,
543c349dbc7Sjsg enum transcoder cpu_transcoder, bool state);
5441bb76ff1Sjsg #define assert_transcoder_enabled(d, t) assert_transcoder(d, t, true)
5451bb76ff1Sjsg #define assert_transcoder_disabled(d, t) assert_transcoder(d, t, false)
546c349dbc7Sjsg
547*f005ef32Sjsg bool assert_port_valid(struct drm_i915_private *i915, enum port port);
548*f005ef32Sjsg
549*f005ef32Sjsg /*
550*f005ef32Sjsg * Use I915_STATE_WARN(x) (rather than WARN() and WARN_ON()) for hw state sanity
551*f005ef32Sjsg * checks to check for unexpected conditions which may not necessarily be a user
552*f005ef32Sjsg * visible problem. This will either WARN() or DRM_ERROR() depending on the
553*f005ef32Sjsg * verbose_state_checks module param, to enable distros and users to tailor
554*f005ef32Sjsg * their preferred amount of i915 abrt spam.
555c349dbc7Sjsg */
556*f005ef32Sjsg #define I915_STATE_WARN(__i915, condition, format...) ({ \
557*f005ef32Sjsg struct drm_device *drm = &(__i915)->drm; \
558c349dbc7Sjsg int __ret_warn_on = !!(condition); \
559c349dbc7Sjsg if (unlikely(__ret_warn_on)) \
560*f005ef32Sjsg if (!drm_WARN(drm, i915_modparams.verbose_state_checks, format)) \
561*f005ef32Sjsg drm_err(drm, format); \
562c349dbc7Sjsg unlikely(__ret_warn_on); \
563c349dbc7Sjsg })
564c349dbc7Sjsg
5651bb76ff1Sjsg bool intel_scanout_needs_vtd_wa(struct drm_i915_private *i915);
5661bb76ff1Sjsg
567c349dbc7Sjsg #endif
568