1c349dbc7Sjsg /* 2c349dbc7Sjsg * Copyright © 2006-2019 Intel Corporation 3c349dbc7Sjsg * 4c349dbc7Sjsg * Permission is hereby granted, free of charge, to any person obtaining a 5c349dbc7Sjsg * copy of this software and associated documentation files (the "Software"), 6c349dbc7Sjsg * to deal in the Software without restriction, including without limitation 7c349dbc7Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8c349dbc7Sjsg * and/or sell copies of the Software, and to permit persons to whom the 9c349dbc7Sjsg * Software is furnished to do so, subject to the following conditions: 10c349dbc7Sjsg * 11c349dbc7Sjsg * The above copyright notice and this permission notice (including the next 12c349dbc7Sjsg * paragraph) shall be included in all copies or substantial portions of the 13c349dbc7Sjsg * Software. 14c349dbc7Sjsg * 15c349dbc7Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16c349dbc7Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17c349dbc7Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18c349dbc7Sjsg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19c349dbc7Sjsg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 20c349dbc7Sjsg * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS 21c349dbc7Sjsg * IN THE SOFTWARE. 22c349dbc7Sjsg * 23c349dbc7Sjsg */ 24c349dbc7Sjsg 25c349dbc7Sjsg #ifndef _INTEL_DISPLAY_H_ 26c349dbc7Sjsg #define _INTEL_DISPLAY_H_ 27c349dbc7Sjsg 28c349dbc7Sjsg #include <drm/drm_util.h> 29c349dbc7Sjsg 30c349dbc7Sjsg #define drm_i915_private inteldrm_softc 31c349dbc7Sjsg 32c349dbc7Sjsg enum link_m_n_set; 335ca02815Sjsg enum drm_scaling_filter; 34c349dbc7Sjsg struct dpll; 35c349dbc7Sjsg struct drm_connector; 36c349dbc7Sjsg struct drm_device; 37c349dbc7Sjsg struct drm_display_mode; 38c349dbc7Sjsg struct drm_encoder; 39c349dbc7Sjsg struct drm_file; 40c349dbc7Sjsg struct drm_format_info; 41c349dbc7Sjsg struct drm_framebuffer; 42c349dbc7Sjsg struct drm_i915_gem_object; 43c349dbc7Sjsg struct drm_i915_private; 44c349dbc7Sjsg struct drm_mode_fb_cmd2; 45c349dbc7Sjsg struct drm_modeset_acquire_ctx; 46c349dbc7Sjsg struct drm_plane; 47c349dbc7Sjsg struct drm_plane_state; 485ca02815Sjsg struct i915_address_space; 49c349dbc7Sjsg struct i915_ggtt_view; 50c349dbc7Sjsg struct intel_atomic_state; 51c349dbc7Sjsg struct intel_crtc; 52c349dbc7Sjsg struct intel_crtc_state; 53c349dbc7Sjsg struct intel_digital_port; 54c349dbc7Sjsg struct intel_dp; 55c349dbc7Sjsg struct intel_encoder; 565ca02815Sjsg struct intel_initial_plane_config; 57c349dbc7Sjsg struct intel_load_detect_pipe; 58c349dbc7Sjsg struct intel_plane; 59c349dbc7Sjsg struct intel_plane_state; 60c349dbc7Sjsg struct intel_remapped_info; 61c349dbc7Sjsg struct intel_rotation_info; 62c349dbc7Sjsg 63c349dbc7Sjsg enum i915_gpio { 64c349dbc7Sjsg GPIOA, 65c349dbc7Sjsg GPIOB, 66c349dbc7Sjsg GPIOC, 67c349dbc7Sjsg GPIOD, 68c349dbc7Sjsg GPIOE, 69c349dbc7Sjsg GPIOF, 70c349dbc7Sjsg GPIOG, 71c349dbc7Sjsg GPIOH, 72c349dbc7Sjsg __GPIOI_UNUSED, 73c349dbc7Sjsg GPIOJ, 74c349dbc7Sjsg GPIOK, 75c349dbc7Sjsg GPIOL, 76c349dbc7Sjsg GPIOM, 77c349dbc7Sjsg GPION, 78c349dbc7Sjsg GPIOO, 79c349dbc7Sjsg }; 80c349dbc7Sjsg 81c349dbc7Sjsg /* 82c349dbc7Sjsg * Keep the pipe enum values fixed: the code assumes that PIPE_A=0, the 83c349dbc7Sjsg * rest have consecutive values and match the enum values of transcoders 84c349dbc7Sjsg * with a 1:1 transcoder -> pipe mapping. 85c349dbc7Sjsg */ 86c349dbc7Sjsg enum pipe { 87c349dbc7Sjsg INVALID_PIPE = -1, 88c349dbc7Sjsg 89c349dbc7Sjsg PIPE_A = 0, 90c349dbc7Sjsg PIPE_B, 91c349dbc7Sjsg PIPE_C, 92c349dbc7Sjsg PIPE_D, 93c349dbc7Sjsg _PIPE_EDP, 94c349dbc7Sjsg 95c349dbc7Sjsg I915_MAX_PIPES = _PIPE_EDP 96c349dbc7Sjsg }; 97c349dbc7Sjsg 98c349dbc7Sjsg #define pipe_name(p) ((p) + 'A') 99c349dbc7Sjsg 100c349dbc7Sjsg enum transcoder { 101c349dbc7Sjsg INVALID_TRANSCODER = -1, 102c349dbc7Sjsg /* 103c349dbc7Sjsg * The following transcoders have a 1:1 transcoder -> pipe mapping, 104c349dbc7Sjsg * keep their values fixed: the code assumes that TRANSCODER_A=0, the 105c349dbc7Sjsg * rest have consecutive values and match the enum values of the pipes 106c349dbc7Sjsg * they map to. 107c349dbc7Sjsg */ 108c349dbc7Sjsg TRANSCODER_A = PIPE_A, 109c349dbc7Sjsg TRANSCODER_B = PIPE_B, 110c349dbc7Sjsg TRANSCODER_C = PIPE_C, 111c349dbc7Sjsg TRANSCODER_D = PIPE_D, 112c349dbc7Sjsg 113c349dbc7Sjsg /* 114c349dbc7Sjsg * The following transcoders can map to any pipe, their enum value 115c349dbc7Sjsg * doesn't need to stay fixed. 116c349dbc7Sjsg */ 117c349dbc7Sjsg TRANSCODER_EDP, 118c349dbc7Sjsg TRANSCODER_DSI_0, 119c349dbc7Sjsg TRANSCODER_DSI_1, 120c349dbc7Sjsg TRANSCODER_DSI_A = TRANSCODER_DSI_0, /* legacy DSI */ 121c349dbc7Sjsg TRANSCODER_DSI_C = TRANSCODER_DSI_1, /* legacy DSI */ 122c349dbc7Sjsg 123c349dbc7Sjsg I915_MAX_TRANSCODERS 124c349dbc7Sjsg }; 125c349dbc7Sjsg 126c349dbc7Sjsg static inline const char *transcoder_name(enum transcoder transcoder) 127c349dbc7Sjsg { 128c349dbc7Sjsg switch (transcoder) { 129c349dbc7Sjsg case TRANSCODER_A: 130c349dbc7Sjsg return "A"; 131c349dbc7Sjsg case TRANSCODER_B: 132c349dbc7Sjsg return "B"; 133c349dbc7Sjsg case TRANSCODER_C: 134c349dbc7Sjsg return "C"; 135c349dbc7Sjsg case TRANSCODER_D: 136c349dbc7Sjsg return "D"; 137c349dbc7Sjsg case TRANSCODER_EDP: 138c349dbc7Sjsg return "EDP"; 139c349dbc7Sjsg case TRANSCODER_DSI_A: 140c349dbc7Sjsg return "DSI A"; 141c349dbc7Sjsg case TRANSCODER_DSI_C: 142c349dbc7Sjsg return "DSI C"; 143c349dbc7Sjsg default: 144c349dbc7Sjsg return "<invalid>"; 145c349dbc7Sjsg } 146c349dbc7Sjsg } 147c349dbc7Sjsg 148c349dbc7Sjsg static inline bool transcoder_is_dsi(enum transcoder transcoder) 149c349dbc7Sjsg { 150c349dbc7Sjsg return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C; 151c349dbc7Sjsg } 152c349dbc7Sjsg 153c349dbc7Sjsg /* 154c349dbc7Sjsg * Global legacy plane identifier. Valid only for primary/sprite 155c349dbc7Sjsg * planes on pre-g4x, and only for primary planes on g4x-bdw. 156c349dbc7Sjsg */ 157c349dbc7Sjsg enum i9xx_plane_id { 158c349dbc7Sjsg PLANE_A, 159c349dbc7Sjsg PLANE_B, 160c349dbc7Sjsg PLANE_C, 161c349dbc7Sjsg }; 162c349dbc7Sjsg 163c349dbc7Sjsg #define plane_name(p) ((p) + 'A') 164c349dbc7Sjsg #define sprite_name(p, s) ((p) * RUNTIME_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A') 165c349dbc7Sjsg 166c349dbc7Sjsg /* 167c349dbc7Sjsg * Per-pipe plane identifier. 168c349dbc7Sjsg * I915_MAX_PLANES in the enum below is the maximum (across all platforms) 169c349dbc7Sjsg * number of planes per CRTC. Not all platforms really have this many planes, 170c349dbc7Sjsg * which means some arrays of size I915_MAX_PLANES may have unused entries 171c349dbc7Sjsg * between the topmost sprite plane and the cursor plane. 172c349dbc7Sjsg * 173c349dbc7Sjsg * This is expected to be passed to various register macros 174c349dbc7Sjsg * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care. 175c349dbc7Sjsg */ 176c349dbc7Sjsg enum plane_id { 177c349dbc7Sjsg PLANE_PRIMARY, 178c349dbc7Sjsg PLANE_SPRITE0, 179c349dbc7Sjsg PLANE_SPRITE1, 180c349dbc7Sjsg PLANE_SPRITE2, 181c349dbc7Sjsg PLANE_SPRITE3, 182c349dbc7Sjsg PLANE_SPRITE4, 183c349dbc7Sjsg PLANE_SPRITE5, 184c349dbc7Sjsg PLANE_CURSOR, 185c349dbc7Sjsg 186c349dbc7Sjsg I915_MAX_PLANES, 187c349dbc7Sjsg }; 188c349dbc7Sjsg 189c349dbc7Sjsg #define for_each_plane_id_on_crtc(__crtc, __p) \ 190c349dbc7Sjsg for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \ 191c349dbc7Sjsg for_each_if((__crtc)->plane_ids_mask & BIT(__p)) 192c349dbc7Sjsg 1935ca02815Sjsg #define for_each_dbuf_slice(__dev_priv, __slice) \ 194ad8b1aafSjsg for ((__slice) = DBUF_S1; (__slice) < I915_MAX_DBUF_SLICES; (__slice)++) \ 1955ca02815Sjsg for_each_if(INTEL_INFO(__dev_priv)->dbuf.slice_mask & BIT(__slice)) 196ad8b1aafSjsg 1975ca02815Sjsg #define for_each_dbuf_slice_in_mask(__dev_priv, __slice, __mask) \ 1985ca02815Sjsg for_each_dbuf_slice((__dev_priv), (__slice)) \ 1995ca02815Sjsg for_each_if((__mask) & BIT(__slice)) 200ad8b1aafSjsg 201c349dbc7Sjsg enum port { 202c349dbc7Sjsg PORT_NONE = -1, 203c349dbc7Sjsg 204c349dbc7Sjsg PORT_A = 0, 205c349dbc7Sjsg PORT_B, 206c349dbc7Sjsg PORT_C, 207c349dbc7Sjsg PORT_D, 208c349dbc7Sjsg PORT_E, 209c349dbc7Sjsg PORT_F, 210c349dbc7Sjsg PORT_G, 211c349dbc7Sjsg PORT_H, 212c349dbc7Sjsg PORT_I, 213c349dbc7Sjsg 2145ca02815Sjsg /* tgl+ */ 2155ca02815Sjsg PORT_TC1 = PORT_D, 2165ca02815Sjsg PORT_TC2, 2175ca02815Sjsg PORT_TC3, 2185ca02815Sjsg PORT_TC4, 2195ca02815Sjsg PORT_TC5, 2205ca02815Sjsg PORT_TC6, 2215ca02815Sjsg 2225ca02815Sjsg /* XE_LPD repositions D/E offsets and bitfields */ 2235ca02815Sjsg PORT_D_XELPD = PORT_TC5, 2245ca02815Sjsg PORT_E_XELPD, 2255ca02815Sjsg 226c349dbc7Sjsg I915_MAX_PORTS 227c349dbc7Sjsg }; 228c349dbc7Sjsg 229c349dbc7Sjsg #define port_name(p) ((p) + 'A') 230c349dbc7Sjsg 231c349dbc7Sjsg /* 232c349dbc7Sjsg * Ports identifier referenced from other drivers. 233c349dbc7Sjsg * Expected to remain stable over time 234c349dbc7Sjsg */ 235c349dbc7Sjsg static inline const char *port_identifier(enum port port) 236c349dbc7Sjsg { 237c349dbc7Sjsg switch (port) { 238c349dbc7Sjsg case PORT_A: 239c349dbc7Sjsg return "Port A"; 240c349dbc7Sjsg case PORT_B: 241c349dbc7Sjsg return "Port B"; 242c349dbc7Sjsg case PORT_C: 243c349dbc7Sjsg return "Port C"; 244c349dbc7Sjsg case PORT_D: 245c349dbc7Sjsg return "Port D"; 246c349dbc7Sjsg case PORT_E: 247c349dbc7Sjsg return "Port E"; 248c349dbc7Sjsg case PORT_F: 249c349dbc7Sjsg return "Port F"; 250c349dbc7Sjsg case PORT_G: 251c349dbc7Sjsg return "Port G"; 252c349dbc7Sjsg case PORT_H: 253c349dbc7Sjsg return "Port H"; 254c349dbc7Sjsg case PORT_I: 255c349dbc7Sjsg return "Port I"; 256c349dbc7Sjsg default: 257c349dbc7Sjsg return "<invalid>"; 258c349dbc7Sjsg } 259c349dbc7Sjsg } 260c349dbc7Sjsg 261c349dbc7Sjsg enum tc_port { 2625ca02815Sjsg TC_PORT_NONE = -1, 263c349dbc7Sjsg 2645ca02815Sjsg TC_PORT_1 = 0, 2655ca02815Sjsg TC_PORT_2, 2665ca02815Sjsg TC_PORT_3, 2675ca02815Sjsg TC_PORT_4, 2685ca02815Sjsg TC_PORT_5, 2695ca02815Sjsg TC_PORT_6, 270c349dbc7Sjsg 271c349dbc7Sjsg I915_MAX_TC_PORTS 272c349dbc7Sjsg }; 273c349dbc7Sjsg 274c349dbc7Sjsg enum tc_port_mode { 275c349dbc7Sjsg TC_PORT_TBT_ALT, 276c349dbc7Sjsg TC_PORT_DP_ALT, 277c349dbc7Sjsg TC_PORT_LEGACY, 278c349dbc7Sjsg }; 279c349dbc7Sjsg 280c349dbc7Sjsg enum dpio_channel { 281c349dbc7Sjsg DPIO_CH0, 282c349dbc7Sjsg DPIO_CH1 283c349dbc7Sjsg }; 284c349dbc7Sjsg 285c349dbc7Sjsg enum dpio_phy { 286c349dbc7Sjsg DPIO_PHY0, 287c349dbc7Sjsg DPIO_PHY1, 288c349dbc7Sjsg DPIO_PHY2, 289c349dbc7Sjsg }; 290c349dbc7Sjsg 291c349dbc7Sjsg enum aux_ch { 292c349dbc7Sjsg AUX_CH_A, 293c349dbc7Sjsg AUX_CH_B, 294c349dbc7Sjsg AUX_CH_C, 295c349dbc7Sjsg AUX_CH_D, 296c349dbc7Sjsg AUX_CH_E, /* ICL+ */ 297c349dbc7Sjsg AUX_CH_F, 298c349dbc7Sjsg AUX_CH_G, 299ad8b1aafSjsg AUX_CH_H, 300ad8b1aafSjsg AUX_CH_I, 3015ca02815Sjsg 3025ca02815Sjsg /* tgl+ */ 3035ca02815Sjsg AUX_CH_USBC1 = AUX_CH_D, 3045ca02815Sjsg AUX_CH_USBC2, 3055ca02815Sjsg AUX_CH_USBC3, 3065ca02815Sjsg AUX_CH_USBC4, 3075ca02815Sjsg AUX_CH_USBC5, 3085ca02815Sjsg AUX_CH_USBC6, 3095ca02815Sjsg 3105ca02815Sjsg /* XE_LPD repositions D/E offsets and bitfields */ 3115ca02815Sjsg AUX_CH_D_XELPD = AUX_CH_USBC5, 3125ca02815Sjsg AUX_CH_E_XELPD, 313c349dbc7Sjsg }; 314c349dbc7Sjsg 315c349dbc7Sjsg #define aux_ch_name(a) ((a) + 'A') 316c349dbc7Sjsg 317c349dbc7Sjsg /* Used by dp and fdi links */ 318c349dbc7Sjsg struct intel_link_m_n { 319c349dbc7Sjsg u32 tu; 320c349dbc7Sjsg u32 gmch_m; 321c349dbc7Sjsg u32 gmch_n; 322c349dbc7Sjsg u32 link_m; 323c349dbc7Sjsg u32 link_n; 324c349dbc7Sjsg }; 325c349dbc7Sjsg 326c349dbc7Sjsg enum phy { 327c349dbc7Sjsg PHY_NONE = -1, 328c349dbc7Sjsg 329c349dbc7Sjsg PHY_A = 0, 330c349dbc7Sjsg PHY_B, 331c349dbc7Sjsg PHY_C, 332c349dbc7Sjsg PHY_D, 333c349dbc7Sjsg PHY_E, 334c349dbc7Sjsg PHY_F, 335c349dbc7Sjsg PHY_G, 336c349dbc7Sjsg PHY_H, 337c349dbc7Sjsg PHY_I, 338c349dbc7Sjsg 339c349dbc7Sjsg I915_MAX_PHYS 340c349dbc7Sjsg }; 341c349dbc7Sjsg 342c349dbc7Sjsg #define phy_name(a) ((a) + 'A') 343c349dbc7Sjsg 344c349dbc7Sjsg enum phy_fia { 345c349dbc7Sjsg FIA1, 346c349dbc7Sjsg FIA2, 347c349dbc7Sjsg FIA3, 348c349dbc7Sjsg }; 349c349dbc7Sjsg 350c349dbc7Sjsg #define for_each_pipe(__dev_priv, __p) \ 351c349dbc7Sjsg for ((__p) = 0; (__p) < I915_MAX_PIPES; (__p)++) \ 352c349dbc7Sjsg for_each_if(INTEL_INFO(__dev_priv)->pipe_mask & BIT(__p)) 353c349dbc7Sjsg 354c349dbc7Sjsg #define for_each_pipe_masked(__dev_priv, __p, __mask) \ 355c349dbc7Sjsg for_each_pipe(__dev_priv, __p) \ 356c349dbc7Sjsg for_each_if((__mask) & BIT(__p)) 357c349dbc7Sjsg 358ad8b1aafSjsg #define for_each_cpu_transcoder(__dev_priv, __t) \ 359c349dbc7Sjsg for ((__t) = 0; (__t) < I915_MAX_TRANSCODERS; (__t)++) \ 360ad8b1aafSjsg for_each_if (INTEL_INFO(__dev_priv)->cpu_transcoder_mask & BIT(__t)) 361ad8b1aafSjsg 362ad8b1aafSjsg #define for_each_cpu_transcoder_masked(__dev_priv, __t, __mask) \ 363ad8b1aafSjsg for_each_cpu_transcoder(__dev_priv, __t) \ 364ad8b1aafSjsg for_each_if ((__mask) & BIT(__t)) 365c349dbc7Sjsg 366c349dbc7Sjsg #define for_each_sprite(__dev_priv, __p, __s) \ 367c349dbc7Sjsg for ((__s) = 0; \ 368c349dbc7Sjsg (__s) < RUNTIME_INFO(__dev_priv)->num_sprites[(__p)]; \ 369c349dbc7Sjsg (__s)++) 370c349dbc7Sjsg 371c349dbc7Sjsg #define for_each_port(__port) \ 372c349dbc7Sjsg for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) 373c349dbc7Sjsg 374c349dbc7Sjsg #define for_each_port_masked(__port, __ports_mask) \ 375c349dbc7Sjsg for_each_port(__port) \ 376c349dbc7Sjsg for_each_if((__ports_mask) & BIT(__port)) 377c349dbc7Sjsg 378c349dbc7Sjsg #define for_each_phy_masked(__phy, __phys_mask) \ 379c349dbc7Sjsg for ((__phy) = PHY_A; (__phy) < I915_MAX_PHYS; (__phy)++) \ 380c349dbc7Sjsg for_each_if((__phys_mask) & BIT(__phy)) 381c349dbc7Sjsg 382c349dbc7Sjsg #define for_each_crtc(dev, crtc) \ 383c349dbc7Sjsg list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head) 384c349dbc7Sjsg 385c349dbc7Sjsg #define for_each_intel_plane(dev, intel_plane) \ 386c349dbc7Sjsg list_for_each_entry(intel_plane, \ 387c349dbc7Sjsg &(dev)->mode_config.plane_list, \ 388c349dbc7Sjsg base.head) 389c349dbc7Sjsg 390c349dbc7Sjsg #define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \ 391c349dbc7Sjsg list_for_each_entry(intel_plane, \ 392c349dbc7Sjsg &(dev)->mode_config.plane_list, \ 393c349dbc7Sjsg base.head) \ 394c349dbc7Sjsg for_each_if((plane_mask) & \ 395c349dbc7Sjsg drm_plane_mask(&intel_plane->base)) 396c349dbc7Sjsg 397c349dbc7Sjsg #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \ 398c349dbc7Sjsg list_for_each_entry(intel_plane, \ 399c349dbc7Sjsg &(dev)->mode_config.plane_list, \ 400c349dbc7Sjsg base.head) \ 401c349dbc7Sjsg for_each_if((intel_plane)->pipe == (intel_crtc)->pipe) 402c349dbc7Sjsg 403c349dbc7Sjsg #define for_each_intel_crtc(dev, intel_crtc) \ 404c349dbc7Sjsg list_for_each_entry(intel_crtc, \ 405c349dbc7Sjsg &(dev)->mode_config.crtc_list, \ 406c349dbc7Sjsg base.head) 407c349dbc7Sjsg 408c349dbc7Sjsg #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \ 409c349dbc7Sjsg list_for_each_entry(intel_crtc, \ 410c349dbc7Sjsg &(dev)->mode_config.crtc_list, \ 411c349dbc7Sjsg base.head) \ 412c349dbc7Sjsg for_each_if((crtc_mask) & drm_crtc_mask(&intel_crtc->base)) 413c349dbc7Sjsg 414c349dbc7Sjsg #define for_each_intel_encoder(dev, intel_encoder) \ 415c349dbc7Sjsg list_for_each_entry(intel_encoder, \ 416c349dbc7Sjsg &(dev)->mode_config.encoder_list, \ 417c349dbc7Sjsg base.head) 418c349dbc7Sjsg 419c349dbc7Sjsg #define for_each_intel_encoder_mask(dev, intel_encoder, encoder_mask) \ 420c349dbc7Sjsg list_for_each_entry(intel_encoder, \ 421c349dbc7Sjsg &(dev)->mode_config.encoder_list, \ 422c349dbc7Sjsg base.head) \ 423c349dbc7Sjsg for_each_if((encoder_mask) & \ 424c349dbc7Sjsg drm_encoder_mask(&intel_encoder->base)) 425c349dbc7Sjsg 4265ca02815Sjsg #define for_each_intel_encoder_mask_with_psr(dev, intel_encoder, encoder_mask) \ 4275ca02815Sjsg list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \ 4285ca02815Sjsg for_each_if(((encoder_mask) & drm_encoder_mask(&(intel_encoder)->base)) && \ 4295ca02815Sjsg intel_encoder_can_psr(intel_encoder)) 4305ca02815Sjsg 431c349dbc7Sjsg #define for_each_intel_dp(dev, intel_encoder) \ 432c349dbc7Sjsg for_each_intel_encoder(dev, intel_encoder) \ 433c349dbc7Sjsg for_each_if(intel_encoder_is_dp(intel_encoder)) 434c349dbc7Sjsg 4355ca02815Sjsg #define for_each_intel_encoder_with_psr(dev, intel_encoder) \ 4365ca02815Sjsg for_each_intel_encoder((dev), (intel_encoder)) \ 4375ca02815Sjsg for_each_if(intel_encoder_can_psr(intel_encoder)) 4385ca02815Sjsg 439c349dbc7Sjsg #define for_each_intel_connector_iter(intel_connector, iter) \ 440c349dbc7Sjsg while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter)))) 441c349dbc7Sjsg 442c349dbc7Sjsg #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \ 443c349dbc7Sjsg list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \ 444c349dbc7Sjsg for_each_if((intel_encoder)->base.crtc == (__crtc)) 445c349dbc7Sjsg 446c349dbc7Sjsg #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \ 447c349dbc7Sjsg list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \ 448c349dbc7Sjsg for_each_if((intel_connector)->base.encoder == (__encoder)) 449c349dbc7Sjsg 450c349dbc7Sjsg #define for_each_old_intel_plane_in_state(__state, plane, old_plane_state, __i) \ 451c349dbc7Sjsg for ((__i) = 0; \ 452c349dbc7Sjsg (__i) < (__state)->base.dev->mode_config.num_total_plane && \ 453c349dbc7Sjsg ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \ 454c349dbc7Sjsg (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), 1); \ 455c349dbc7Sjsg (__i)++) \ 456c349dbc7Sjsg for_each_if(plane) 457c349dbc7Sjsg 458c349dbc7Sjsg #define for_each_new_intel_plane_in_state(__state, plane, new_plane_state, __i) \ 459c349dbc7Sjsg for ((__i) = 0; \ 460c349dbc7Sjsg (__i) < (__state)->base.dev->mode_config.num_total_plane && \ 461c349dbc7Sjsg ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \ 462c349dbc7Sjsg (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \ 463c349dbc7Sjsg (__i)++) \ 464c349dbc7Sjsg for_each_if(plane) 465c349dbc7Sjsg 466c349dbc7Sjsg #define for_each_new_intel_crtc_in_state(__state, crtc, new_crtc_state, __i) \ 467c349dbc7Sjsg for ((__i) = 0; \ 468c349dbc7Sjsg (__i) < (__state)->base.dev->mode_config.num_crtc && \ 469c349dbc7Sjsg ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \ 470c349dbc7Sjsg (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \ 471c349dbc7Sjsg (__i)++) \ 472c349dbc7Sjsg for_each_if(crtc) 473c349dbc7Sjsg 474c349dbc7Sjsg #define for_each_oldnew_intel_plane_in_state(__state, plane, old_plane_state, new_plane_state, __i) \ 475c349dbc7Sjsg for ((__i) = 0; \ 476c349dbc7Sjsg (__i) < (__state)->base.dev->mode_config.num_total_plane && \ 477c349dbc7Sjsg ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \ 478c349dbc7Sjsg (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), \ 479c349dbc7Sjsg (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \ 480c349dbc7Sjsg (__i)++) \ 481c349dbc7Sjsg for_each_if(plane) 482c349dbc7Sjsg 483c349dbc7Sjsg #define for_each_oldnew_intel_crtc_in_state(__state, crtc, old_crtc_state, new_crtc_state, __i) \ 484c349dbc7Sjsg for ((__i) = 0; \ 485c349dbc7Sjsg (__i) < (__state)->base.dev->mode_config.num_crtc && \ 486c349dbc7Sjsg ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \ 487c349dbc7Sjsg (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), \ 488c349dbc7Sjsg (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \ 489c349dbc7Sjsg (__i)++) \ 490c349dbc7Sjsg for_each_if(crtc) 491c349dbc7Sjsg 492c349dbc7Sjsg #define for_each_oldnew_intel_crtc_in_state_reverse(__state, crtc, old_crtc_state, new_crtc_state, __i) \ 493c349dbc7Sjsg for ((__i) = (__state)->base.dev->mode_config.num_crtc - 1; \ 494c349dbc7Sjsg (__i) >= 0 && \ 495c349dbc7Sjsg ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \ 496c349dbc7Sjsg (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), \ 497c349dbc7Sjsg (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \ 498c349dbc7Sjsg (__i)--) \ 499c349dbc7Sjsg for_each_if(crtc) 500c349dbc7Sjsg 501c349dbc7Sjsg #define intel_atomic_crtc_state_for_each_plane_state( \ 502c349dbc7Sjsg plane, plane_state, \ 503c349dbc7Sjsg crtc_state) \ 504c349dbc7Sjsg for_each_intel_plane_mask(((crtc_state)->uapi.state->dev), (plane), \ 505c349dbc7Sjsg ((crtc_state)->uapi.plane_mask)) \ 506c349dbc7Sjsg for_each_if ((plane_state = \ 507c349dbc7Sjsg to_intel_plane_state(__drm_atomic_get_current_plane_state((crtc_state)->uapi.state, &plane->base)))) 508c349dbc7Sjsg 509c349dbc7Sjsg #define for_each_new_intel_connector_in_state(__state, connector, new_connector_state, __i) \ 510c349dbc7Sjsg for ((__i) = 0; \ 511c349dbc7Sjsg (__i) < (__state)->base.num_connector; \ 512c349dbc7Sjsg (__i)++) \ 513c349dbc7Sjsg for_each_if ((__state)->base.connectors[__i].ptr && \ 514c349dbc7Sjsg ((connector) = to_intel_connector((__state)->base.connectors[__i].ptr), \ 515c349dbc7Sjsg (new_connector_state) = to_intel_digital_connector_state((__state)->base.connectors[__i].new_state), 1)) 516c349dbc7Sjsg 5175ca02815Sjsg int intel_atomic_add_affected_planes(struct intel_atomic_state *state, 5185ca02815Sjsg struct intel_crtc *crtc); 519c349dbc7Sjsg u8 intel_calc_active_pipes(struct intel_atomic_state *state, 520c349dbc7Sjsg u8 active_pipes); 521c349dbc7Sjsg void intel_link_compute_m_n(u16 bpp, int nlanes, 522c349dbc7Sjsg int pixel_clock, int link_clock, 523c349dbc7Sjsg struct intel_link_m_n *m_n, 524c349dbc7Sjsg bool constant_n, bool fec_enable); 525c349dbc7Sjsg void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv); 526c349dbc7Sjsg u32 intel_plane_fb_max_stride(struct drm_i915_private *dev_priv, 527c349dbc7Sjsg u32 pixel_format, u64 modifier); 528c349dbc7Sjsg enum drm_mode_status 529c349dbc7Sjsg intel_mode_valid_max_plane_size(struct drm_i915_private *dev_priv, 5305ca02815Sjsg const struct drm_display_mode *mode, 5315ca02815Sjsg bool bigjoiner); 532c349dbc7Sjsg enum phy intel_port_to_phy(struct drm_i915_private *i915, enum port port); 533c349dbc7Sjsg bool is_trans_port_sync_mode(const struct intel_crtc_state *state); 534c349dbc7Sjsg 535c349dbc7Sjsg void intel_plane_destroy(struct drm_plane *plane); 536c349dbc7Sjsg void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state); 537c349dbc7Sjsg void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state); 538c349dbc7Sjsg void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe); 539c349dbc7Sjsg void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe); 540c349dbc7Sjsg enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc); 541c349dbc7Sjsg int vlv_get_hpll_vco(struct drm_i915_private *dev_priv); 542c349dbc7Sjsg int vlv_get_cck_clock(struct drm_i915_private *dev_priv, 543c349dbc7Sjsg const char *name, u32 reg, int ref_freq); 544c349dbc7Sjsg int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv, 545c349dbc7Sjsg const char *name, u32 reg); 546c349dbc7Sjsg void lpt_pch_enable(const struct intel_crtc_state *crtc_state); 547c349dbc7Sjsg void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv); 548c349dbc7Sjsg void lpt_disable_iclkip(struct drm_i915_private *dev_priv); 549c349dbc7Sjsg void intel_init_display_hooks(struct drm_i915_private *dev_priv); 550c349dbc7Sjsg unsigned int intel_fb_xy_to_linear(int x, int y, 551c349dbc7Sjsg const struct intel_plane_state *state, 552c349dbc7Sjsg int plane); 553c349dbc7Sjsg unsigned int intel_fb_align_height(const struct drm_framebuffer *fb, 554c349dbc7Sjsg int color_plane, unsigned int height); 555c349dbc7Sjsg void intel_add_fb_offsets(int *x, int *y, 556c349dbc7Sjsg const struct intel_plane_state *state, int plane); 557c349dbc7Sjsg unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info); 558c349dbc7Sjsg unsigned int intel_remapped_info_size(const struct intel_remapped_info *rem_info); 559c349dbc7Sjsg bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv); 560c349dbc7Sjsg int intel_display_suspend(struct drm_device *dev); 561c349dbc7Sjsg void intel_encoder_destroy(struct drm_encoder *encoder); 562c349dbc7Sjsg struct drm_display_mode * 563c349dbc7Sjsg intel_encoder_current_mode(struct intel_encoder *encoder); 564c349dbc7Sjsg bool intel_phy_is_combo(struct drm_i915_private *dev_priv, enum phy phy); 565c349dbc7Sjsg bool intel_phy_is_tc(struct drm_i915_private *dev_priv, enum phy phy); 5665ca02815Sjsg bool intel_phy_is_snps(struct drm_i915_private *dev_priv, enum phy phy); 567c349dbc7Sjsg enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv, 568c349dbc7Sjsg enum port port); 569c349dbc7Sjsg int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data, 570c349dbc7Sjsg struct drm_file *file_priv); 571c349dbc7Sjsg 572c349dbc7Sjsg int ilk_get_lanes_required(int target_clock, int link_bw, int bpp); 573c349dbc7Sjsg void vlv_wait_port_ready(struct drm_i915_private *dev_priv, 574ad8b1aafSjsg struct intel_digital_port *dig_port, 575c349dbc7Sjsg unsigned int expected_mask); 576c349dbc7Sjsg int intel_get_load_detect_pipe(struct drm_connector *connector, 577c349dbc7Sjsg struct intel_load_detect_pipe *old, 578c349dbc7Sjsg struct drm_modeset_acquire_ctx *ctx); 579c349dbc7Sjsg void intel_release_load_detect_pipe(struct drm_connector *connector, 580c349dbc7Sjsg struct intel_load_detect_pipe *old, 581c349dbc7Sjsg struct drm_modeset_acquire_ctx *ctx); 582c349dbc7Sjsg struct i915_vma * 5835ca02815Sjsg intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, bool phys_cursor, 584c349dbc7Sjsg const struct i915_ggtt_view *view, 585c349dbc7Sjsg bool uses_fence, 586c349dbc7Sjsg unsigned long *out_flags); 587c349dbc7Sjsg void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags); 588c349dbc7Sjsg struct drm_framebuffer * 589c349dbc7Sjsg intel_framebuffer_create(struct drm_i915_gem_object *obj, 590c349dbc7Sjsg struct drm_mode_fb_cmd2 *mode_cmd); 591c349dbc7Sjsg int intel_prepare_plane_fb(struct drm_plane *plane, 592c349dbc7Sjsg struct drm_plane_state *new_state); 593c349dbc7Sjsg void intel_cleanup_plane_fb(struct drm_plane *plane, 594c349dbc7Sjsg struct drm_plane_state *old_state); 595c349dbc7Sjsg 596c349dbc7Sjsg void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv, 597c349dbc7Sjsg enum pipe pipe); 598c349dbc7Sjsg 599c349dbc7Sjsg int lpt_get_iclkip(struct drm_i915_private *dev_priv); 600c349dbc7Sjsg bool intel_fuzzy_clock_check(int clock1, int clock2); 601c349dbc7Sjsg 6025ca02815Sjsg void intel_display_prepare_reset(struct drm_i915_private *dev_priv); 6035ca02815Sjsg void intel_display_finish_reset(struct drm_i915_private *dev_priv); 604c349dbc7Sjsg void intel_dp_get_m_n(struct intel_crtc *crtc, 605c349dbc7Sjsg struct intel_crtc_state *pipe_config); 606c349dbc7Sjsg void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state, 607c349dbc7Sjsg enum link_m_n_set m_n); 608c349dbc7Sjsg int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n); 609c349dbc7Sjsg 610c349dbc7Sjsg bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state); 611c349dbc7Sjsg void hsw_enable_ips(const struct intel_crtc_state *crtc_state); 612c349dbc7Sjsg void hsw_disable_ips(const struct intel_crtc_state *crtc_state); 613c349dbc7Sjsg enum intel_display_power_domain intel_port_to_power_domain(enum port port); 614c349dbc7Sjsg enum intel_display_power_domain 615c349dbc7Sjsg intel_aux_power_domain(struct intel_digital_port *dig_port); 616ad8b1aafSjsg enum intel_display_power_domain 617ad8b1aafSjsg intel_legacy_aux_to_power_domain(enum aux_ch aux_ch); 618c349dbc7Sjsg void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc, 619c349dbc7Sjsg struct intel_crtc_state *crtc_state); 620c349dbc7Sjsg void ilk_pfit_disable(const struct intel_crtc_state *old_crtc_state); 6215ca02815Sjsg 622c349dbc7Sjsg int bdw_get_pipemisc_bpp(struct intel_crtc *crtc); 623ad8b1aafSjsg unsigned int intel_plane_fence_y_offset(const struct intel_plane_state *plane_state); 624c349dbc7Sjsg 625c349dbc7Sjsg bool 626c349dbc7Sjsg intel_format_info_is_yuv_semiplanar(const struct drm_format_info *info, 6275ca02815Sjsg u64 modifier); 6285ca02815Sjsg 6295ca02815Sjsg int intel_plane_pin_fb(struct intel_plane_state *plane_state); 6305ca02815Sjsg void intel_plane_unpin_fb(struct intel_plane_state *old_plane_state); 6315ca02815Sjsg struct intel_encoder * 6325ca02815Sjsg intel_get_crtc_new_encoder(const struct intel_atomic_state *state, 6335ca02815Sjsg const struct intel_crtc_state *crtc_state); 634*b6d43d21Sjsg void intel_plane_disable_noatomic(struct intel_crtc *crtc, 635*b6d43d21Sjsg struct intel_plane *plane); 6365ca02815Sjsg 6375ca02815Sjsg unsigned int intel_surf_alignment(const struct drm_framebuffer *fb, 6385ca02815Sjsg int color_plane); 6395ca02815Sjsg unsigned int intel_tile_width_bytes(const struct drm_framebuffer *fb, int color_plane); 6405ca02815Sjsg 6415ca02815Sjsg void intel_display_driver_register(struct drm_i915_private *i915); 6425ca02815Sjsg void intel_display_driver_unregister(struct drm_i915_private *i915); 643c349dbc7Sjsg 644c349dbc7Sjsg /* modesetting */ 645c349dbc7Sjsg void intel_modeset_init_hw(struct drm_i915_private *i915); 646c349dbc7Sjsg int intel_modeset_init_noirq(struct drm_i915_private *i915); 647ad8b1aafSjsg int intel_modeset_init_nogem(struct drm_i915_private *i915); 648c349dbc7Sjsg int intel_modeset_init(struct drm_i915_private *i915); 649c349dbc7Sjsg void intel_modeset_driver_remove(struct drm_i915_private *i915); 650c349dbc7Sjsg void intel_modeset_driver_remove_noirq(struct drm_i915_private *i915); 651ad8b1aafSjsg void intel_modeset_driver_remove_nogem(struct drm_i915_private *i915); 652c349dbc7Sjsg void intel_display_resume(struct drm_device *dev); 653c349dbc7Sjsg void intel_init_pch_refclk(struct drm_i915_private *dev_priv); 6545ca02815Sjsg int intel_modeset_all_pipes(struct intel_atomic_state *state); 655c349dbc7Sjsg 656c349dbc7Sjsg /* modesetting asserts */ 657c349dbc7Sjsg void assert_panel_unlocked(struct drm_i915_private *dev_priv, 658c349dbc7Sjsg enum pipe pipe); 659c349dbc7Sjsg void assert_pll(struct drm_i915_private *dev_priv, 660c349dbc7Sjsg enum pipe pipe, bool state); 661c349dbc7Sjsg #define assert_pll_enabled(d, p) assert_pll(d, p, true) 662c349dbc7Sjsg #define assert_pll_disabled(d, p) assert_pll(d, p, false) 663c349dbc7Sjsg void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state); 664c349dbc7Sjsg #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true) 665c349dbc7Sjsg #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false) 666c349dbc7Sjsg void assert_fdi_rx_pll(struct drm_i915_private *dev_priv, 667c349dbc7Sjsg enum pipe pipe, bool state); 668c349dbc7Sjsg #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true) 669c349dbc7Sjsg #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false) 670c349dbc7Sjsg void assert_pipe(struct drm_i915_private *dev_priv, 671c349dbc7Sjsg enum transcoder cpu_transcoder, bool state); 672c349dbc7Sjsg #define assert_pipe_enabled(d, t) assert_pipe(d, t, true) 673c349dbc7Sjsg #define assert_pipe_disabled(d, t) assert_pipe(d, t, false) 674c349dbc7Sjsg 675c349dbc7Sjsg /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and 676c349dbc7Sjsg * WARN_ON()) for hw state sanity checks to check for unexpected conditions 677c349dbc7Sjsg * which may not necessarily be a user visible problem. This will either 678c349dbc7Sjsg * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to 679c349dbc7Sjsg * enable distros and users to tailor their preferred amount of i915 abrt 680c349dbc7Sjsg * spam. 681c349dbc7Sjsg */ 682c349dbc7Sjsg #define I915_STATE_WARN(condition, format...) ({ \ 683c349dbc7Sjsg int __ret_warn_on = !!(condition); \ 684c349dbc7Sjsg if (unlikely(__ret_warn_on)) \ 685c349dbc7Sjsg if (!WARN(i915_modparams.verbose_state_checks, format)) \ 686c349dbc7Sjsg DRM_ERROR(format); \ 687c349dbc7Sjsg unlikely(__ret_warn_on); \ 688c349dbc7Sjsg }) 689c349dbc7Sjsg 690c349dbc7Sjsg #define I915_STATE_WARN_ON(x) \ 691c349dbc7Sjsg I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")") 692c349dbc7Sjsg 693c349dbc7Sjsg #endif 694