1*f005ef32Sjsg /*
2*f005ef32Sjsg  * Copyright © 2012 Intel Corporation
3*f005ef32Sjsg  *
4*f005ef32Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5*f005ef32Sjsg  * copy of this software and associated documentation files (the "Software"),
6*f005ef32Sjsg  * to deal in the Software without restriction, including without limitation
7*f005ef32Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*f005ef32Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9*f005ef32Sjsg  * Software is furnished to do so, subject to the following conditions:
10*f005ef32Sjsg  *
11*f005ef32Sjsg  * The above copyright notice and this permission notice (including the next
12*f005ef32Sjsg  * paragraph) shall be included in all copies or substantial portions of the
13*f005ef32Sjsg  * Software.
14*f005ef32Sjsg  *
15*f005ef32Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*f005ef32Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*f005ef32Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*f005ef32Sjsg  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*f005ef32Sjsg  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*f005ef32Sjsg  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21*f005ef32Sjsg  * IN THE SOFTWARE.
22*f005ef32Sjsg  *
23*f005ef32Sjsg  * Authors:
24*f005ef32Sjsg  *    Eugeni Dodonov <eugeni.dodonov@intel.com>
25*f005ef32Sjsg  *
26*f005ef32Sjsg  */
27*f005ef32Sjsg 
28*f005ef32Sjsg #include "display/intel_de.h"
29*f005ef32Sjsg #include "display/intel_display.h"
30*f005ef32Sjsg #include "display/intel_display_trace.h"
31*f005ef32Sjsg #include "display/skl_watermark.h"
32*f005ef32Sjsg 
33*f005ef32Sjsg #include "gt/intel_engine_regs.h"
34*f005ef32Sjsg #include "gt/intel_gt.h"
35*f005ef32Sjsg #include "gt/intel_gt_mcr.h"
36*f005ef32Sjsg #include "gt/intel_gt_regs.h"
37*f005ef32Sjsg 
38*f005ef32Sjsg #include "i915_drv.h"
39*f005ef32Sjsg #include "i915_reg.h"
40*f005ef32Sjsg #include "intel_clock_gating.h"
41*f005ef32Sjsg #include "intel_mchbar_regs.h"
42*f005ef32Sjsg #include "vlv_sideband.h"
43*f005ef32Sjsg 
44*f005ef32Sjsg struct drm_i915_clock_gating_funcs {
45*f005ef32Sjsg 	void (*init_clock_gating)(struct drm_i915_private *i915);
46*f005ef32Sjsg };
47*f005ef32Sjsg 
gen9_init_clock_gating(struct drm_i915_private * i915)48*f005ef32Sjsg static void gen9_init_clock_gating(struct drm_i915_private *i915)
49*f005ef32Sjsg {
50*f005ef32Sjsg 	if (HAS_LLC(i915)) {
51*f005ef32Sjsg 		/*
52*f005ef32Sjsg 		 * WaCompressedResourceDisplayNewHashMode:skl,kbl
53*f005ef32Sjsg 		 * Display WA #0390: skl,kbl
54*f005ef32Sjsg 		 *
55*f005ef32Sjsg 		 * Must match Sampler, Pixel Back End, and Media. See
56*f005ef32Sjsg 		 * WaCompressedResourceSamplerPbeMediaNewHashMode.
57*f005ef32Sjsg 		 */
58*f005ef32Sjsg 		intel_uncore_rmw(&i915->uncore, CHICKEN_PAR1_1, 0, SKL_DE_COMPRESSED_HASH_MODE);
59*f005ef32Sjsg 	}
60*f005ef32Sjsg 
61*f005ef32Sjsg 	/* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
62*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, CHICKEN_PAR1_1, 0, SKL_EDP_PSR_FIX_RDWRAP);
63*f005ef32Sjsg 
64*f005ef32Sjsg 	/* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
65*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN8_CHICKEN_DCPR_1, 0, MASK_WAKEMEM);
66*f005ef32Sjsg 
67*f005ef32Sjsg 	/*
68*f005ef32Sjsg 	 * WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl
69*f005ef32Sjsg 	 * Display WA #0859: skl,bxt,kbl,glk,cfl
70*f005ef32Sjsg 	 */
71*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, DISP_ARB_CTL, 0, DISP_FBC_MEMORY_WAKE);
72*f005ef32Sjsg }
73*f005ef32Sjsg 
bxt_init_clock_gating(struct drm_i915_private * i915)74*f005ef32Sjsg static void bxt_init_clock_gating(struct drm_i915_private *i915)
75*f005ef32Sjsg {
76*f005ef32Sjsg 	gen9_init_clock_gating(i915);
77*f005ef32Sjsg 
78*f005ef32Sjsg 	/* WaDisableSDEUnitClockGating:bxt */
79*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN8_UCGCTL6, 0, GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
80*f005ef32Sjsg 
81*f005ef32Sjsg 	/*
82*f005ef32Sjsg 	 * FIXME:
83*f005ef32Sjsg 	 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
84*f005ef32Sjsg 	 */
85*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN8_UCGCTL6, 0, GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
86*f005ef32Sjsg 
87*f005ef32Sjsg 	/*
88*f005ef32Sjsg 	 * Wa: Backlight PWM may stop in the asserted state, causing backlight
89*f005ef32Sjsg 	 * to stay fully on.
90*f005ef32Sjsg 	 */
91*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, GEN9_CLKGATE_DIS_0,
92*f005ef32Sjsg 			   intel_uncore_read(&i915->uncore, GEN9_CLKGATE_DIS_0) |
93*f005ef32Sjsg 			   PWM1_GATING_DIS | PWM2_GATING_DIS);
94*f005ef32Sjsg 
95*f005ef32Sjsg 	/*
96*f005ef32Sjsg 	 * Lower the display internal timeout.
97*f005ef32Sjsg 	 * This is needed to avoid any hard hangs when DSI port PLL
98*f005ef32Sjsg 	 * is off and a MMIO access is attempted by any privilege
99*f005ef32Sjsg 	 * application, using batch buffers or any other means.
100*f005ef32Sjsg 	 */
101*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, RM_TIMEOUT, MMIO_TIMEOUT_US(950));
102*f005ef32Sjsg 
103*f005ef32Sjsg 	/*
104*f005ef32Sjsg 	 * WaFbcTurnOffFbcWatermark:bxt
105*f005ef32Sjsg 	 * Display WA #0562: bxt
106*f005ef32Sjsg 	 */
107*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, DISP_ARB_CTL, 0, DISP_FBC_WM_DIS);
108*f005ef32Sjsg 
109*f005ef32Sjsg 	/*
110*f005ef32Sjsg 	 * WaFbcHighMemBwCorruptionAvoidance:bxt
111*f005ef32Sjsg 	 * Display WA #0883: bxt
112*f005ef32Sjsg 	 */
113*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, ILK_DPFC_CHICKEN(INTEL_FBC_A), 0, DPFC_DISABLE_DUMMY0);
114*f005ef32Sjsg }
115*f005ef32Sjsg 
glk_init_clock_gating(struct drm_i915_private * i915)116*f005ef32Sjsg static void glk_init_clock_gating(struct drm_i915_private *i915)
117*f005ef32Sjsg {
118*f005ef32Sjsg 	gen9_init_clock_gating(i915);
119*f005ef32Sjsg 
120*f005ef32Sjsg 	/*
121*f005ef32Sjsg 	 * WaDisablePWMClockGating:glk
122*f005ef32Sjsg 	 * Backlight PWM may stop in the asserted state, causing backlight
123*f005ef32Sjsg 	 * to stay fully on.
124*f005ef32Sjsg 	 */
125*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, GEN9_CLKGATE_DIS_0,
126*f005ef32Sjsg 			   intel_uncore_read(&i915->uncore, GEN9_CLKGATE_DIS_0) |
127*f005ef32Sjsg 			   PWM1_GATING_DIS | PWM2_GATING_DIS);
128*f005ef32Sjsg }
129*f005ef32Sjsg 
ibx_init_clock_gating(struct drm_i915_private * i915)130*f005ef32Sjsg static void ibx_init_clock_gating(struct drm_i915_private *i915)
131*f005ef32Sjsg {
132*f005ef32Sjsg 	/*
133*f005ef32Sjsg 	 * On Ibex Peak and Cougar Point, we need to disable clock
134*f005ef32Sjsg 	 * gating for the panel power sequencer or it will fail to
135*f005ef32Sjsg 	 * start up when no ports are active.
136*f005ef32Sjsg 	 */
137*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
138*f005ef32Sjsg }
139*f005ef32Sjsg 
g4x_disable_trickle_feed(struct drm_i915_private * dev_priv)140*f005ef32Sjsg static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
141*f005ef32Sjsg {
142*f005ef32Sjsg 	enum pipe pipe;
143*f005ef32Sjsg 
144*f005ef32Sjsg 	for_each_pipe(dev_priv, pipe) {
145*f005ef32Sjsg 		intel_uncore_rmw(&dev_priv->uncore, DSPCNTR(pipe), 0, DISP_TRICKLE_FEED_DISABLE);
146*f005ef32Sjsg 
147*f005ef32Sjsg 		intel_uncore_rmw(&dev_priv->uncore, DSPSURF(pipe), 0, 0);
148*f005ef32Sjsg 		intel_uncore_posting_read(&dev_priv->uncore, DSPSURF(pipe));
149*f005ef32Sjsg 	}
150*f005ef32Sjsg }
151*f005ef32Sjsg 
ilk_init_clock_gating(struct drm_i915_private * i915)152*f005ef32Sjsg static void ilk_init_clock_gating(struct drm_i915_private *i915)
153*f005ef32Sjsg {
154*f005ef32Sjsg 	u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
155*f005ef32Sjsg 
156*f005ef32Sjsg 	/*
157*f005ef32Sjsg 	 * Required for FBC
158*f005ef32Sjsg 	 * WaFbcDisableDpfcClockGating:ilk
159*f005ef32Sjsg 	 */
160*f005ef32Sjsg 	dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
161*f005ef32Sjsg 		   ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
162*f005ef32Sjsg 		   ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
163*f005ef32Sjsg 
164*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, PCH_3DCGDIS0,
165*f005ef32Sjsg 			   MARIUNIT_CLOCK_GATE_DISABLE |
166*f005ef32Sjsg 			   SVSMUNIT_CLOCK_GATE_DISABLE);
167*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, PCH_3DCGDIS1,
168*f005ef32Sjsg 			   VFMUNIT_CLOCK_GATE_DISABLE);
169*f005ef32Sjsg 
170*f005ef32Sjsg 	/*
171*f005ef32Sjsg 	 * According to the spec the following bits should be set in
172*f005ef32Sjsg 	 * order to enable memory self-refresh
173*f005ef32Sjsg 	 * The bit 22/21 of 0x42004
174*f005ef32Sjsg 	 * The bit 5 of 0x42020
175*f005ef32Sjsg 	 * The bit 15 of 0x45000
176*f005ef32Sjsg 	 */
177*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, ILK_DISPLAY_CHICKEN2,
178*f005ef32Sjsg 			   (intel_uncore_read(&i915->uncore, ILK_DISPLAY_CHICKEN2) |
179*f005ef32Sjsg 			    ILK_DPARB_GATE | ILK_VSDPFD_FULL));
180*f005ef32Sjsg 	dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
181*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, DISP_ARB_CTL,
182*f005ef32Sjsg 			   (intel_uncore_read(&i915->uncore, DISP_ARB_CTL) |
183*f005ef32Sjsg 			    DISP_FBC_WM_DIS));
184*f005ef32Sjsg 
185*f005ef32Sjsg 	/*
186*f005ef32Sjsg 	 * Based on the document from hardware guys the following bits
187*f005ef32Sjsg 	 * should be set unconditionally in order to enable FBC.
188*f005ef32Sjsg 	 * The bit 22 of 0x42000
189*f005ef32Sjsg 	 * The bit 22 of 0x42004
190*f005ef32Sjsg 	 * The bit 7,8,9 of 0x42020.
191*f005ef32Sjsg 	 */
192*f005ef32Sjsg 	if (IS_IRONLAKE_M(i915)) {
193*f005ef32Sjsg 		/* WaFbcAsynchFlipDisableFbcQueue:ilk */
194*f005ef32Sjsg 		intel_uncore_rmw(&i915->uncore, ILK_DISPLAY_CHICKEN1, 0, ILK_FBCQ_DIS);
195*f005ef32Sjsg 		intel_uncore_rmw(&i915->uncore, ILK_DISPLAY_CHICKEN2, 0, ILK_DPARB_GATE);
196*f005ef32Sjsg 	}
197*f005ef32Sjsg 
198*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, ILK_DSPCLK_GATE_D, dspclk_gate);
199*f005ef32Sjsg 
200*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, ILK_DISPLAY_CHICKEN2, 0, ILK_ELPIN_409_SELECT);
201*f005ef32Sjsg 
202*f005ef32Sjsg 	g4x_disable_trickle_feed(i915);
203*f005ef32Sjsg 
204*f005ef32Sjsg 	ibx_init_clock_gating(i915);
205*f005ef32Sjsg }
206*f005ef32Sjsg 
cpt_init_clock_gating(struct drm_i915_private * i915)207*f005ef32Sjsg static void cpt_init_clock_gating(struct drm_i915_private *i915)
208*f005ef32Sjsg {
209*f005ef32Sjsg 	enum pipe pipe;
210*f005ef32Sjsg 	u32 val;
211*f005ef32Sjsg 
212*f005ef32Sjsg 	/*
213*f005ef32Sjsg 	 * On Ibex Peak and Cougar Point, we need to disable clock
214*f005ef32Sjsg 	 * gating for the panel power sequencer or it will fail to
215*f005ef32Sjsg 	 * start up when no ports are active.
216*f005ef32Sjsg 	 */
217*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
218*f005ef32Sjsg 			   PCH_DPLUNIT_CLOCK_GATE_DISABLE |
219*f005ef32Sjsg 			   PCH_CPUNIT_CLOCK_GATE_DISABLE);
220*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, SOUTH_CHICKEN2, 0, DPLS_EDP_PPS_FIX_DIS);
221*f005ef32Sjsg 	/* The below fixes the weird display corruption, a few pixels shifted
222*f005ef32Sjsg 	 * downward, on (only) LVDS of some HP laptops with IVY.
223*f005ef32Sjsg 	 */
224*f005ef32Sjsg 	for_each_pipe(i915, pipe) {
225*f005ef32Sjsg 		val = intel_uncore_read(&i915->uncore, TRANS_CHICKEN2(pipe));
226*f005ef32Sjsg 		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
227*f005ef32Sjsg 		val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
228*f005ef32Sjsg 		if (i915->display.vbt.fdi_rx_polarity_inverted)
229*f005ef32Sjsg 			val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
230*f005ef32Sjsg 		val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
231*f005ef32Sjsg 		val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
232*f005ef32Sjsg 		intel_uncore_write(&i915->uncore, TRANS_CHICKEN2(pipe), val);
233*f005ef32Sjsg 	}
234*f005ef32Sjsg 	/* WADP0ClockGatingDisable */
235*f005ef32Sjsg 	for_each_pipe(i915, pipe) {
236*f005ef32Sjsg 		intel_uncore_write(&i915->uncore, TRANS_CHICKEN1(pipe),
237*f005ef32Sjsg 				   TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
238*f005ef32Sjsg 	}
239*f005ef32Sjsg }
240*f005ef32Sjsg 
gen6_check_mch_setup(struct drm_i915_private * i915)241*f005ef32Sjsg static void gen6_check_mch_setup(struct drm_i915_private *i915)
242*f005ef32Sjsg {
243*f005ef32Sjsg 	u32 tmp;
244*f005ef32Sjsg 
245*f005ef32Sjsg 	tmp = intel_uncore_read(&i915->uncore, MCH_SSKPD);
246*f005ef32Sjsg 	if (REG_FIELD_GET(SSKPD_WM0_MASK_SNB, tmp) != 12)
247*f005ef32Sjsg 		drm_dbg_kms(&i915->drm,
248*f005ef32Sjsg 			    "Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
249*f005ef32Sjsg 			    tmp);
250*f005ef32Sjsg }
251*f005ef32Sjsg 
gen6_init_clock_gating(struct drm_i915_private * i915)252*f005ef32Sjsg static void gen6_init_clock_gating(struct drm_i915_private *i915)
253*f005ef32Sjsg {
254*f005ef32Sjsg 	u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
255*f005ef32Sjsg 
256*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, ILK_DSPCLK_GATE_D, dspclk_gate);
257*f005ef32Sjsg 
258*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, ILK_DISPLAY_CHICKEN2, 0, ILK_ELPIN_409_SELECT);
259*f005ef32Sjsg 
260*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, GEN6_UCGCTL1,
261*f005ef32Sjsg 			   intel_uncore_read(&i915->uncore, GEN6_UCGCTL1) |
262*f005ef32Sjsg 			   GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
263*f005ef32Sjsg 			   GEN6_CSUNIT_CLOCK_GATE_DISABLE);
264*f005ef32Sjsg 
265*f005ef32Sjsg 	/* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
266*f005ef32Sjsg 	 * gating disable must be set.  Failure to set it results in
267*f005ef32Sjsg 	 * flickering pixels due to Z write ordering failures after
268*f005ef32Sjsg 	 * some amount of runtime in the Mesa "fire" demo, and Unigine
269*f005ef32Sjsg 	 * Sanctuary and Tropics, and apparently anything else with
270*f005ef32Sjsg 	 * alpha test or pixel discard.
271*f005ef32Sjsg 	 *
272*f005ef32Sjsg 	 * According to the spec, bit 11 (RCCUNIT) must also be set,
273*f005ef32Sjsg 	 * but we didn't debug actual testcases to find it out.
274*f005ef32Sjsg 	 *
275*f005ef32Sjsg 	 * WaDisableRCCUnitClockGating:snb
276*f005ef32Sjsg 	 * WaDisableRCPBUnitClockGating:snb
277*f005ef32Sjsg 	 */
278*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, GEN6_UCGCTL2,
279*f005ef32Sjsg 			   GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
280*f005ef32Sjsg 			   GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
281*f005ef32Sjsg 
282*f005ef32Sjsg 	/*
283*f005ef32Sjsg 	 * According to the spec the following bits should be
284*f005ef32Sjsg 	 * set in order to enable memory self-refresh and fbc:
285*f005ef32Sjsg 	 * The bit21 and bit22 of 0x42000
286*f005ef32Sjsg 	 * The bit21 and bit22 of 0x42004
287*f005ef32Sjsg 	 * The bit5 and bit7 of 0x42020
288*f005ef32Sjsg 	 * The bit14 of 0x70180
289*f005ef32Sjsg 	 * The bit14 of 0x71180
290*f005ef32Sjsg 	 *
291*f005ef32Sjsg 	 * WaFbcAsynchFlipDisableFbcQueue:snb
292*f005ef32Sjsg 	 */
293*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, ILK_DISPLAY_CHICKEN1,
294*f005ef32Sjsg 			   intel_uncore_read(&i915->uncore, ILK_DISPLAY_CHICKEN1) |
295*f005ef32Sjsg 			   ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
296*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, ILK_DISPLAY_CHICKEN2,
297*f005ef32Sjsg 			   intel_uncore_read(&i915->uncore, ILK_DISPLAY_CHICKEN2) |
298*f005ef32Sjsg 			   ILK_DPARB_GATE | ILK_VSDPFD_FULL);
299*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, ILK_DSPCLK_GATE_D,
300*f005ef32Sjsg 			   intel_uncore_read(&i915->uncore, ILK_DSPCLK_GATE_D) |
301*f005ef32Sjsg 			   ILK_DPARBUNIT_CLOCK_GATE_ENABLE  |
302*f005ef32Sjsg 			   ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
303*f005ef32Sjsg 
304*f005ef32Sjsg 	g4x_disable_trickle_feed(i915);
305*f005ef32Sjsg 
306*f005ef32Sjsg 	cpt_init_clock_gating(i915);
307*f005ef32Sjsg 
308*f005ef32Sjsg 	gen6_check_mch_setup(i915);
309*f005ef32Sjsg }
310*f005ef32Sjsg 
lpt_init_clock_gating(struct drm_i915_private * i915)311*f005ef32Sjsg static void lpt_init_clock_gating(struct drm_i915_private *i915)
312*f005ef32Sjsg {
313*f005ef32Sjsg 	/*
314*f005ef32Sjsg 	 * TODO: this bit should only be enabled when really needed, then
315*f005ef32Sjsg 	 * disabled when not needed anymore in order to save power.
316*f005ef32Sjsg 	 */
317*f005ef32Sjsg 	if (HAS_PCH_LPT_LP(i915))
318*f005ef32Sjsg 		intel_uncore_rmw(&i915->uncore, SOUTH_DSPCLK_GATE_D,
319*f005ef32Sjsg 				 0, PCH_LP_PARTITION_LEVEL_DISABLE);
320*f005ef32Sjsg 
321*f005ef32Sjsg 	/* WADPOClockGatingDisable:hsw */
322*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, TRANS_CHICKEN1(PIPE_A),
323*f005ef32Sjsg 			 0, TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
324*f005ef32Sjsg }
325*f005ef32Sjsg 
gen8_set_l3sqc_credits(struct drm_i915_private * i915,int general_prio_credits,int high_prio_credits)326*f005ef32Sjsg static void gen8_set_l3sqc_credits(struct drm_i915_private *i915,
327*f005ef32Sjsg 				   int general_prio_credits,
328*f005ef32Sjsg 				   int high_prio_credits)
329*f005ef32Sjsg {
330*f005ef32Sjsg 	u32 misccpctl;
331*f005ef32Sjsg 	u32 val;
332*f005ef32Sjsg 
333*f005ef32Sjsg 	/* WaTempDisableDOPClkGating:bdw */
334*f005ef32Sjsg 	misccpctl = intel_uncore_rmw(&i915->uncore, GEN7_MISCCPCTL,
335*f005ef32Sjsg 				     GEN7_DOP_CLOCK_GATE_ENABLE, 0);
336*f005ef32Sjsg 
337*f005ef32Sjsg 	val = intel_gt_mcr_read_any(to_gt(i915), GEN8_L3SQCREG1);
338*f005ef32Sjsg 	val &= ~L3_PRIO_CREDITS_MASK;
339*f005ef32Sjsg 	val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
340*f005ef32Sjsg 	val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
341*f005ef32Sjsg 	intel_gt_mcr_multicast_write(to_gt(i915), GEN8_L3SQCREG1, val);
342*f005ef32Sjsg 
343*f005ef32Sjsg 	/*
344*f005ef32Sjsg 	 * Wait at least 100 clocks before re-enabling clock gating.
345*f005ef32Sjsg 	 * See the definition of L3SQCREG1 in BSpec.
346*f005ef32Sjsg 	 */
347*f005ef32Sjsg 	intel_gt_mcr_read_any(to_gt(i915), GEN8_L3SQCREG1);
348*f005ef32Sjsg 	udelay(1);
349*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, GEN7_MISCCPCTL, misccpctl);
350*f005ef32Sjsg }
351*f005ef32Sjsg 
icl_init_clock_gating(struct drm_i915_private * i915)352*f005ef32Sjsg static void icl_init_clock_gating(struct drm_i915_private *i915)
353*f005ef32Sjsg {
354*f005ef32Sjsg 	/* Wa_1409120013:icl,ehl */
355*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, ILK_DPFC_CHICKEN(INTEL_FBC_A),
356*f005ef32Sjsg 			   DPFC_CHICKEN_COMP_DUMMY_PIXEL);
357*f005ef32Sjsg 
358*f005ef32Sjsg 	/*Wa_14010594013:icl, ehl */
359*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN8_CHICKEN_DCPR_1,
360*f005ef32Sjsg 			 0, ICL_DELAY_PMRSP);
361*f005ef32Sjsg }
362*f005ef32Sjsg 
gen12lp_init_clock_gating(struct drm_i915_private * i915)363*f005ef32Sjsg static void gen12lp_init_clock_gating(struct drm_i915_private *i915)
364*f005ef32Sjsg {
365*f005ef32Sjsg 	/* Wa_1409120013 */
366*f005ef32Sjsg 	if (DISPLAY_VER(i915) == 12)
367*f005ef32Sjsg 		intel_uncore_write(&i915->uncore, ILK_DPFC_CHICKEN(INTEL_FBC_A),
368*f005ef32Sjsg 				   DPFC_CHICKEN_COMP_DUMMY_PIXEL);
369*f005ef32Sjsg 
370*f005ef32Sjsg 	/* Wa_14013723622:tgl,rkl,dg1,adl-s */
371*f005ef32Sjsg 	if (DISPLAY_VER(i915) == 12)
372*f005ef32Sjsg 		intel_uncore_rmw(&i915->uncore, CLKREQ_POLICY,
373*f005ef32Sjsg 				 CLKREQ_POLICY_MEM_UP_OVRD, 0);
374*f005ef32Sjsg }
375*f005ef32Sjsg 
adlp_init_clock_gating(struct drm_i915_private * i915)376*f005ef32Sjsg static void adlp_init_clock_gating(struct drm_i915_private *i915)
377*f005ef32Sjsg {
378*f005ef32Sjsg 	gen12lp_init_clock_gating(i915);
379*f005ef32Sjsg 
380*f005ef32Sjsg 	/* Wa_22011091694:adlp */
381*f005ef32Sjsg 	intel_de_rmw(i915, GEN9_CLKGATE_DIS_5, 0, DPCE_GATING_DIS);
382*f005ef32Sjsg 
383*f005ef32Sjsg 	/* Bspec/49189 Initialize Sequence */
384*f005ef32Sjsg 	intel_de_rmw(i915, GEN8_CHICKEN_DCPR_1, DDI_CLOCK_REG_ACCESS, 0);
385*f005ef32Sjsg }
386*f005ef32Sjsg 
xehpsdv_init_clock_gating(struct drm_i915_private * i915)387*f005ef32Sjsg static void xehpsdv_init_clock_gating(struct drm_i915_private *i915)
388*f005ef32Sjsg {
389*f005ef32Sjsg 	/* Wa_22010146351:xehpsdv */
390*f005ef32Sjsg 	if (IS_XEHPSDV_GRAPHICS_STEP(i915, STEP_A0, STEP_B0))
391*f005ef32Sjsg 		intel_uncore_rmw(&i915->uncore, XEHP_CLOCK_GATE_DIS, 0, SGR_DIS);
392*f005ef32Sjsg }
393*f005ef32Sjsg 
dg2_init_clock_gating(struct drm_i915_private * i915)394*f005ef32Sjsg static void dg2_init_clock_gating(struct drm_i915_private *i915)
395*f005ef32Sjsg {
396*f005ef32Sjsg 	/* Wa_22010954014:dg2 */
397*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, XEHP_CLOCK_GATE_DIS, 0,
398*f005ef32Sjsg 			 SGSI_SIDECLK_DIS);
399*f005ef32Sjsg }
400*f005ef32Sjsg 
pvc_init_clock_gating(struct drm_i915_private * i915)401*f005ef32Sjsg static void pvc_init_clock_gating(struct drm_i915_private *i915)
402*f005ef32Sjsg {
403*f005ef32Sjsg 	/* Wa_14012385139:pvc */
404*f005ef32Sjsg 	if (IS_PVC_BD_STEP(i915, STEP_A0, STEP_B0))
405*f005ef32Sjsg 		intel_uncore_rmw(&i915->uncore, XEHP_CLOCK_GATE_DIS, 0, SGR_DIS);
406*f005ef32Sjsg 
407*f005ef32Sjsg 	/* Wa_22010954014:pvc */
408*f005ef32Sjsg 	if (IS_PVC_BD_STEP(i915, STEP_A0, STEP_B0))
409*f005ef32Sjsg 		intel_uncore_rmw(&i915->uncore, XEHP_CLOCK_GATE_DIS, 0, SGSI_SIDECLK_DIS);
410*f005ef32Sjsg }
411*f005ef32Sjsg 
cnp_init_clock_gating(struct drm_i915_private * i915)412*f005ef32Sjsg static void cnp_init_clock_gating(struct drm_i915_private *i915)
413*f005ef32Sjsg {
414*f005ef32Sjsg 	if (!HAS_PCH_CNP(i915))
415*f005ef32Sjsg 		return;
416*f005ef32Sjsg 
417*f005ef32Sjsg 	/* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
418*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, SOUTH_DSPCLK_GATE_D, 0, CNP_PWM_CGE_GATING_DISABLE);
419*f005ef32Sjsg }
420*f005ef32Sjsg 
cfl_init_clock_gating(struct drm_i915_private * i915)421*f005ef32Sjsg static void cfl_init_clock_gating(struct drm_i915_private *i915)
422*f005ef32Sjsg {
423*f005ef32Sjsg 	cnp_init_clock_gating(i915);
424*f005ef32Sjsg 	gen9_init_clock_gating(i915);
425*f005ef32Sjsg 
426*f005ef32Sjsg 	/* WAC6entrylatency:cfl */
427*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, FBC_LLC_READ_CTRL, 0, FBC_LLC_FULLY_OPEN);
428*f005ef32Sjsg 
429*f005ef32Sjsg 	/*
430*f005ef32Sjsg 	 * WaFbcTurnOffFbcWatermark:cfl
431*f005ef32Sjsg 	 * Display WA #0562: cfl
432*f005ef32Sjsg 	 */
433*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, DISP_ARB_CTL, 0, DISP_FBC_WM_DIS);
434*f005ef32Sjsg 
435*f005ef32Sjsg 	/*
436*f005ef32Sjsg 	 * WaFbcNukeOnHostModify:cfl
437*f005ef32Sjsg 	 * Display WA #0873: cfl
438*f005ef32Sjsg 	 */
439*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, ILK_DPFC_CHICKEN(INTEL_FBC_A),
440*f005ef32Sjsg 			 0, DPFC_NUKE_ON_ANY_MODIFICATION);
441*f005ef32Sjsg }
442*f005ef32Sjsg 
kbl_init_clock_gating(struct drm_i915_private * i915)443*f005ef32Sjsg static void kbl_init_clock_gating(struct drm_i915_private *i915)
444*f005ef32Sjsg {
445*f005ef32Sjsg 	gen9_init_clock_gating(i915);
446*f005ef32Sjsg 
447*f005ef32Sjsg 	/* WAC6entrylatency:kbl */
448*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, FBC_LLC_READ_CTRL, 0, FBC_LLC_FULLY_OPEN);
449*f005ef32Sjsg 
450*f005ef32Sjsg 	/* WaDisableSDEUnitClockGating:kbl */
451*f005ef32Sjsg 	if (IS_KABYLAKE(i915) && IS_GRAPHICS_STEP(i915, 0, STEP_C0))
452*f005ef32Sjsg 		intel_uncore_rmw(&i915->uncore, GEN8_UCGCTL6,
453*f005ef32Sjsg 				 0, GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
454*f005ef32Sjsg 
455*f005ef32Sjsg 	/* WaDisableGamClockGating:kbl */
456*f005ef32Sjsg 	if (IS_KABYLAKE(i915) && IS_GRAPHICS_STEP(i915, 0, STEP_C0))
457*f005ef32Sjsg 		intel_uncore_rmw(&i915->uncore, GEN6_UCGCTL1,
458*f005ef32Sjsg 				 0, GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
459*f005ef32Sjsg 
460*f005ef32Sjsg 	/*
461*f005ef32Sjsg 	 * WaFbcTurnOffFbcWatermark:kbl
462*f005ef32Sjsg 	 * Display WA #0562: kbl
463*f005ef32Sjsg 	 */
464*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, DISP_ARB_CTL, 0, DISP_FBC_WM_DIS);
465*f005ef32Sjsg 
466*f005ef32Sjsg 	/*
467*f005ef32Sjsg 	 * WaFbcNukeOnHostModify:kbl
468*f005ef32Sjsg 	 * Display WA #0873: kbl
469*f005ef32Sjsg 	 */
470*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, ILK_DPFC_CHICKEN(INTEL_FBC_A),
471*f005ef32Sjsg 			 0, DPFC_NUKE_ON_ANY_MODIFICATION);
472*f005ef32Sjsg }
473*f005ef32Sjsg 
skl_init_clock_gating(struct drm_i915_private * i915)474*f005ef32Sjsg static void skl_init_clock_gating(struct drm_i915_private *i915)
475*f005ef32Sjsg {
476*f005ef32Sjsg 	gen9_init_clock_gating(i915);
477*f005ef32Sjsg 
478*f005ef32Sjsg 	/* WaDisableDopClockGating:skl */
479*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN7_MISCCPCTL,
480*f005ef32Sjsg 			 GEN7_DOP_CLOCK_GATE_ENABLE, 0);
481*f005ef32Sjsg 
482*f005ef32Sjsg 	/* WAC6entrylatency:skl */
483*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, FBC_LLC_READ_CTRL, 0, FBC_LLC_FULLY_OPEN);
484*f005ef32Sjsg 
485*f005ef32Sjsg 	/*
486*f005ef32Sjsg 	 * WaFbcTurnOffFbcWatermark:skl
487*f005ef32Sjsg 	 * Display WA #0562: skl
488*f005ef32Sjsg 	 */
489*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, DISP_ARB_CTL, 0, DISP_FBC_WM_DIS);
490*f005ef32Sjsg 
491*f005ef32Sjsg 	/*
492*f005ef32Sjsg 	 * WaFbcNukeOnHostModify:skl
493*f005ef32Sjsg 	 * Display WA #0873: skl
494*f005ef32Sjsg 	 */
495*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, ILK_DPFC_CHICKEN(INTEL_FBC_A),
496*f005ef32Sjsg 			 0, DPFC_NUKE_ON_ANY_MODIFICATION);
497*f005ef32Sjsg 
498*f005ef32Sjsg 	/*
499*f005ef32Sjsg 	 * WaFbcHighMemBwCorruptionAvoidance:skl
500*f005ef32Sjsg 	 * Display WA #0883: skl
501*f005ef32Sjsg 	 */
502*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, ILK_DPFC_CHICKEN(INTEL_FBC_A), 0, DPFC_DISABLE_DUMMY0);
503*f005ef32Sjsg }
504*f005ef32Sjsg 
bdw_init_clock_gating(struct drm_i915_private * i915)505*f005ef32Sjsg static void bdw_init_clock_gating(struct drm_i915_private *i915)
506*f005ef32Sjsg {
507*f005ef32Sjsg 	enum pipe pipe;
508*f005ef32Sjsg 
509*f005ef32Sjsg 	/* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
510*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, CHICKEN_PIPESL_1(PIPE_A), 0, HSW_FBCQ_DIS);
511*f005ef32Sjsg 
512*f005ef32Sjsg 	/* WaSwitchSolVfFArbitrationPriority:bdw */
513*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GAM_ECOCHK, 0, HSW_ECOCHK_ARB_PRIO_SOL);
514*f005ef32Sjsg 
515*f005ef32Sjsg 	/* WaPsrDPAMaskVBlankInSRD:bdw */
516*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, CHICKEN_PAR1_1, 0, HSW_MASK_VBL_TO_PIPE_IN_SRD);
517*f005ef32Sjsg 
518*f005ef32Sjsg 	for_each_pipe(i915, pipe) {
519*f005ef32Sjsg 		/* WaPsrDPRSUnmaskVBlankInSRD:bdw */
520*f005ef32Sjsg 		intel_uncore_rmw(&i915->uncore, CHICKEN_PIPESL_1(pipe),
521*f005ef32Sjsg 				 0, BDW_UNMASK_VBL_TO_REGS_IN_SRD);
522*f005ef32Sjsg 	}
523*f005ef32Sjsg 
524*f005ef32Sjsg 	/* WaVSRefCountFullforceMissDisable:bdw */
525*f005ef32Sjsg 	/* WaDSRefCountFullforceMissDisable:bdw */
526*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN7_FF_THREAD_MODE,
527*f005ef32Sjsg 			 GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME, 0);
528*f005ef32Sjsg 
529*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, RING_PSMI_CTL(RENDER_RING_BASE),
530*f005ef32Sjsg 			   _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
531*f005ef32Sjsg 
532*f005ef32Sjsg 	/* WaDisableSDEUnitClockGating:bdw */
533*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN8_UCGCTL6, 0, GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
534*f005ef32Sjsg 
535*f005ef32Sjsg 	/* WaProgramL3SqcReg1Default:bdw */
536*f005ef32Sjsg 	gen8_set_l3sqc_credits(i915, 30, 2);
537*f005ef32Sjsg 
538*f005ef32Sjsg 	/* WaKVMNotificationOnConfigChange:bdw */
539*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, CHICKEN_PAR2_1,
540*f005ef32Sjsg 			 0, KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
541*f005ef32Sjsg 
542*f005ef32Sjsg 	lpt_init_clock_gating(i915);
543*f005ef32Sjsg 
544*f005ef32Sjsg 	/* WaDisableDopClockGating:bdw
545*f005ef32Sjsg 	 *
546*f005ef32Sjsg 	 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
547*f005ef32Sjsg 	 * clock gating.
548*f005ef32Sjsg 	 */
549*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN6_UCGCTL1, 0, GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
550*f005ef32Sjsg }
551*f005ef32Sjsg 
hsw_init_clock_gating(struct drm_i915_private * i915)552*f005ef32Sjsg static void hsw_init_clock_gating(struct drm_i915_private *i915)
553*f005ef32Sjsg {
554*f005ef32Sjsg 	enum pipe pipe;
555*f005ef32Sjsg 
556*f005ef32Sjsg 	/* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
557*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, CHICKEN_PIPESL_1(PIPE_A), 0, HSW_FBCQ_DIS);
558*f005ef32Sjsg 
559*f005ef32Sjsg 	/* WaPsrDPAMaskVBlankInSRD:hsw */
560*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, CHICKEN_PAR1_1, 0, HSW_MASK_VBL_TO_PIPE_IN_SRD);
561*f005ef32Sjsg 
562*f005ef32Sjsg 	for_each_pipe(i915, pipe) {
563*f005ef32Sjsg 		/* WaPsrDPRSUnmaskVBlankInSRD:hsw */
564*f005ef32Sjsg 		intel_uncore_rmw(&i915->uncore, CHICKEN_PIPESL_1(pipe),
565*f005ef32Sjsg 				 0, HSW_UNMASK_VBL_TO_REGS_IN_SRD);
566*f005ef32Sjsg 	}
567*f005ef32Sjsg 
568*f005ef32Sjsg 	/* This is required by WaCatErrorRejectionIssue:hsw */
569*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
570*f005ef32Sjsg 			 0, GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
571*f005ef32Sjsg 
572*f005ef32Sjsg 	/* WaSwitchSolVfFArbitrationPriority:hsw */
573*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GAM_ECOCHK, 0, HSW_ECOCHK_ARB_PRIO_SOL);
574*f005ef32Sjsg 
575*f005ef32Sjsg 	lpt_init_clock_gating(i915);
576*f005ef32Sjsg }
577*f005ef32Sjsg 
ivb_init_clock_gating(struct drm_i915_private * i915)578*f005ef32Sjsg static void ivb_init_clock_gating(struct drm_i915_private *i915)
579*f005ef32Sjsg {
580*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
581*f005ef32Sjsg 
582*f005ef32Sjsg 	/* WaFbcAsynchFlipDisableFbcQueue:ivb */
583*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, ILK_DISPLAY_CHICKEN1, 0, ILK_FBCQ_DIS);
584*f005ef32Sjsg 
585*f005ef32Sjsg 	/* WaDisableBackToBackFlipFix:ivb */
586*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, IVB_CHICKEN3,
587*f005ef32Sjsg 			   CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
588*f005ef32Sjsg 			   CHICKEN3_DGMG_DONE_FIX_DISABLE);
589*f005ef32Sjsg 
590*f005ef32Sjsg 	if (IS_IVB_GT1(i915))
591*f005ef32Sjsg 		intel_uncore_write(&i915->uncore, GEN7_ROW_CHICKEN2,
592*f005ef32Sjsg 				   _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
593*f005ef32Sjsg 	else {
594*f005ef32Sjsg 		/* must write both registers */
595*f005ef32Sjsg 		intel_uncore_write(&i915->uncore, GEN7_ROW_CHICKEN2,
596*f005ef32Sjsg 				   _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
597*f005ef32Sjsg 		intel_uncore_write(&i915->uncore, GEN7_ROW_CHICKEN2_GT2,
598*f005ef32Sjsg 				   _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
599*f005ef32Sjsg 	}
600*f005ef32Sjsg 
601*f005ef32Sjsg 	/*
602*f005ef32Sjsg 	 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
603*f005ef32Sjsg 	 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
604*f005ef32Sjsg 	 */
605*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, GEN6_UCGCTL2,
606*f005ef32Sjsg 			   GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
607*f005ef32Sjsg 
608*f005ef32Sjsg 	/* This is required by WaCatErrorRejectionIssue:ivb */
609*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
610*f005ef32Sjsg 			 0, GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
611*f005ef32Sjsg 
612*f005ef32Sjsg 	g4x_disable_trickle_feed(i915);
613*f005ef32Sjsg 
614*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN6_MBCUNIT_SNPCR, GEN6_MBC_SNPCR_MASK,
615*f005ef32Sjsg 			 GEN6_MBC_SNPCR_MED);
616*f005ef32Sjsg 
617*f005ef32Sjsg 	if (!HAS_PCH_NOP(i915))
618*f005ef32Sjsg 		cpt_init_clock_gating(i915);
619*f005ef32Sjsg 
620*f005ef32Sjsg 	gen6_check_mch_setup(i915);
621*f005ef32Sjsg }
622*f005ef32Sjsg 
vlv_init_clock_gating(struct drm_i915_private * i915)623*f005ef32Sjsg static void vlv_init_clock_gating(struct drm_i915_private *i915)
624*f005ef32Sjsg {
625*f005ef32Sjsg 	/* WaDisableBackToBackFlipFix:vlv */
626*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, IVB_CHICKEN3,
627*f005ef32Sjsg 			   CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
628*f005ef32Sjsg 			   CHICKEN3_DGMG_DONE_FIX_DISABLE);
629*f005ef32Sjsg 
630*f005ef32Sjsg 	/* WaDisableDopClockGating:vlv */
631*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, GEN7_ROW_CHICKEN2,
632*f005ef32Sjsg 			   _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
633*f005ef32Sjsg 
634*f005ef32Sjsg 	/* This is required by WaCatErrorRejectionIssue:vlv */
635*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
636*f005ef32Sjsg 			 0, GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
637*f005ef32Sjsg 
638*f005ef32Sjsg 	/*
639*f005ef32Sjsg 	 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
640*f005ef32Sjsg 	 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
641*f005ef32Sjsg 	 */
642*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, GEN6_UCGCTL2,
643*f005ef32Sjsg 			   GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
644*f005ef32Sjsg 
645*f005ef32Sjsg 	/* WaDisableL3Bank2xClockGate:vlv
646*f005ef32Sjsg 	 * Disabling L3 clock gating- MMIO 940c[25] = 1
647*f005ef32Sjsg 	 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
648*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN7_UCGCTL4, 0, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
649*f005ef32Sjsg 
650*f005ef32Sjsg 	/*
651*f005ef32Sjsg 	 * WaDisableVLVClockGating_VBIIssue:vlv
652*f005ef32Sjsg 	 * Disable clock gating on th GCFG unit to prevent a delay
653*f005ef32Sjsg 	 * in the reporting of vblank events.
654*f005ef32Sjsg 	 */
655*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
656*f005ef32Sjsg }
657*f005ef32Sjsg 
chv_init_clock_gating(struct drm_i915_private * i915)658*f005ef32Sjsg static void chv_init_clock_gating(struct drm_i915_private *i915)
659*f005ef32Sjsg {
660*f005ef32Sjsg 	/* WaVSRefCountFullforceMissDisable:chv */
661*f005ef32Sjsg 	/* WaDSRefCountFullforceMissDisable:chv */
662*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN7_FF_THREAD_MODE,
663*f005ef32Sjsg 			 GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME, 0);
664*f005ef32Sjsg 
665*f005ef32Sjsg 	/* WaDisableSemaphoreAndSyncFlipWait:chv */
666*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, RING_PSMI_CTL(RENDER_RING_BASE),
667*f005ef32Sjsg 			   _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
668*f005ef32Sjsg 
669*f005ef32Sjsg 	/* WaDisableCSUnitClockGating:chv */
670*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN6_UCGCTL1, 0, GEN6_CSUNIT_CLOCK_GATE_DISABLE);
671*f005ef32Sjsg 
672*f005ef32Sjsg 	/* WaDisableSDEUnitClockGating:chv */
673*f005ef32Sjsg 	intel_uncore_rmw(&i915->uncore, GEN8_UCGCTL6, 0, GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
674*f005ef32Sjsg 
675*f005ef32Sjsg 	/*
676*f005ef32Sjsg 	 * WaProgramL3SqcReg1Default:chv
677*f005ef32Sjsg 	 * See gfxspecs/Related Documents/Performance Guide/
678*f005ef32Sjsg 	 * LSQC Setting Recommendations.
679*f005ef32Sjsg 	 */
680*f005ef32Sjsg 	gen8_set_l3sqc_credits(i915, 38, 2);
681*f005ef32Sjsg }
682*f005ef32Sjsg 
g4x_init_clock_gating(struct drm_i915_private * i915)683*f005ef32Sjsg static void g4x_init_clock_gating(struct drm_i915_private *i915)
684*f005ef32Sjsg {
685*f005ef32Sjsg 	u32 dspclk_gate;
686*f005ef32Sjsg 
687*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, RENCLK_GATE_D1, 0);
688*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
689*f005ef32Sjsg 			   GS_UNIT_CLOCK_GATE_DISABLE |
690*f005ef32Sjsg 			   CL_UNIT_CLOCK_GATE_DISABLE);
691*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, RAMCLK_GATE_D, 0);
692*f005ef32Sjsg 	dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
693*f005ef32Sjsg 		OVRUNIT_CLOCK_GATE_DISABLE |
694*f005ef32Sjsg 		OVCUNIT_CLOCK_GATE_DISABLE;
695*f005ef32Sjsg 	if (IS_GM45(i915))
696*f005ef32Sjsg 		dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
697*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, DSPCLK_GATE_D(i915), dspclk_gate);
698*f005ef32Sjsg 
699*f005ef32Sjsg 	g4x_disable_trickle_feed(i915);
700*f005ef32Sjsg }
701*f005ef32Sjsg 
i965gm_init_clock_gating(struct drm_i915_private * i915)702*f005ef32Sjsg static void i965gm_init_clock_gating(struct drm_i915_private *i915)
703*f005ef32Sjsg {
704*f005ef32Sjsg 	struct intel_uncore *uncore = &i915->uncore;
705*f005ef32Sjsg 
706*f005ef32Sjsg 	intel_uncore_write(uncore, RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
707*f005ef32Sjsg 	intel_uncore_write(uncore, RENCLK_GATE_D2, 0);
708*f005ef32Sjsg 	intel_uncore_write(uncore, DSPCLK_GATE_D(i915), 0);
709*f005ef32Sjsg 	intel_uncore_write(uncore, RAMCLK_GATE_D, 0);
710*f005ef32Sjsg 	intel_uncore_write16(uncore, DEUC, 0);
711*f005ef32Sjsg 	intel_uncore_write(uncore,
712*f005ef32Sjsg 			   MI_ARB_STATE,
713*f005ef32Sjsg 			   _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
714*f005ef32Sjsg }
715*f005ef32Sjsg 
i965g_init_clock_gating(struct drm_i915_private * i915)716*f005ef32Sjsg static void i965g_init_clock_gating(struct drm_i915_private *i915)
717*f005ef32Sjsg {
718*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
719*f005ef32Sjsg 			   I965_RCC_CLOCK_GATE_DISABLE |
720*f005ef32Sjsg 			   I965_RCPB_CLOCK_GATE_DISABLE |
721*f005ef32Sjsg 			   I965_ISC_CLOCK_GATE_DISABLE |
722*f005ef32Sjsg 			   I965_FBC_CLOCK_GATE_DISABLE);
723*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, RENCLK_GATE_D2, 0);
724*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, MI_ARB_STATE,
725*f005ef32Sjsg 			   _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
726*f005ef32Sjsg }
727*f005ef32Sjsg 
gen3_init_clock_gating(struct drm_i915_private * i915)728*f005ef32Sjsg static void gen3_init_clock_gating(struct drm_i915_private *i915)
729*f005ef32Sjsg {
730*f005ef32Sjsg 	u32 dstate = intel_uncore_read(&i915->uncore, D_STATE);
731*f005ef32Sjsg 
732*f005ef32Sjsg 	dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
733*f005ef32Sjsg 		DSTATE_DOT_CLOCK_GATING;
734*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, D_STATE, dstate);
735*f005ef32Sjsg 
736*f005ef32Sjsg 	if (IS_PINEVIEW(i915))
737*f005ef32Sjsg 		intel_uncore_write(&i915->uncore, ECOSKPD(RENDER_RING_BASE),
738*f005ef32Sjsg 				   _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
739*f005ef32Sjsg 
740*f005ef32Sjsg 	/* IIR "flip pending" means done if this bit is set */
741*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, ECOSKPD(RENDER_RING_BASE),
742*f005ef32Sjsg 			   _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
743*f005ef32Sjsg 
744*f005ef32Sjsg 	/* interrupts should cause a wake up from C3 */
745*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
746*f005ef32Sjsg 
747*f005ef32Sjsg 	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
748*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, MI_ARB_STATE,
749*f005ef32Sjsg 			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
750*f005ef32Sjsg 
751*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, MI_ARB_STATE,
752*f005ef32Sjsg 			   _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
753*f005ef32Sjsg }
754*f005ef32Sjsg 
i85x_init_clock_gating(struct drm_i915_private * i915)755*f005ef32Sjsg static void i85x_init_clock_gating(struct drm_i915_private *i915)
756*f005ef32Sjsg {
757*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
758*f005ef32Sjsg 
759*f005ef32Sjsg 	/* interrupts should cause a wake up from C3 */
760*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
761*f005ef32Sjsg 			   _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
762*f005ef32Sjsg 
763*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, MEM_MODE,
764*f005ef32Sjsg 			   _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
765*f005ef32Sjsg 
766*f005ef32Sjsg 	/*
767*f005ef32Sjsg 	 * Have FBC ignore 3D activity since we use software
768*f005ef32Sjsg 	 * render tracking, and otherwise a pure 3D workload
769*f005ef32Sjsg 	 * (even if it just renders a single frame and then does
770*f005ef32Sjsg 	 * abosultely nothing) would not allow FBC to recompress
771*f005ef32Sjsg 	 * until a 2D blit occurs.
772*f005ef32Sjsg 	 */
773*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, SCPD0,
774*f005ef32Sjsg 			   _MASKED_BIT_ENABLE(SCPD_FBC_IGNORE_3D));
775*f005ef32Sjsg }
776*f005ef32Sjsg 
i830_init_clock_gating(struct drm_i915_private * i915)777*f005ef32Sjsg static void i830_init_clock_gating(struct drm_i915_private *i915)
778*f005ef32Sjsg {
779*f005ef32Sjsg 	intel_uncore_write(&i915->uncore, MEM_MODE,
780*f005ef32Sjsg 			   _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
781*f005ef32Sjsg 			   _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
782*f005ef32Sjsg }
783*f005ef32Sjsg 
intel_clock_gating_init(struct drm_i915_private * i915)784*f005ef32Sjsg void intel_clock_gating_init(struct drm_i915_private *i915)
785*f005ef32Sjsg {
786*f005ef32Sjsg 	i915->clock_gating_funcs->init_clock_gating(i915);
787*f005ef32Sjsg }
788*f005ef32Sjsg 
nop_init_clock_gating(struct drm_i915_private * i915)789*f005ef32Sjsg static void nop_init_clock_gating(struct drm_i915_private *i915)
790*f005ef32Sjsg {
791*f005ef32Sjsg 	drm_dbg_kms(&i915->drm,
792*f005ef32Sjsg 		    "No clock gating settings or workarounds applied.\n");
793*f005ef32Sjsg }
794*f005ef32Sjsg 
795*f005ef32Sjsg #define CG_FUNCS(platform)						\
796*f005ef32Sjsg static const struct drm_i915_clock_gating_funcs platform##_clock_gating_funcs = { \
797*f005ef32Sjsg 	.init_clock_gating = platform##_init_clock_gating,		\
798*f005ef32Sjsg }
799*f005ef32Sjsg 
800*f005ef32Sjsg CG_FUNCS(pvc);
801*f005ef32Sjsg CG_FUNCS(dg2);
802*f005ef32Sjsg CG_FUNCS(xehpsdv);
803*f005ef32Sjsg CG_FUNCS(adlp);
804*f005ef32Sjsg CG_FUNCS(gen12lp);
805*f005ef32Sjsg CG_FUNCS(icl);
806*f005ef32Sjsg CG_FUNCS(cfl);
807*f005ef32Sjsg CG_FUNCS(skl);
808*f005ef32Sjsg CG_FUNCS(kbl);
809*f005ef32Sjsg CG_FUNCS(bxt);
810*f005ef32Sjsg CG_FUNCS(glk);
811*f005ef32Sjsg CG_FUNCS(bdw);
812*f005ef32Sjsg CG_FUNCS(chv);
813*f005ef32Sjsg CG_FUNCS(hsw);
814*f005ef32Sjsg CG_FUNCS(ivb);
815*f005ef32Sjsg CG_FUNCS(vlv);
816*f005ef32Sjsg CG_FUNCS(gen6);
817*f005ef32Sjsg CG_FUNCS(ilk);
818*f005ef32Sjsg CG_FUNCS(g4x);
819*f005ef32Sjsg CG_FUNCS(i965gm);
820*f005ef32Sjsg CG_FUNCS(i965g);
821*f005ef32Sjsg CG_FUNCS(gen3);
822*f005ef32Sjsg CG_FUNCS(i85x);
823*f005ef32Sjsg CG_FUNCS(i830);
824*f005ef32Sjsg CG_FUNCS(nop);
825*f005ef32Sjsg #undef CG_FUNCS
826*f005ef32Sjsg 
827*f005ef32Sjsg /**
828*f005ef32Sjsg  * intel_clock_gating_hooks_init - setup the clock gating hooks
829*f005ef32Sjsg  * @i915: device private
830*f005ef32Sjsg  *
831*f005ef32Sjsg  * Setup the hooks that configure which clocks of a given platform can be
832*f005ef32Sjsg  * gated and also apply various GT and display specific workarounds for these
833*f005ef32Sjsg  * platforms. Note that some GT specific workarounds are applied separately
834*f005ef32Sjsg  * when GPU contexts or batchbuffers start their execution.
835*f005ef32Sjsg  */
intel_clock_gating_hooks_init(struct drm_i915_private * i915)836*f005ef32Sjsg void intel_clock_gating_hooks_init(struct drm_i915_private *i915)
837*f005ef32Sjsg {
838*f005ef32Sjsg 	if (IS_METEORLAKE(i915))
839*f005ef32Sjsg 		i915->clock_gating_funcs = &nop_clock_gating_funcs;
840*f005ef32Sjsg 	else if (IS_PONTEVECCHIO(i915))
841*f005ef32Sjsg 		i915->clock_gating_funcs = &pvc_clock_gating_funcs;
842*f005ef32Sjsg 	else if (IS_DG2(i915))
843*f005ef32Sjsg 		i915->clock_gating_funcs = &dg2_clock_gating_funcs;
844*f005ef32Sjsg 	else if (IS_XEHPSDV(i915))
845*f005ef32Sjsg 		i915->clock_gating_funcs = &xehpsdv_clock_gating_funcs;
846*f005ef32Sjsg 	else if (IS_ALDERLAKE_P(i915))
847*f005ef32Sjsg 		i915->clock_gating_funcs = &adlp_clock_gating_funcs;
848*f005ef32Sjsg 	else if (GRAPHICS_VER(i915) == 12)
849*f005ef32Sjsg 		i915->clock_gating_funcs = &gen12lp_clock_gating_funcs;
850*f005ef32Sjsg 	else if (GRAPHICS_VER(i915) == 11)
851*f005ef32Sjsg 		i915->clock_gating_funcs = &icl_clock_gating_funcs;
852*f005ef32Sjsg 	else if (IS_COFFEELAKE(i915) || IS_COMETLAKE(i915))
853*f005ef32Sjsg 		i915->clock_gating_funcs = &cfl_clock_gating_funcs;
854*f005ef32Sjsg 	else if (IS_SKYLAKE(i915))
855*f005ef32Sjsg 		i915->clock_gating_funcs = &skl_clock_gating_funcs;
856*f005ef32Sjsg 	else if (IS_KABYLAKE(i915))
857*f005ef32Sjsg 		i915->clock_gating_funcs = &kbl_clock_gating_funcs;
858*f005ef32Sjsg 	else if (IS_BROXTON(i915))
859*f005ef32Sjsg 		i915->clock_gating_funcs = &bxt_clock_gating_funcs;
860*f005ef32Sjsg 	else if (IS_GEMINILAKE(i915))
861*f005ef32Sjsg 		i915->clock_gating_funcs = &glk_clock_gating_funcs;
862*f005ef32Sjsg 	else if (IS_BROADWELL(i915))
863*f005ef32Sjsg 		i915->clock_gating_funcs = &bdw_clock_gating_funcs;
864*f005ef32Sjsg 	else if (IS_CHERRYVIEW(i915))
865*f005ef32Sjsg 		i915->clock_gating_funcs = &chv_clock_gating_funcs;
866*f005ef32Sjsg 	else if (IS_HASWELL(i915))
867*f005ef32Sjsg 		i915->clock_gating_funcs = &hsw_clock_gating_funcs;
868*f005ef32Sjsg 	else if (IS_IVYBRIDGE(i915))
869*f005ef32Sjsg 		i915->clock_gating_funcs = &ivb_clock_gating_funcs;
870*f005ef32Sjsg 	else if (IS_VALLEYVIEW(i915))
871*f005ef32Sjsg 		i915->clock_gating_funcs = &vlv_clock_gating_funcs;
872*f005ef32Sjsg 	else if (GRAPHICS_VER(i915) == 6)
873*f005ef32Sjsg 		i915->clock_gating_funcs = &gen6_clock_gating_funcs;
874*f005ef32Sjsg 	else if (GRAPHICS_VER(i915) == 5)
875*f005ef32Sjsg 		i915->clock_gating_funcs = &ilk_clock_gating_funcs;
876*f005ef32Sjsg 	else if (IS_G4X(i915))
877*f005ef32Sjsg 		i915->clock_gating_funcs = &g4x_clock_gating_funcs;
878*f005ef32Sjsg 	else if (IS_I965GM(i915))
879*f005ef32Sjsg 		i915->clock_gating_funcs = &i965gm_clock_gating_funcs;
880*f005ef32Sjsg 	else if (IS_I965G(i915))
881*f005ef32Sjsg 		i915->clock_gating_funcs = &i965g_clock_gating_funcs;
882*f005ef32Sjsg 	else if (GRAPHICS_VER(i915) == 3)
883*f005ef32Sjsg 		i915->clock_gating_funcs = &gen3_clock_gating_funcs;
884*f005ef32Sjsg 	else if (IS_I85X(i915) || IS_I865G(i915))
885*f005ef32Sjsg 		i915->clock_gating_funcs = &i85x_clock_gating_funcs;
886*f005ef32Sjsg 	else if (GRAPHICS_VER(i915) == 2)
887*f005ef32Sjsg 		i915->clock_gating_funcs = &i830_clock_gating_funcs;
888*f005ef32Sjsg 	else {
889*f005ef32Sjsg 		MISSING_CASE(INTEL_DEVID(i915));
890*f005ef32Sjsg 		i915->clock_gating_funcs = &nop_clock_gating_funcs;
891*f005ef32Sjsg 	}
892*f005ef32Sjsg }
893