xref: /openbsd/sys/dev/pci/drm/radeon/r600_reg.h (revision c349dbc7)
11099013bSjsg /*
21099013bSjsg  * Copyright 2008 Advanced Micro Devices, Inc.
31099013bSjsg  * Copyright 2008 Red Hat Inc.
41099013bSjsg  * Copyright 2009 Jerome Glisse.
51099013bSjsg  *
61099013bSjsg  * Permission is hereby granted, free of charge, to any person obtaining a
71099013bSjsg  * copy of this software and associated documentation files (the "Software"),
81099013bSjsg  * to deal in the Software without restriction, including without limitation
91099013bSjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
101099013bSjsg  * and/or sell copies of the Software, and to permit persons to whom the
111099013bSjsg  * Software is furnished to do so, subject to the following conditions:
121099013bSjsg  *
131099013bSjsg  * The above copyright notice and this permission notice shall be included in
141099013bSjsg  * all copies or substantial portions of the Software.
151099013bSjsg  *
161099013bSjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
171099013bSjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
181099013bSjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
191099013bSjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
201099013bSjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
211099013bSjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
221099013bSjsg  * OTHER DEALINGS IN THE SOFTWARE.
231099013bSjsg  *
241099013bSjsg  * Authors: Dave Airlie
251099013bSjsg  *          Alex Deucher
261099013bSjsg  *          Jerome Glisse
271099013bSjsg  */
281099013bSjsg #ifndef __R600_REG_H__
291099013bSjsg #define __R600_REG_H__
301099013bSjsg 
311099013bSjsg #define R600_PCIE_PORT_INDEX                0x0038
321099013bSjsg #define R600_PCIE_PORT_DATA                 0x003c
331099013bSjsg 
347ccd5a2cSjsg #define R600_RCU_INDEX                      0x0100
357ccd5a2cSjsg #define R600_RCU_DATA                       0x0104
367ccd5a2cSjsg 
377ccd5a2cSjsg #define R600_UVD_CTX_INDEX                  0xf4a0
387ccd5a2cSjsg #define R600_UVD_CTX_DATA                   0xf4a4
397ccd5a2cSjsg 
401099013bSjsg #define R600_MC_VM_FB_LOCATION			0x2180
411099013bSjsg #define		R600_MC_FB_BASE_MASK			0x0000FFFF
421099013bSjsg #define		R600_MC_FB_BASE_SHIFT			0
431099013bSjsg #define		R600_MC_FB_TOP_MASK			0xFFFF0000
441099013bSjsg #define		R600_MC_FB_TOP_SHIFT			16
451099013bSjsg #define R600_MC_VM_AGP_TOP			0x2184
461099013bSjsg #define		R600_MC_AGP_TOP_MASK			0x0003FFFF
471099013bSjsg #define		R600_MC_AGP_TOP_SHIFT			0
481099013bSjsg #define R600_MC_VM_AGP_BOT			0x2188
491099013bSjsg #define		R600_MC_AGP_BOT_MASK			0x0003FFFF
501099013bSjsg #define		R600_MC_AGP_BOT_SHIFT			0
511099013bSjsg #define R600_MC_VM_AGP_BASE			0x218c
521099013bSjsg #define R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR	0x2190
531099013bSjsg #define		R600_LOGICAL_PAGE_NUMBER_MASK		0x000FFFFF
541099013bSjsg #define		R600_LOGICAL_PAGE_NUMBER_SHIFT		0
551099013bSjsg #define R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR	0x2194
561099013bSjsg #define R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR	0x2198
571099013bSjsg 
581099013bSjsg #define R700_MC_VM_FB_LOCATION			0x2024
591099013bSjsg #define		R700_MC_FB_BASE_MASK			0x0000FFFF
601099013bSjsg #define		R700_MC_FB_BASE_SHIFT			0
611099013bSjsg #define		R700_MC_FB_TOP_MASK			0xFFFF0000
621099013bSjsg #define		R700_MC_FB_TOP_SHIFT			16
631099013bSjsg #define R700_MC_VM_AGP_TOP			0x2028
641099013bSjsg #define		R700_MC_AGP_TOP_MASK			0x0003FFFF
651099013bSjsg #define		R700_MC_AGP_TOP_SHIFT			0
661099013bSjsg #define R700_MC_VM_AGP_BOT			0x202c
671099013bSjsg #define		R700_MC_AGP_BOT_MASK			0x0003FFFF
681099013bSjsg #define		R700_MC_AGP_BOT_SHIFT			0
691099013bSjsg #define R700_MC_VM_AGP_BASE			0x2030
701099013bSjsg #define R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR	0x2034
711099013bSjsg #define		R700_LOGICAL_PAGE_NUMBER_MASK		0x000FFFFF
721099013bSjsg #define		R700_LOGICAL_PAGE_NUMBER_SHIFT		0
731099013bSjsg #define R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR	0x2038
741099013bSjsg #define R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR	0x203c
751099013bSjsg 
761099013bSjsg #define R600_RAMCFG				       0x2408
771099013bSjsg #       define R600_CHANSIZE                           (1 << 7)
781099013bSjsg #       define R600_CHANSIZE_OVERRIDE                  (1 << 10)
791099013bSjsg 
801099013bSjsg 
811099013bSjsg #define R600_GENERAL_PWRMGT                                        0x618
821099013bSjsg #	define R600_OPEN_DRAIN_PADS				   (1 << 11)
831099013bSjsg 
841099013bSjsg #define R600_LOWER_GPIO_ENABLE                                     0x710
851099013bSjsg #define R600_CTXSW_VID_LOWER_GPIO_CNTL                             0x718
861099013bSjsg #define R600_HIGH_VID_LOWER_GPIO_CNTL                              0x71c
871099013bSjsg #define R600_MEDIUM_VID_LOWER_GPIO_CNTL                            0x720
881099013bSjsg #define R600_LOW_VID_LOWER_GPIO_CNTL                               0x724
891099013bSjsg 
901099013bSjsg #define R600_D1GRPH_SWAP_CONTROL                     0x610C
91*c349dbc7Sjsg #       define R600_D1GRPH_ENDIAN_SWAP(x)            (((x) & 0x3) << 0)
92*c349dbc7Sjsg #       define R600_D1GRPH_SWAP_ENDIAN_NONE          0
93*c349dbc7Sjsg #       define R600_D1GRPH_SWAP_ENDIAN_16BIT         1
94*c349dbc7Sjsg #       define R600_D1GRPH_SWAP_ENDIAN_32BIT         2
95*c349dbc7Sjsg #       define R600_D1GRPH_SWAP_ENDIAN_64BIT         3
96*c349dbc7Sjsg #       define R600_D1GRPH_RED_CROSSBAR(x)           (((x) & 0x3) << 4)
97*c349dbc7Sjsg #       define R600_D1GRPH_RED_SEL_R                 0
98*c349dbc7Sjsg #       define R600_D1GRPH_RED_SEL_G                 1
99*c349dbc7Sjsg #       define R600_D1GRPH_RED_SEL_B                 2
100*c349dbc7Sjsg #       define R600_D1GRPH_RED_SEL_A                 3
101*c349dbc7Sjsg #       define R600_D1GRPH_GREEN_CROSSBAR(x)         (((x) & 0x3) << 6)
102*c349dbc7Sjsg #       define R600_D1GRPH_GREEN_SEL_G               0
103*c349dbc7Sjsg #       define R600_D1GRPH_GREEN_SEL_B               1
104*c349dbc7Sjsg #       define R600_D1GRPH_GREEN_SEL_A               2
105*c349dbc7Sjsg #       define R600_D1GRPH_GREEN_SEL_R               3
106*c349dbc7Sjsg #       define R600_D1GRPH_BLUE_CROSSBAR(x)          (((x) & 0x3) << 8)
107*c349dbc7Sjsg #       define R600_D1GRPH_BLUE_SEL_B                0
108*c349dbc7Sjsg #       define R600_D1GRPH_BLUE_SEL_A                1
109*c349dbc7Sjsg #       define R600_D1GRPH_BLUE_SEL_R                2
110*c349dbc7Sjsg #       define R600_D1GRPH_BLUE_SEL_G                3
111*c349dbc7Sjsg #       define R600_D1GRPH_ALPHA_CROSSBAR(x)         (((x) & 0x3) << 10)
112*c349dbc7Sjsg #       define R600_D1GRPH_ALPHA_SEL_A               0
113*c349dbc7Sjsg #       define R600_D1GRPH_ALPHA_SEL_R               1
114*c349dbc7Sjsg #       define R600_D1GRPH_ALPHA_SEL_G               2
115*c349dbc7Sjsg #       define R600_D1GRPH_ALPHA_SEL_B               3
1161099013bSjsg 
1171099013bSjsg #define R600_HDP_NONSURFACE_BASE                                0x2c04
1181099013bSjsg 
1191099013bSjsg #define R600_BUS_CNTL                                           0x5420
1201099013bSjsg #       define R600_BIOS_ROM_DIS                                (1 << 1)
1211099013bSjsg #define R600_CONFIG_CNTL                                        0x5424
1221099013bSjsg #define R600_CONFIG_MEMSIZE                                     0x5428
1231099013bSjsg #define R600_CONFIG_F0_BASE                                     0x542C
1241099013bSjsg #define R600_CONFIG_APER_SIZE                                   0x5430
1251099013bSjsg 
1261099013bSjsg #define	R600_BIF_FB_EN						0x5490
1271099013bSjsg #define		R600_FB_READ_EN					(1 << 0)
1281099013bSjsg #define		R600_FB_WRITE_EN				(1 << 1)
1291099013bSjsg 
1301099013bSjsg #define R600_CITF_CNTL           				0x200c
1311099013bSjsg #define		R600_BLACKOUT_MASK				0x00000003
1321099013bSjsg 
1331099013bSjsg #define R700_MC_CITF_CNTL           				0x25c0
1341099013bSjsg 
1351099013bSjsg #define R600_ROM_CNTL                              0x1600
1361099013bSjsg #       define R600_SCK_OVERWRITE                  (1 << 1)
1371099013bSjsg #       define R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT 28
1381099013bSjsg #       define R600_SCK_PRESCALE_CRYSTAL_CLK_MASK  (0xf << 28)
1391099013bSjsg 
1401099013bSjsg #define R600_CG_SPLL_FUNC_CNTL                     0x600
1411099013bSjsg #       define R600_SPLL_BYPASS_EN                 (1 << 3)
1421099013bSjsg #define R600_CG_SPLL_STATUS                        0x60c
1431099013bSjsg #       define R600_SPLL_CHG_STATUS                (1 << 1)
1441099013bSjsg 
1451099013bSjsg #define R600_BIOS_0_SCRATCH               0x1724
1461099013bSjsg #define R600_BIOS_1_SCRATCH               0x1728
1471099013bSjsg #define R600_BIOS_2_SCRATCH               0x172c
1481099013bSjsg #define R600_BIOS_3_SCRATCH               0x1730
1491099013bSjsg #define R600_BIOS_4_SCRATCH               0x1734
1501099013bSjsg #define R600_BIOS_5_SCRATCH               0x1738
1511099013bSjsg #define R600_BIOS_6_SCRATCH               0x173c
1521099013bSjsg #define R600_BIOS_7_SCRATCH               0x1740
1531099013bSjsg 
1541099013bSjsg /* Audio, these regs were reverse enginered,
1551099013bSjsg  * so the chance is high that the naming is wrong
1561099013bSjsg  * R6xx+ ??? */
1571099013bSjsg 
1581099013bSjsg /* Audio clocks */
1591099013bSjsg #define R600_AUDIO_PLL1_MUL               0x0514
1601099013bSjsg #define R600_AUDIO_PLL1_DIV               0x0518
1611099013bSjsg #define R600_AUDIO_PLL2_MUL               0x0524
1621099013bSjsg #define R600_AUDIO_PLL2_DIV               0x0528
1631099013bSjsg #define R600_AUDIO_CLK_SRCSEL             0x0534
1641099013bSjsg 
1651099013bSjsg /* Audio general */
1661099013bSjsg #define R600_AUDIO_ENABLE                 0x7300
1671099013bSjsg #define R600_AUDIO_TIMING                 0x7344
1681099013bSjsg 
1691099013bSjsg /* Audio params */
1701099013bSjsg #define R600_AUDIO_VENDOR_ID              0x7380
1711099013bSjsg #define R600_AUDIO_REVISION_ID            0x7384
1721099013bSjsg #define R600_AUDIO_ROOT_NODE_COUNT        0x7388
1731099013bSjsg #define R600_AUDIO_NID1_NODE_COUNT        0x738c
1741099013bSjsg #define R600_AUDIO_NID1_TYPE              0x7390
1751099013bSjsg #define R600_AUDIO_SUPPORTED_SIZE_RATE    0x7394
1761099013bSjsg #define R600_AUDIO_SUPPORTED_CODEC        0x7398
1771099013bSjsg #define R600_AUDIO_SUPPORTED_POWER_STATES 0x739c
1781099013bSjsg #define R600_AUDIO_NID2_CAPS              0x73a0
1791099013bSjsg #define R600_AUDIO_NID3_CAPS              0x73a4
1801099013bSjsg #define R600_AUDIO_NID3_PIN_CAPS          0x73a8
1811099013bSjsg 
1821099013bSjsg /* Audio conn list */
1831099013bSjsg #define R600_AUDIO_CONN_LIST_LEN          0x73ac
1841099013bSjsg #define R600_AUDIO_CONN_LIST              0x73b0
1851099013bSjsg 
1861099013bSjsg /* Audio verbs */
1871099013bSjsg #define R600_AUDIO_RATE_BPS_CHANNEL       0x73c0
1881099013bSjsg #define R600_AUDIO_PLAYING                0x73c4
1891099013bSjsg #define R600_AUDIO_IMPLEMENTATION_ID      0x73c8
1901099013bSjsg #define R600_AUDIO_CONFIG_DEFAULT         0x73cc
1911099013bSjsg #define R600_AUDIO_PIN_SENSE              0x73d0
1921099013bSjsg #define R600_AUDIO_PIN_WIDGET_CNTL        0x73d4
1931099013bSjsg #define R600_AUDIO_STATUS_BITS            0x73d8
1941099013bSjsg 
1951099013bSjsg #define DCE2_HDMI_OFFSET0		(0x7400 - 0x7400)
1961099013bSjsg #define DCE2_HDMI_OFFSET1		(0x7700 - 0x7400)
1971099013bSjsg /* DCE3.2 second instance starts at 0x7800 */
1981099013bSjsg #define DCE3_HDMI_OFFSET0		(0x7400 - 0x7400)
1991099013bSjsg #define DCE3_HDMI_OFFSET1		(0x7800 - 0x7400)
2001099013bSjsg 
2011099013bSjsg #endif
202