1 /* $OpenBSD: if_bgereg.h,v 1.131 2020/06/18 17:13:32 kettenis Exp $ */ 2 3 /* 4 * Copyright (c) 2001 Wind River Systems 5 * Copyright (c) 1997, 1998, 1999, 2001 6 * Bill Paul <wpaul@windriver.com>. All rights reserved. 7 * 8 * Redistribution and use in source and binary forms, with or without 9 * modification, are permitted provided that the following conditions 10 * are met: 11 * 1. Redistributions of source code must retain the above copyright 12 * notice, this list of conditions and the following disclaimer. 13 * 2. Redistributions in binary form must reproduce the above copyright 14 * notice, this list of conditions and the following disclaimer in the 15 * documentation and/or other materials provided with the distribution. 16 * 3. All advertising materials mentioning features or use of this software 17 * must display the following acknowledgement: 18 * This product includes software developed by Bill Paul. 19 * 4. Neither the name of the author nor the names of any co-contributors 20 * may be used to endorse or promote products derived from this software 21 * without specific prior written permission. 22 * 23 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 24 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 25 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 26 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 27 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 28 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 29 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 30 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 31 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 32 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 33 * THE POSSIBILITY OF SUCH DAMAGE. 34 * 35 * $FreeBSD: if_bgereg.h,v 1.11 2002/11/14 23:54:50 sam Exp $ 36 */ 37 38 /* 39 * BCM570x memory map. The internal memory layout varies somewhat 40 * depending on whether or not we have external SSRAM attached. 41 * The BCM5700 can have up to 16MB of external memory. The BCM5701 42 * is apparently not designed to use external SSRAM. The mappings 43 * up to the first 4 send rings are the same for both internal and 44 * external memory configurations. Note that mini RX ring space is 45 * only available with external SSRAM configurations, which means 46 * the mini RX ring is not supported on the BCM5701. 47 * 48 * The NIC's memory can be accessed by the host in one of 3 ways: 49 * 50 * 1) Indirect register access. The REG_BASEADDR and REG_DATA 51 * registers in PCI config space can be used to read any 32-bit 52 * address within the NIC's memory. 53 * 54 * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config 55 * space can be used in conjunction with the memory window in the 56 * device register space at offset 0x8000 to read any 32K chunk 57 * of NIC memory. 58 * 59 * 3) Flat mode. If the 'flat mode' bit in the PCI state register is 60 * set, the device I/O mapping consumes 32MB of host address space, 61 * allowing all of the registers and internal NIC memory to be 62 * accessed directly. NIC memory addresses are offset by 0x01000000. 63 * Flat mode consumes so much host address space that it is not 64 * recommended. 65 */ 66 #define BGE_PAGE_ZERO 0x00000000 67 #define BGE_PAGE_ZERO_END 0x000000FF 68 #define BGE_SEND_RING_RCB 0x00000100 69 #define BGE_SEND_RING_RCB_END 0x000001FF 70 #define BGE_RX_RETURN_RING_RCB 0x00000200 71 #define BGE_RX_RETURN_RING_RCB_END 0x000002FF 72 #define BGE_STATS_BLOCK 0x00000300 73 #define BGE_STATS_BLOCK_END 0x00000AFF 74 #define BGE_STATUS_BLOCK 0x00000B00 75 #define BGE_STATUS_BLOCK_END 0x00000B4F 76 #define BGE_SOFTWARE_GENCOMM 0x00000B50 77 #define BGE_SOFTWARE_GENCOMM_SIG 0x00000B54 78 #define BGE_SOFTWARE_GENCOMM_NICCFG 0x00000B58 79 #define BGE_SOFTWARE_GENCOMM_VER 0x00000B5C 80 #define BGE_VER_SHIFT 16 81 #define BGE_SOFTWARE_GENCOMM_FW 0x00000B78 82 #define BGE_FW_PAUSE 0x00000002 83 #define BGE_SOFTWARE_GENCOMM_NICCFG2 0x00000D38 84 #define BGE_SOFTWARE_GENCOMM_NICCFG3 0x00000D3C 85 #define BGE_SOFTWARE_GENCOMM_NICCFG4 0x00000D60 86 #define BGE_NICCFG4_GMII_MODE 0x00000002 87 #define BGE_NICCFG4_RGMII_STD_IBND_DISABLE 0x00000004 88 #define BGE_NICCFG4_RGMII_EXT_IBND_RX_EN 0x00000008 89 #define BGE_NICCFG4_RGMII_EXT_IBND_TX_EN 0x00000010 90 #define BGE_SOFTWARE_GENCOMM_END 0x00000FFF 91 #define BGE_UNMAPPED 0x00001000 92 #define BGE_UNMAPPED_END 0x00001FFF 93 #define BGE_DMA_DESCRIPTORS 0x00002000 94 #define BGE_DMA_DESCRIPTORS_END 0x00003FFF 95 #define BGE_SEND_RING_5717 0x00004000 96 #define BGE_SEND_RING_1_TO_4 0x00004000 97 #define BGE_SEND_RING_1_TO_4_END 0x00005FFF 98 99 /* Mappings for internal memory configuration */ 100 #define BGE_STD_RX_RINGS 0x00006000 101 #define BGE_STD_RX_RINGS_END 0x00006FFF 102 #define BGE_JUMBO_RX_RINGS 0x00007000 103 #define BGE_JUMBO_RX_RINGS_END 0x00007FFF 104 #define BGE_BUFFPOOL_1 0x00008000 105 #define BGE_BUFFPOOL_1_END 0x0000FFFF 106 #define BGE_BUFFPOOL_2 0x00010000 /* or expansion ROM */ 107 #define BGE_BUFFPOOL_2_END 0x00017FFF 108 #define BGE_BUFFPOOL_3 0x00018000 /* or expansion ROM */ 109 #define BGE_BUFFPOOL_3_END 0x0001FFFF 110 #define BGE_STD_RX_RINGS_5717 0x00040000 111 #define BGE_JUMBO_RX_RINGS_5717 0x00044400 112 113 /* Mappings for external SSRAM configurations */ 114 #define BGE_SEND_RING_5_TO_6 0x00006000 115 #define BGE_SEND_RING_5_TO_6_END 0x00006FFF 116 #define BGE_SEND_RING_7_TO_8 0x00007000 117 #define BGE_SEND_RING_7_TO_8_END 0x00007FFF 118 #define BGE_SEND_RING_9_TO_16 0x00008000 119 #define BGE_SEND_RING_9_TO_16_END 0x0000BFFF 120 #define BGE_EXT_STD_RX_RINGS 0x0000C000 121 #define BGE_EXT_STD_RX_RINGS_END 0x0000CFFF 122 #define BGE_EXT_JUMBO_RX_RINGS 0x0000D000 123 #define BGE_EXT_JUMBO_RX_RINGS_END 0x0000DFFF 124 #define BGE_MINI_RX_RINGS 0x0000E000 125 #define BGE_MINI_RX_RINGS_END 0x0000FFFF 126 #define BGE_AVAIL_REGION1 0x00010000 /* or expansion ROM */ 127 #define BGE_AVAIL_REGION1_END 0x00017FFF 128 #define BGE_AVAIL_REGION2 0x00018000 /* or expansion ROM */ 129 #define BGE_AVAIL_REGION2_END 0x0001FFFF 130 #define BGE_EXT_SSRAM 0x00020000 131 #define BGE_EXT_SSRAM_END 0x000FFFFF 132 133 134 /* 135 * BCM570x register offsets. These are memory mapped registers 136 * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros. 137 * Each register must be accessed using 32 bit operations. 138 * 139 * All registers are accessed through a 32K shared memory block. 140 * The first group of registers are actually copies of the PCI 141 * configuration space registers. 142 */ 143 144 /* 145 * PCI registers defined in the PCI 2.2 spec. 146 */ 147 #define BGE_PCI_VID 0x00 148 #define BGE_PCI_DID 0x02 149 #define BGE_PCI_CMD 0x04 150 #define BGE_PCI_STS 0x06 151 #define BGE_PCI_REV 0x08 152 #define BGE_PCI_CLASS 0x09 153 #define BGE_PCI_CACHESZ 0x0C 154 #define BGE_PCI_LATTIMER 0x0D 155 #define BGE_PCI_HDRTYPE 0x0E 156 #define BGE_PCI_BIST 0x0F 157 #define BGE_PCI_BAR0 0x10 158 #define BGE_PCI_BAR1 0x14 159 #define BGE_PCI_BAR2 0x18 160 #define BGE_PCI_SUBSYS 0x2C 161 #define BGE_PCI_SUBVID 0x2E 162 #define BGE_PCI_ROMBASE 0x30 163 #define BGE_PCI_CAPPTR 0x34 164 #define BGE_PCI_INTLINE 0x3C 165 #define BGE_PCI_INTPIN 0x3D 166 #define BGE_PCI_MINGNT 0x3E 167 #define BGE_PCI_MAXLAT 0x3F 168 #define BGE_PCI_PCIXCAP 0x40 169 #define BGE_PCI_NEXTPTR_PM 0x41 170 #define BGE_PCI_PCIX_CMD 0x42 171 #define BGE_PCI_PCIX_STS 0x44 172 #define BGE_PCI_PWRMGMT_CAPID 0x48 173 #define BGE_PCI_NEXTPTR_VPD 0x49 174 #define BGE_PCI_PWRMGMT_CAPS 0x4A 175 #define BGE_PCI_PWRMGMT_CMD 0x4C 176 #define BGE_PCI_PWRMGMT_STS 0x4D 177 #define BGE_PCI_PWRMGMT_DATA 0x4F 178 #define BGE_PCI_VPD_CAPID 0x50 179 #define BGE_PCI_NEXTPTR_MSI 0x51 180 #define BGE_PCI_VPD_ADDR 0x52 181 #define BGE_PCI_VPD_DATA 0x54 182 #define BGE_PCI_MSI_CAPID 0x58 183 #define BGE_PCI_NEXTPTR_NONE 0x59 184 #define BGE_PCI_MSI_CTL 0x5A 185 #define BGE_PCI_MSI_ADDR_HI 0x5C 186 #define BGE_PCI_MSI_ADDR_LO 0x60 187 #define BGE_PCI_MSI_DATA 0x64 188 189 /* PCI MSI. ??? */ 190 #define BGE_PCIE_CAPID_REG 0xD0 191 #define BGE_PCIE_CAPID 0x10 192 193 /* 194 * PCI registers specific to the BCM570x family. 195 */ 196 #define BGE_PCI_MISC_CTL 0x68 197 #define BGE_PCI_DMA_RW_CTL 0x6C 198 #define BGE_PCI_PCISTATE 0x70 199 #define BGE_PCI_CLKCTL 0x74 200 #define BGE_PCI_REG_BASEADDR 0x78 201 #define BGE_PCI_MEMWIN_BASEADDR 0x7C 202 #define BGE_PCI_REG_DATA 0x80 203 #define BGE_PCI_MEMWIN_DATA 0x84 204 #define BGE_PCI_MODECTL 0x88 205 #define BGE_PCI_MISC_CFG 0x8C 206 #define BGE_PCI_MISC_LOCALCTL 0x90 207 #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI 0x98 208 #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO 0x9C 209 #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI 0xA0 210 #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO 0xA4 211 #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI 0xA8 212 #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO 0xAC 213 #define BGE_PCI_ISR_MBX_HI 0xB0 214 #define BGE_PCI_ISR_MBX_LO 0xB4 215 #define BGE_PCI_PRODID_ASICREV 0xBC 216 #define BGE_PCI_GEN2_PRODID_ASICREV 0xF4 217 #define BGE_PCI_GEN15_PRODID_ASICREV 0xFC 218 219 /* PCI Misc. Host control register */ 220 #define BGE_PCIMISCCTL_CLEAR_INTA 0x00000001 221 #define BGE_PCIMISCCTL_MASK_PCI_INTR 0x00000002 222 #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP 0x00000004 223 #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP 0x00000008 224 #define BGE_PCIMISCCTL_PCISTATE_RW 0x00000010 225 #define BGE_PCIMISCCTL_CLOCKCTL_RW 0x00000020 226 #define BGE_PCIMISCCTL_REG_WORDSWAP 0x00000040 227 #define BGE_PCIMISCCTL_INDIRECT_ACCESS 0x00000080 228 #define BGE_PCIMISCCTL_TAGGED_STATUS 0x00000200 229 #define BGE_PCIMISCCTL_ASICREV 0xFFFF0000 230 #define BGE_PCIMISCCTL_ASICREV_SHIFT 16 231 232 #if BYTE_ORDER == LITTLE_ENDIAN 233 #define BGE_DMA_SWAP_OPTIONS \ 234 BGE_MODECTL_WORDSWAP_NONFRAME| \ 235 BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA 236 #else 237 #define BGE_DMA_SWAP_OPTIONS \ 238 BGE_MODECTL_WORDSWAP_NONFRAME|BGE_MODECTL_BYTESWAP_NONFRAME| \ 239 BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA 240 #endif 241 242 #define BGE_INIT \ 243 (BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_CLEAR_INTA| \ 244 BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS) 245 246 #define BGE_CHIPID_BCM5700_A0 0x7000 247 #define BGE_CHIPID_BCM5700_A1 0x7001 248 #define BGE_CHIPID_BCM5700_B0 0x7100 249 #define BGE_CHIPID_BCM5700_B1 0x7101 250 #define BGE_CHIPID_BCM5700_B2 0x7102 251 #define BGE_CHIPID_BCM5700_B3 0x7103 252 #define BGE_CHIPID_BCM5700_ALTIMA 0x7104 253 #define BGE_CHIPID_BCM5700_C0 0x7200 254 #define BGE_CHIPID_BCM5701_A0 0x0000 /* grrrr */ 255 #define BGE_CHIPID_BCM5701_B0 0x0100 256 #define BGE_CHIPID_BCM5701_B2 0x0102 257 #define BGE_CHIPID_BCM5701_B5 0x0105 258 #define BGE_CHIPID_BCM5703_A0 0x1000 259 #define BGE_CHIPID_BCM5703_A1 0x1001 260 #define BGE_CHIPID_BCM5703_A2 0x1002 261 #define BGE_CHIPID_BCM5703_A3 0x1003 262 #define BGE_CHIPID_BCM5703_B0 0x1100 263 #define BGE_CHIPID_BCM5704_A0 0x2000 264 #define BGE_CHIPID_BCM5704_A1 0x2001 265 #define BGE_CHIPID_BCM5704_A2 0x2002 266 #define BGE_CHIPID_BCM5704_A3 0x2003 267 #define BGE_CHIPID_BCM5704_B0 0x2100 268 #define BGE_CHIPID_BCM5705_A0 0x3000 269 #define BGE_CHIPID_BCM5705_A1 0x3001 270 #define BGE_CHIPID_BCM5705_A2 0x3002 271 #define BGE_CHIPID_BCM5705_A3 0x3003 272 #define BGE_CHIPID_BCM5750_A0 0x4000 273 #define BGE_CHIPID_BCM5750_A1 0x4001 274 #define BGE_CHIPID_BCM5750_A3 0x4003 275 #define BGE_CHIPID_BCM5750_B0 0x4010 276 #define BGE_CHIPID_BCM5750_B1 0x4101 277 #define BGE_CHIPID_BCM5750_C0 0x4200 278 #define BGE_CHIPID_BCM5750_C1 0x4201 279 #define BGE_CHIPID_BCM5750_C2 0x4202 280 #define BGE_CHIPID_BCM5714_A0 0x5000 281 #define BGE_CHIPID_BCM5752_A0 0x6000 282 #define BGE_CHIPID_BCM5752_A1 0x6001 283 #define BGE_CHIPID_BCM5752_A2 0x6002 284 #define BGE_CHIPID_BCM5714_B0 0x8000 285 #define BGE_CHIPID_BCM5714_B3 0x8003 286 #define BGE_CHIPID_BCM5715_A0 0x9000 287 #define BGE_CHIPID_BCM5715_A1 0x9001 288 #define BGE_CHIPID_BCM5715_A3 0x9003 289 #define BGE_CHIPID_BCM5755_A0 0xa000 290 #define BGE_CHIPID_BCM5755_A1 0xa001 291 #define BGE_CHIPID_BCM5755_A2 0xa002 292 #define BGE_CHIPID_BCM5755_C0 0xa200 293 #define BGE_CHIPID_BCM5787_A0 0xb000 294 #define BGE_CHIPID_BCM5787_A1 0xb001 295 #define BGE_CHIPID_BCM5787_A2 0xb002 296 #define BGE_CHIPID_BCM5761_A0 0x5761000 297 #define BGE_CHIPID_BCM5761_A1 0x5761100 298 #define BGE_CHIPID_BCM5784_A0 0x5784000 299 #define BGE_CHIPID_BCM5784_A1 0x5784100 300 #define BGE_CHIPID_BCM5906_A0 0xc000 301 #define BGE_CHIPID_BCM5906_A1 0xc001 302 #define BGE_CHIPID_BCM5906_A2 0xc002 303 #define BGE_CHIPID_BCM57780_A0 0x57780000 304 #define BGE_CHIPID_BCM57780_A1 0x57780001 305 #define BGE_CHIPID_BCM5717_A0 0x05717000 306 #define BGE_CHIPID_BCM5717_B0 0x05717100 307 #define BGE_CHIPID_BCM5719_A0 0x05719000 308 #define BGE_CHIPID_BCM5719_A1 0x05719001 309 #define BGE_CHIPID_BCM5720_A0 0x05720000 310 #define BGE_CHIPID_BCM5762_A0 0x05762000 311 #define BGE_CHIPID_BCM57765_A0 0x57785000 312 #define BGE_CHIPID_BCM57765_B0 0x57785100 313 314 /* shorthand one */ 315 #define BGE_ASICREV(x) ((x) >> 12) 316 #define BGE_ASICREV_BCM5700 0x07 317 #define BGE_ASICREV_BCM5701 0x00 318 #define BGE_ASICREV_BCM5703 0x01 319 #define BGE_ASICREV_BCM5704 0x02 320 #define BGE_ASICREV_BCM5705 0x03 321 #define BGE_ASICREV_BCM5750 0x04 322 #define BGE_ASICREV_BCM5714_A0 0x05 /* 5714, 5715 */ 323 #define BGE_ASICREV_BCM5752 0x06 324 #define BGE_ASICREV_BCM5780 0x08 325 #define BGE_ASICREV_BCM5714 0x09 /* 5714, 5715 */ 326 #define BGE_ASICREV_BCM5755 0x0a 327 #define BGE_ASICREV_BCM5787 0x0b 328 #define BGE_ASICREV_BCM5906 0x0c 329 #define BGE_ASICREV_USE_PRODID_REG 0x0f 330 #define BGE_ASICREV_BCM5717 0x5717 331 #define BGE_ASICREV_BCM5719 0x5719 332 #define BGE_ASICREV_BCM5720 0x5720 333 #define BGE_ASICREV_BCM5761 0x5761 334 #define BGE_ASICREV_BCM5762 0x5762 335 #define BGE_ASICREV_BCM5784 0x5784 336 #define BGE_ASICREV_BCM5785 0x5785 337 #define BGE_ASICREV_BCM57765 0x57785 338 #define BGE_ASICREV_BCM57766 0x57766 339 #define BGE_ASICREV_BCM57780 0x57780 340 341 /* chip revisions */ 342 #define BGE_CHIPREV(x) ((x) >> 8) 343 #define BGE_CHIPREV_5700_AX 0x70 344 #define BGE_CHIPREV_5700_BX 0x71 345 #define BGE_CHIPREV_5700_CX 0x72 346 #define BGE_CHIPREV_5701_AX 0x00 347 #define BGE_CHIPREV_5703_AX 0x10 348 #define BGE_CHIPREV_5704_AX 0x20 349 #define BGE_CHIPREV_5704_BX 0x21 350 #define BGE_CHIPREV_5750_AX 0x40 351 #define BGE_CHIPREV_5750_BX 0x41 352 #define BGE_CHIPREV_5717_AX 0x57170 353 #define BGE_CHIPREV_5717_BX 0x57171 354 #define BGE_CHIPREV_5761_AX 0x57611 355 #define BGE_CHIPREV_57765_AX 0x577850 356 #define BGE_CHIPREV_5784_AX 0x57841 357 358 /* PCI DMA Read/Write Control register */ 359 #define BGE_PCIDMARWCTL_MINDMA 0x000000FF 360 #define BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT 0x00000001 361 #define BGE_PCIDMARWCTL_RDADRR_BNDRY 0x00000700 362 #define BGE_PCIDMARWCTL_WRADDR_BNDRY 0x00003800 363 #define BGE_PCIDMARWCTL_ONEDMA_ATONCE 0x0000C000 364 #define BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL 0x00004000 365 #define BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL 0x00008000 366 #define BGE_PCIDMARWCTL_RD_WAT 0x00070000 367 #define BGE_PCIDMARWCTL_WR_WAT 0x00380000 368 #define BGE_PCIDMARWCTL_USE_MRM 0x00400000 369 #define BGE_PCIDMARWCTL_ASRT_ALL_BE 0x00800000 370 #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD 0x0F000000 371 #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD 0xF0000000 372 373 #define BGE_PCIDMARWCTL_RD_WAT_SHIFT(x) ((x) << 16) 374 #define BGE_PCIDMARWCTL_WR_WAT_SHIFT(x) ((x) << 19) 375 #define BGE_PCIDMARWCTL_RD_CMD_SHIFT(x) ((x) << 24) 376 #define BGE_PCIDMARWCTL_WR_CMD_SHIFT(x) ((x) << 28) 377 378 #define BGE_PCIDMARWCTL_TAGGED_STATUS_WA 0x00000080 379 #define BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK 0x00000380 380 381 #define BGE_PCI_READ_BNDRY_DISABLE 0x00000000 382 #define BGE_PCI_READ_BNDRY_16BYTES 0x00000100 383 #define BGE_PCI_READ_BNDRY_32BYTES 0x00000200 384 #define BGE_PCI_READ_BNDRY_64BYTES 0x00000300 385 #define BGE_PCI_READ_BNDRY_128BYTES 0x00000400 386 #define BGE_PCI_READ_BNDRY_256BYTES 0x00000500 387 #define BGE_PCI_READ_BNDRY_512BYTES 0x00000600 388 #define BGE_PCI_READ_BNDRY_1024BYTES 0x00000700 389 390 #define BGE_PCI_WRITE_BNDRY_DISABLE 0x00000000 391 #define BGE_PCI_WRITE_BNDRY_16BYTES 0x00000800 392 #define BGE_PCI_WRITE_BNDRY_32BYTES 0x00001000 393 #define BGE_PCI_WRITE_BNDRY_64BYTES 0x00001800 394 #define BGE_PCI_WRITE_BNDRY_128BYTES 0x00002000 395 #define BGE_PCI_WRITE_BNDRY_256BYTES 0x00002800 396 #define BGE_PCI_WRITE_BNDRY_512BYTES 0x00003000 397 #define BGE_PCI_WRITE_BNDRY_1024BYTES 0x00003800 398 399 /* 400 * PCI state register -- note, this register is read only 401 * unless the PCISTATE_WR bit of the PCI Misc. Host Control 402 * register is set. 403 */ 404 #define BGE_PCISTATE_FORCE_RESET 0x00000001 405 #define BGE_PCISTATE_INTR_NOT_ACTIVE 0x00000002 406 #define BGE_PCISTATE_PCI_BUSMODE 0x00000004 /* 1 = PCI, 0 = PCI-X */ 407 #define BGE_PCISTATE_PCI_BUSSPEED 0x00000008 /* 1 = 66/133, 0 = 33/66 */ 408 #define BGE_PCISTATE_32BIT_BUS 0x00000010 /* 1 = 32bit, 0 = 64bit */ 409 #define BGE_PCISTATE_ROM_ENABLE 0x00000020 410 #define BGE_PCISTATE_ROM_RETRY_ENABLE 0x00000040 411 #define BGE_PCISTATE_FLATVIEW_MODE 0x00000100 412 #define BGE_PCISTATE_PCI_TGT_RETRY_MAX 0x00000E00 413 #define BGE_PCISTATE_RETRY_SAME_DMA 0x00002000 414 #define BGE_PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000 415 #define BGE_PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000 416 #define BGE_PCISTATE_ALLOW_APE_PSPACE_WR 0x00040000 417 418 /* 419 * The following bits in PCI state register are reserved. 420 * If we check that the register values reverts on reset, 421 * do not check these bits. On some 5704C (rev A3) and some 422 * Altima chips, these bits do not revert until much later 423 * in the bge driver's bge_reset() chip-reset state machine. 424 */ 425 #define BGE_PCISTATE_RESERVED ((1 << 12) + (1 <<7)) 426 427 /* 428 * PCI Clock Control register -- note, this register is read only 429 * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control 430 * register is set. 431 */ 432 #define BGE_PCICLOCKCTL_DETECTED_SPEED 0x0000000F 433 #define BGE_PCICLOCKCTL_M66EN 0x00000080 434 #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE 0x00000200 435 #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS 0x00000400 436 #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS 0x00000800 437 #define BGE_PCICLOCKCTL_ALTCLK 0x00001000 438 #define BGE_PCICLOCKCTL_ALTCLK_SRC 0x00002000 439 #define BGE_PCICLOCKCTL_PCIPLL_DISABLE 0x00004000 440 #define BGE_PCICLOCKCTL_SYSPLL_DISABLE 0x00008000 441 #define BGE_PCICLOCKCTL_BIST_ENABLE 0x00010000 442 443 /* 444 * High priority mailbox registers 445 * Each mailbox is 64-bits wide, though we only use the 446 * lower 32 bits. To write a 64-bit value, write the upper 32 bits 447 * first. The NIC will load the mailbox after the lower 32 bit word 448 * has been updated. 449 */ 450 #define BGE_MBX_IRQ0_HI 0x0200 451 #define BGE_MBX_IRQ0_LO 0x0204 452 #define BGE_MBX_IRQ1_HI 0x0208 453 #define BGE_MBX_IRQ1_LO 0x020C 454 #define BGE_MBX_IRQ2_HI 0x0210 455 #define BGE_MBX_IRQ2_LO 0x0214 456 #define BGE_MBX_IRQ3_HI 0x0218 457 #define BGE_MBX_IRQ3_LO 0x021C 458 #define BGE_MBX_GEN0_HI 0x0220 459 #define BGE_MBX_GEN0_LO 0x0224 460 #define BGE_MBX_GEN1_HI 0x0228 461 #define BGE_MBX_GEN1_LO 0x022C 462 #define BGE_MBX_GEN2_HI 0x0230 463 #define BGE_MBX_GEN2_LO 0x0234 464 #define BGE_MBX_GEN3_HI 0x0228 465 #define BGE_MBX_GEN3_LO 0x022C 466 #define BGE_MBX_GEN4_HI 0x0240 467 #define BGE_MBX_GEN4_LO 0x0244 468 #define BGE_MBX_GEN5_HI 0x0248 469 #define BGE_MBX_GEN5_LO 0x024C 470 #define BGE_MBX_GEN6_HI 0x0250 471 #define BGE_MBX_GEN6_LO 0x0254 472 #define BGE_MBX_GEN7_HI 0x0258 473 #define BGE_MBX_GEN7_LO 0x025C 474 #define BGE_MBX_RELOAD_STATS_HI 0x0260 475 #define BGE_MBX_RELOAD_STATS_LO 0x0264 476 #define BGE_MBX_RX_STD_PROD_HI 0x0268 477 #define BGE_MBX_RX_STD_PROD_LO 0x026C 478 #define BGE_MBX_RX_JUMBO_PROD_HI 0x0270 479 #define BGE_MBX_RX_JUMBO_PROD_LO 0x0274 480 #define BGE_MBX_RX_MINI_PROD_HI 0x0278 481 #define BGE_MBX_RX_MINI_PROD_LO 0x027C 482 #define BGE_MBX_RX_CONS0_HI 0x0280 483 #define BGE_MBX_RX_CONS0_LO 0x0284 484 #define BGE_MBX_RX_CONS1_HI 0x0288 485 #define BGE_MBX_RX_CONS1_LO 0x028C 486 #define BGE_MBX_RX_CONS2_HI 0x0290 487 #define BGE_MBX_RX_CONS2_LO 0x0294 488 #define BGE_MBX_RX_CONS3_HI 0x0298 489 #define BGE_MBX_RX_CONS3_LO 0x029C 490 #define BGE_MBX_RX_CONS4_HI 0x02A0 491 #define BGE_MBX_RX_CONS4_LO 0x02A4 492 #define BGE_MBX_RX_CONS5_HI 0x02A8 493 #define BGE_MBX_RX_CONS5_LO 0x02AC 494 #define BGE_MBX_RX_CONS6_HI 0x02B0 495 #define BGE_MBX_RX_CONS6_LO 0x02B4 496 #define BGE_MBX_RX_CONS7_HI 0x02B8 497 #define BGE_MBX_RX_CONS7_LO 0x02BC 498 #define BGE_MBX_RX_CONS8_HI 0x02C0 499 #define BGE_MBX_RX_CONS8_LO 0x02C4 500 #define BGE_MBX_RX_CONS9_HI 0x02C8 501 #define BGE_MBX_RX_CONS9_LO 0x02CC 502 #define BGE_MBX_RX_CONS10_HI 0x02D0 503 #define BGE_MBX_RX_CONS10_LO 0x02D4 504 #define BGE_MBX_RX_CONS11_HI 0x02D8 505 #define BGE_MBX_RX_CONS11_LO 0x02DC 506 #define BGE_MBX_RX_CONS12_HI 0x02E0 507 #define BGE_MBX_RX_CONS12_LO 0x02E4 508 #define BGE_MBX_RX_CONS13_HI 0x02E8 509 #define BGE_MBX_RX_CONS13_LO 0x02EC 510 #define BGE_MBX_RX_CONS14_HI 0x02F0 511 #define BGE_MBX_RX_CONS14_LO 0x02F4 512 #define BGE_MBX_RX_CONS15_HI 0x02F8 513 #define BGE_MBX_RX_CONS15_LO 0x02FC 514 #define BGE_MBX_TX_HOST_PROD0_HI 0x0300 515 #define BGE_MBX_TX_HOST_PROD0_LO 0x0304 516 #define BGE_MBX_TX_HOST_PROD1_HI 0x0308 517 #define BGE_MBX_TX_HOST_PROD1_LO 0x030C 518 #define BGE_MBX_TX_HOST_PROD2_HI 0x0310 519 #define BGE_MBX_TX_HOST_PROD2_LO 0x0314 520 #define BGE_MBX_TX_HOST_PROD3_HI 0x0318 521 #define BGE_MBX_TX_HOST_PROD3_LO 0x031C 522 #define BGE_MBX_TX_HOST_PROD4_HI 0x0320 523 #define BGE_MBX_TX_HOST_PROD4_LO 0x0324 524 #define BGE_MBX_TX_HOST_PROD5_HI 0x0328 525 #define BGE_MBX_TX_HOST_PROD5_LO 0x032C 526 #define BGE_MBX_TX_HOST_PROD6_HI 0x0330 527 #define BGE_MBX_TX_HOST_PROD6_LO 0x0334 528 #define BGE_MBX_TX_HOST_PROD7_HI 0x0338 529 #define BGE_MBX_TX_HOST_PROD7_LO 0x033C 530 #define BGE_MBX_TX_HOST_PROD8_HI 0x0340 531 #define BGE_MBX_TX_HOST_PROD8_LO 0x0344 532 #define BGE_MBX_TX_HOST_PROD9_HI 0x0348 533 #define BGE_MBX_TX_HOST_PROD9_LO 0x034C 534 #define BGE_MBX_TX_HOST_PROD10_HI 0x0350 535 #define BGE_MBX_TX_HOST_PROD10_LO 0x0354 536 #define BGE_MBX_TX_HOST_PROD11_HI 0x0358 537 #define BGE_MBX_TX_HOST_PROD11_LO 0x035C 538 #define BGE_MBX_TX_HOST_PROD12_HI 0x0360 539 #define BGE_MBX_TX_HOST_PROD12_LO 0x0364 540 #define BGE_MBX_TX_HOST_PROD13_HI 0x0368 541 #define BGE_MBX_TX_HOST_PROD13_LO 0x036C 542 #define BGE_MBX_TX_HOST_PROD14_HI 0x0370 543 #define BGE_MBX_TX_HOST_PROD14_LO 0x0374 544 #define BGE_MBX_TX_HOST_PROD15_HI 0x0378 545 #define BGE_MBX_TX_HOST_PROD15_LO 0x037C 546 #define BGE_MBX_TX_NIC_PROD0_HI 0x0380 547 #define BGE_MBX_TX_NIC_PROD0_LO 0x0384 548 #define BGE_MBX_TX_NIC_PROD1_HI 0x0388 549 #define BGE_MBX_TX_NIC_PROD1_LO 0x038C 550 #define BGE_MBX_TX_NIC_PROD2_HI 0x0390 551 #define BGE_MBX_TX_NIC_PROD2_LO 0x0394 552 #define BGE_MBX_TX_NIC_PROD3_HI 0x0398 553 #define BGE_MBX_TX_NIC_PROD3_LO 0x039C 554 #define BGE_MBX_TX_NIC_PROD4_HI 0x03A0 555 #define BGE_MBX_TX_NIC_PROD4_LO 0x03A4 556 #define BGE_MBX_TX_NIC_PROD5_HI 0x03A8 557 #define BGE_MBX_TX_NIC_PROD5_LO 0x03AC 558 #define BGE_MBX_TX_NIC_PROD6_HI 0x03B0 559 #define BGE_MBX_TX_NIC_PROD6_LO 0x03B4 560 #define BGE_MBX_TX_NIC_PROD7_HI 0x03B8 561 #define BGE_MBX_TX_NIC_PROD7_LO 0x03BC 562 #define BGE_MBX_TX_NIC_PROD8_HI 0x03C0 563 #define BGE_MBX_TX_NIC_PROD8_LO 0x03C4 564 #define BGE_MBX_TX_NIC_PROD9_HI 0x03C8 565 #define BGE_MBX_TX_NIC_PROD9_LO 0x03CC 566 #define BGE_MBX_TX_NIC_PROD10_HI 0x03D0 567 #define BGE_MBX_TX_NIC_PROD10_LO 0x03D4 568 #define BGE_MBX_TX_NIC_PROD11_HI 0x03D8 569 #define BGE_MBX_TX_NIC_PROD11_LO 0x03DC 570 #define BGE_MBX_TX_NIC_PROD12_HI 0x03E0 571 #define BGE_MBX_TX_NIC_PROD12_LO 0x03E4 572 #define BGE_MBX_TX_NIC_PROD13_HI 0x03E8 573 #define BGE_MBX_TX_NIC_PROD13_LO 0x03EC 574 #define BGE_MBX_TX_NIC_PROD14_HI 0x03F0 575 #define BGE_MBX_TX_NIC_PROD14_LO 0x03F4 576 #define BGE_MBX_TX_NIC_PROD15_HI 0x03F8 577 #define BGE_MBX_TX_NIC_PROD15_LO 0x03FC 578 579 #define BGE_TX_RINGS_MAX 4 580 #define BGE_TX_RINGS_EXTSSRAM_MAX 16 581 #define BGE_RX_RINGS_MAX 16 582 583 /* Ethernet MAC control registers */ 584 #define BGE_MAC_MODE 0x0400 585 #define BGE_MAC_STS 0x0404 586 #define BGE_MAC_EVT_ENB 0x0408 587 #define BGE_MAC_LED_CTL 0x040C 588 #define BGE_MAC_ADDR1_LO 0x0410 589 #define BGE_MAC_ADDR1_HI 0x0414 590 #define BGE_MAC_ADDR2_LO 0x0418 591 #define BGE_MAC_ADDR2_HI 0x041C 592 #define BGE_MAC_ADDR3_LO 0x0420 593 #define BGE_MAC_ADDR3_HI 0x0424 594 #define BGE_MAC_ADDR4_LO 0x0428 595 #define BGE_MAC_ADDR4_HI 0x042C 596 #define BGE_WOL_PATPTR 0x0430 597 #define BGE_WOL_PATCFG 0x0434 598 #define BGE_TX_RANDOM_BACKOFF 0x0438 599 #define BGE_RX_MTU 0x043C 600 #define BGE_GBIT_PCS_TEST 0x0440 601 #define BGE_TX_TBI_AUTONEG 0x0444 602 #define BGE_RX_TBI_AUTONEG 0x0448 603 #define BGE_MI_COMM 0x044C 604 #define BGE_MI_STS 0x0450 605 #define BGE_MI_MODE 0x0454 606 #define BGE_AUTOPOLL_STS 0x0458 607 #define BGE_TX_MODE 0x045C 608 #define BGE_TX_STS 0x0460 609 #define BGE_TX_LENGTHS 0x0464 610 #define BGE_RX_MODE 0x0468 611 #define BGE_RX_STS 0x046C 612 #define BGE_MAR0 0x0470 613 #define BGE_MAR1 0x0474 614 #define BGE_MAR2 0x0478 615 #define BGE_MAR3 0x047C 616 #define BGE_RX_BD_RULES_CTL0 0x0480 617 #define BGE_RX_BD_RULES_MASKVAL0 0x0484 618 #define BGE_RX_BD_RULES_CTL1 0x0488 619 #define BGE_RX_BD_RULES_MASKVAL1 0x048C 620 #define BGE_RX_BD_RULES_CTL2 0x0490 621 #define BGE_RX_BD_RULES_MASKVAL2 0x0494 622 #define BGE_RX_BD_RULES_CTL3 0x0498 623 #define BGE_RX_BD_RULES_MASKVAL3 0x049C 624 #define BGE_RX_BD_RULES_CTL4 0x04A0 625 #define BGE_RX_BD_RULES_MASKVAL4 0x04A4 626 #define BGE_RX_BD_RULES_CTL5 0x04A8 627 #define BGE_RX_BD_RULES_MASKVAL5 0x04AC 628 #define BGE_RX_BD_RULES_CTL6 0x04B0 629 #define BGE_RX_BD_RULES_MASKVAL6 0x04B4 630 #define BGE_RX_BD_RULES_CTL7 0x04B8 631 #define BGE_RX_BD_RULES_MASKVAL7 0x04BC 632 #define BGE_RX_BD_RULES_CTL8 0x04C0 633 #define BGE_RX_BD_RULES_MASKVAL8 0x04C4 634 #define BGE_RX_BD_RULES_CTL9 0x04C8 635 #define BGE_RX_BD_RULES_MASKVAL9 0x04CC 636 #define BGE_RX_BD_RULES_CTL10 0x04D0 637 #define BGE_RX_BD_RULES_MASKVAL10 0x04D4 638 #define BGE_RX_BD_RULES_CTL11 0x04D8 639 #define BGE_RX_BD_RULES_MASKVAL11 0x04DC 640 #define BGE_RX_BD_RULES_CTL12 0x04E0 641 #define BGE_RX_BD_RULES_MASKVAL12 0x04E4 642 #define BGE_RX_BD_RULES_CTL13 0x04E8 643 #define BGE_RX_BD_RULES_MASKVAL13 0x04EC 644 #define BGE_RX_BD_RULES_CTL14 0x04F0 645 #define BGE_RX_BD_RULES_MASKVAL14 0x04F4 646 #define BGE_RX_BD_RULES_CTL15 0x04F8 647 #define BGE_RX_BD_RULES_MASKVAL15 0x04FC 648 #define BGE_RX_RULES_CFG 0x0500 649 #define BGE_MAX_RX_FRAME_LOWAT 0x0504 650 #define BGE_SERDES_CFG 0x0590 651 #define BGE_SERDES_STS 0x0594 652 #define BGE_PHYCFG1 0x05A0 653 #define BGE_PHYCFG2 0x05A4 654 #define BGE_EXT_RGMII_MODE 0x05A8 655 #define BGE_SGDIG_CFG 0x05B0 656 #define BGE_SGDIG_STS 0x05B4 657 #define BGE_MAC_STATS 0x0800 658 659 /* Ethernet MAC Mode register */ 660 #define BGE_MACMODE_RESET 0x00000001 661 #define BGE_MACMODE_HALF_DUPLEX 0x00000002 662 #define BGE_MACMODE_PORTMODE 0x0000000C 663 #define BGE_MACMODE_LOOPBACK 0x00000010 664 #define BGE_MACMODE_RX_TAGGEDPKT 0x00000080 665 #define BGE_MACMODE_TX_BURST_ENB 0x00000100 666 #define BGE_MACMODE_MAX_DEFER 0x00000200 667 #define BGE_MACMODE_LINK_POLARITY 0x00000400 668 #define BGE_MACMODE_RX_STATS_ENB 0x00000800 669 #define BGE_MACMODE_RX_STATS_CLEAR 0x00001000 670 #define BGE_MACMODE_RX_STATS_FLUSH 0x00002000 671 #define BGE_MACMODE_TX_STATS_ENB 0x00004000 672 #define BGE_MACMODE_TX_STATS_CLEAR 0x00008000 673 #define BGE_MACMODE_TX_STATS_FLUSH 0x00010000 674 #define BGE_MACMODE_TBI_SEND_CFGS 0x00020000 675 #define BGE_MACMODE_MAGIC_PKT_ENB 0x00040000 676 #define BGE_MACMODE_ACPI_PWRON_ENB 0x00080000 677 #define BGE_MACMODE_MIP_ENB 0x00100000 678 #define BGE_MACMODE_TXDMA_ENB 0x00200000 679 #define BGE_MACMODE_RXDMA_ENB 0x00400000 680 #define BGE_MACMODE_FRMHDR_DMA_ENB 0x00800000 681 #define BGE_MACMODE_APE_RX_EN 0x08000000 682 #define BGE_MACMODE_APE_TX_EN 0x10000000 683 684 #define BGE_PORTMODE_NONE 0x00000000 685 #define BGE_PORTMODE_MII 0x00000004 686 #define BGE_PORTMODE_GMII 0x00000008 687 #define BGE_PORTMODE_TBI 0x0000000C 688 689 /* MAC Status register */ 690 #define BGE_MACSTAT_TBI_PCS_SYNCHED 0x00000001 691 #define BGE_MACSTAT_TBI_SIGNAL_DETECT 0x00000002 692 #define BGE_MACSTAT_RX_CFG 0x00000004 693 #define BGE_MACSTAT_CFG_CHANGED 0x00000008 694 #define BGE_MACSTAT_SYNC_CHANGED 0x00000010 695 #define BGE_MACSTAT_PORT_DECODE_ERROR 0x00000400 696 #define BGE_MACSTAT_LINK_CHANGED 0x00001000 697 #define BGE_MACSTAT_MI_COMPLETE 0x00400000 698 #define BGE_MACSTAT_MI_INTERRUPT 0x00800000 699 #define BGE_MACSTAT_AUTOPOLL_ERROR 0x01000000 700 #define BGE_MACSTAT_ODI_ERROR 0x02000000 701 #define BGE_MACSTAT_RXSTAT_OFLOW 0x04000000 702 #define BGE_MACSTAT_TXSTAT_OFLOW 0x08000000 703 704 /* MAC Event Enable Register */ 705 #define BGE_EVTENB_PORT_DECODE_ERROR 0x00000400 706 #define BGE_EVTENB_LINK_CHANGED 0x00001000 707 #define BGE_EVTENB_MI_COMPLETE 0x00400000 708 #define BGE_EVTENB_MI_INTERRUPT 0x00800000 709 #define BGE_EVTENB_AUTOPOLL_ERROR 0x01000000 710 #define BGE_EVTENB_ODI_ERROR 0x02000000 711 #define BGE_EVTENB_RXSTAT_OFLOW 0x04000000 712 #define BGE_EVTENB_TXSTAT_OFLOW 0x08000000 713 714 /* LED Control Register */ 715 #define BGE_LEDCTL_LINKLED_OVERRIDE 0x00000001 716 #define BGE_LEDCTL_1000MBPS_LED 0x00000002 717 #define BGE_LEDCTL_100MBPS_LED 0x00000004 718 #define BGE_LEDCTL_10MBPS_LED 0x00000008 719 #define BGE_LEDCTL_TRAFLED_OVERRIDE 0x00000010 720 #define BGE_LEDCTL_TRAFLED_BLINK 0x00000020 721 #define BGE_LEDCTL_TRAFLED_BLINK_2 0x00000040 722 #define BGE_LEDCTL_1000MBPS_STS 0x00000080 723 #define BGE_LEDCTL_100MBPS_STS 0x00000100 724 #define BGE_LEDCTL_10MBPS_STS 0x00000200 725 #define BGE_LEDCTL_TRADLED_STS 0x00000400 726 #define BGE_LEDCTL_BLINKPERIOD 0x7FF80000 727 #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE 0x80000000 728 729 /* TX backoff seed register */ 730 #define BGE_TX_BACKOFF_SEED_MASK 0x3FF 731 732 /* Autopoll status register */ 733 #define BGE_AUTOPOLLSTS_ERROR 0x00000001 734 735 /* Transmit MAC mode register */ 736 #define BGE_TXMODE_RESET 0x00000001 737 #define BGE_TXMODE_ENABLE 0x00000002 738 #define BGE_TXMODE_FLOWCTL_ENABLE 0x00000010 739 #define BGE_TXMODE_BIGBACKOFF_ENABLE 0x00000020 740 #define BGE_TXMODE_LONGPAUSE_ENABLE 0x00000040 741 #define BGE_TXMODE_MBUF_LOCKUP_FIX 0x00000100 742 #define BGE_TXMODE_JMB_FRM_LEN 0x00400000 743 #define BGE_TXMODE_CNT_DN_MODE 0x00800000 744 745 /* Transmit MAC status register */ 746 #define BGE_TXSTAT_RX_XOFFED 0x00000001 747 #define BGE_TXSTAT_SENT_XOFF 0x00000002 748 #define BGE_TXSTAT_SENT_XON 0x00000004 749 #define BGE_TXSTAT_LINK_UP 0x00000008 750 #define BGE_TXSTAT_ODI_UFLOW 0x00000010 751 #define BGE_TXSTAT_ODI_OFLOW 0x00000020 752 753 /* Transmit MAC lengths register */ 754 #define BGE_TXLEN_SLOTTIME 0x000000FF 755 #define BGE_TXLEN_IPG 0x00000F00 756 #define BGE_TXLEN_CRS 0x00003000 757 #define BGE_TXLEN_JMB_FRM_LEN_MSK 0x00FF0000 758 #define BGE_TXLEN_CNT_DN_VAL_MSK 0xFF000000 759 760 /* Receive MAC mode register */ 761 #define BGE_RXMODE_RESET 0x00000001 762 #define BGE_RXMODE_ENABLE 0x00000002 763 #define BGE_RXMODE_FLOWCTL_ENABLE 0x00000004 764 #define BGE_RXMODE_RX_GIANTS 0x00000020 765 #define BGE_RXMODE_RX_RUNTS 0x00000040 766 #define BGE_RXMODE_8022_LENCHECK 0x00000080 767 #define BGE_RXMODE_RX_PROMISC 0x00000100 768 #define BGE_RXMODE_RX_NO_CRC_CHECK 0x00000200 769 #define BGE_RXMODE_RX_KEEP_VLAN_DIAG 0x00000400 770 #define BGE_RXMODE_IPV6_ENABLE 0x01000000 771 #define BGE_RXMODE_IPV4_FRAG_FIX 0x02000000 772 773 /* Receive MAC status register */ 774 #define BGE_RXSTAT_REMOTE_XOFFED 0x00000001 775 #define BGE_RXSTAT_RCVD_XOFF 0x00000002 776 #define BGE_RXSTAT_RCVD_XON 0x00000004 777 778 /* Receive Rules Control register */ 779 #define BGE_RXRULECTL_OFFSET 0x000000FF 780 #define BGE_RXRULECTL_CLASS 0x00001F00 781 #define BGE_RXRULECTL_HDRTYPE 0x0000E000 782 #define BGE_RXRULECTL_COMPARE_OP 0x00030000 783 #define BGE_RXRULECTL_MAP 0x01000000 784 #define BGE_RXRULECTL_DISCARD 0x02000000 785 #define BGE_RXRULECTL_MASK 0x04000000 786 #define BGE_RXRULECTL_ACTIVATE_PROC3 0x08000000 787 #define BGE_RXRULECTL_ACTIVATE_PROC2 0x10000000 788 #define BGE_RXRULECTL_ACTIVATE_PROC1 0x20000000 789 #define BGE_RXRULECTL_ANDWITHNEXT 0x40000000 790 791 /* Receive Rules Mask register */ 792 #define BGE_RXRULEMASK_VALUE 0x0000FFFF 793 #define BGE_RXRULEMASK_MASKVAL 0xFFFF0000 794 795 /* SERDES configuration register */ 796 #define BGE_SERDESCFG_RXR 0x00000007 /* phase interpolator */ 797 #define BGE_SERDESCFG_RXG 0x00000018 /* rx gain setting */ 798 #define BGE_SERDESCFG_RXEDGESEL 0x00000040 /* rising/falling egde */ 799 #define BGE_SERDESCFG_TX_BIAS 0x00000380 /* TXDAC bias setting */ 800 #define BGE_SERDESCFG_IBMAX 0x00000400 /* bias current +25% */ 801 #define BGE_SERDESCFG_IBMIN 0x00000800 /* bias current -25% */ 802 #define BGE_SERDESCFG_TXMODE 0x00001000 803 #define BGE_SERDESCFG_TXEDGESEL 0x00002000 /* rising/falling edge */ 804 #define BGE_SERDESCFG_MODE 0x00004000 /* TXCP/TXCN disabled */ 805 #define BGE_SERDESCFG_PLLTEST 0x00008000 /* PLL test mode */ 806 #define BGE_SERDESCFG_CDET 0x00010000 /* comma detect enable */ 807 #define BGE_SERDESCFG_TBILOOP 0x00020000 /* local loopback */ 808 #define BGE_SERDESCFG_REMLOOP 0x00040000 /* remote loopback */ 809 #define BGE_SERDESCFG_INVPHASE 0x00080000 /* Reverse 125MHz clock */ 810 #define BGE_SERDESCFG_12REGCTL 0x00300000 /* 1.2v regulator ctl */ 811 #define BGE_SERDESCFG_REGCTL 0x00C00000 /* regulator ctl (2.5v) */ 812 813 /* SERDES status register */ 814 #define BGE_SERDESSTS_RXSTAT 0x0000000F /* receive status bits */ 815 #define BGE_SERDESSTS_CDET 0x00000010 /* comma code detected */ 816 817 /* PHYCFG1 config */ 818 #define BGE_PHYCFG1_RGMII_INT 0x00000001 819 #define BGE_PHYCFG1_RGMII_EXT_RX_DEC 0x02000000 820 #define BGE_PHYCFG1_RGMII_SND_STAT_EN 0x04000000 821 #define BGE_PHYCFG1_TXC_DRV 0x20000000 822 823 /* PHYCFG2 config */ 824 #define BGE_PHYCFG2_INBAND_ENABLE 0x00000001 825 #define BGE_PHYCFG2_EMODE_MASK_MASK 0x000001c0 826 #define BGE_PHYCFG2_EMODE_MASK_AC131 0x000000c0 827 #define BGE_PHYCFG2_EMODE_MASK_50610 0x00000100 828 #define BGE_PHYCFG2_EMODE_MASK_RT8211 0x00000000 829 #define BGE_PHYCFG2_EMODE_MASK_RT8201 0x000001c0 830 #define BGE_PHYCFG2_EMODE_COMP_MASK 0x00000e00 831 #define BGE_PHYCFG2_EMODE_COMP_AC131 0x00000600 832 #define BGE_PHYCFG2_EMODE_COMP_50610 0x00000400 833 #define BGE_PHYCFG2_EMODE_COMP_RT8211 0x00000800 834 #define BGE_PHYCFG2_EMODE_COMP_RT8201 0x00000000 835 #define BGE_PHYCFG2_FMODE_MASK_MASK 0x00007000 836 #define BGE_PHYCFG2_FMODE_MASK_AC131 0x00006000 837 #define BGE_PHYCFG2_FMODE_MASK_50610 0x00004000 838 #define BGE_PHYCFG2_FMODE_MASK_RT8211 0x00000000 839 #define BGE_PHYCFG2_FMODE_MASK_RT8201 0x00007000 840 #define BGE_PHYCFG2_FMODE_COMP_MASK 0x00038000 841 #define BGE_PHYCFG2_FMODE_COMP_AC131 0x00030000 842 #define BGE_PHYCFG2_FMODE_COMP_50610 0x00008000 843 #define BGE_PHYCFG2_FMODE_COMP_RT8211 0x00038000 844 #define BGE_PHYCFG2_FMODE_COMP_RT8201 0x00000000 845 #define BGE_PHYCFG2_GMODE_MASK_MASK 0x001c0000 846 #define BGE_PHYCFG2_GMODE_MASK_AC131 0x001c0000 847 #define BGE_PHYCFG2_GMODE_MASK_50610 0x00100000 848 #define BGE_PHYCFG2_GMODE_MASK_RT8211 0x00000000 849 #define BGE_PHYCFG2_GMODE_MASK_RT8201 0x001c0000 850 #define BGE_PHYCFG2_GMODE_COMP_MASK 0x00e00000 851 #define BGE_PHYCFG2_GMODE_COMP_AC131 0x00e00000 852 #define BGE_PHYCFG2_GMODE_COMP_50610 0x00000000 853 #define BGE_PHYCFG2_GMODE_COMP_RT8211 0x00200000 854 #define BGE_PHYCFG2_GMODE_COMP_RT8201 0x00000000 855 #define BGE_PHYCFG2_ACT_MASK_MASK 0x03000000 856 #define BGE_PHYCFG2_ACT_MASK_AC131 0x03000000 857 #define BGE_PHYCFG2_ACT_MASK_50610 0x01000000 858 #define BGE_PHYCFG2_ACT_MASK_RT8211 0x03000000 859 #define BGE_PHYCFG2_ACT_MASK_RT8201 0x01000000 860 #define BGE_PHYCFG2_ACT_COMP_MASK 0x0c000000 861 #define BGE_PHYCFG2_ACT_COMP_AC131 0x00000000 862 #define BGE_PHYCFG2_ACT_COMP_50610 0x00000000 863 #define BGE_PHYCFG2_ACT_COMP_RT8211 0x00000000 864 #define BGE_PHYCFG2_ACT_COMP_RT8201 0x08000000 865 #define BGE_PHYCFG2_QUAL_MASK_MASK 0x30000000 866 #define BGE_PHYCFG2_QUAL_MASK_AC131 0x30000000 867 #define BGE_PHYCFG2_QUAL_MASK_50610 0x30000000 868 #define BGE_PHYCFG2_QUAL_MASK_RT8211 0x30000000 869 #define BGE_PHYCFG2_QUAL_MASK_RT8201 0x30000000 870 #define BGE_PHYCFG2_QUAL_COMP_MASK 0xc0000000 871 #define BGE_PHYCFG2_QUAL_COMP_AC131 0x00000000 872 #define BGE_PHYCFG2_QUAL_COMP_50610 0x00000000 873 #define BGE_PHYCFG2_QUAL_COMP_RT8211 0x00000000 874 #define BGE_PHYCFG2_QUAL_COMP_RT8201 0x00000000 875 #define BGE_PHYCFG2_50610_LED_MODES \ 876 (BGE_PHYCFG2_EMODE_MASK_50610 | \ 877 BGE_PHYCFG2_EMODE_COMP_50610 | \ 878 BGE_PHYCFG2_FMODE_MASK_50610 | \ 879 BGE_PHYCFG2_FMODE_COMP_50610 | \ 880 BGE_PHYCFG2_GMODE_MASK_50610 | \ 881 BGE_PHYCFG2_GMODE_COMP_50610 | \ 882 BGE_PHYCFG2_ACT_MASK_50610 | \ 883 BGE_PHYCFG2_ACT_COMP_50610 | \ 884 BGE_PHYCFG2_QUAL_MASK_50610 | \ 885 BGE_PHYCFG2_QUAL_COMP_50610) 886 #define BGE_PHYCFG2_AC131_LED_MODES \ 887 (BGE_PHYCFG2_EMODE_MASK_AC131 | \ 888 BGE_PHYCFG2_EMODE_COMP_AC131 | \ 889 BGE_PHYCFG2_FMODE_MASK_AC131 | \ 890 BGE_PHYCFG2_FMODE_COMP_AC131 | \ 891 BGE_PHYCFG2_GMODE_MASK_AC131 | \ 892 BGE_PHYCFG2_GMODE_COMP_AC131 | \ 893 BGE_PHYCFG2_ACT_MASK_AC131 | \ 894 BGE_PHYCFG2_ACT_COMP_AC131 | \ 895 BGE_PHYCFG2_QUAL_MASK_AC131 | \ 896 BGE_PHYCFG2_QUAL_COMP_AC131) 897 #define BGE_PHYCFG2_RTL8211C_LED_MODES \ 898 (BGE_PHYCFG2_EMODE_MASK_RT8211 | \ 899 BGE_PHYCFG2_EMODE_COMP_RT8211 | \ 900 BGE_PHYCFG2_FMODE_MASK_RT8211 | \ 901 BGE_PHYCFG2_FMODE_COMP_RT8211 | \ 902 BGE_PHYCFG2_GMODE_MASK_RT8211 | \ 903 BGE_PHYCFG2_GMODE_COMP_RT8211 | \ 904 BGE_PHYCFG2_ACT_MASK_RT8211 | \ 905 BGE_PHYCFG2_ACT_COMP_RT8211 | \ 906 BGE_PHYCFG2_QUAL_MASK_RT8211 | \ 907 BGE_PHYCFG2_QUAL_COMP_RT8211) 908 #define BGE_PHYCFG2_RTL8201E_LED_MODES \ 909 (BGE_PHYCFG2_EMODE_MASK_RT8201 | \ 910 BGE_PHYCFG2_EMODE_COMP_RT8201 | \ 911 BGE_PHYCFG2_FMODE_MASK_RT8201 | \ 912 BGE_PHYCFG2_FMODE_COMP_RT8201 | \ 913 BGE_PHYCFG2_GMODE_MASK_RT8201 | \ 914 BGE_PHYCFG2_GMODE_COMP_RT8201 | \ 915 BGE_PHYCFG2_ACT_MASK_RT8201 | \ 916 BGE_PHYCFG2_ACT_COMP_RT8201 | \ 917 BGE_PHYCFG2_QUAL_MASK_RT8201 | \ 918 BGE_PHYCFG2_QUAL_COMP_RT8201) 919 920 /* EXT_RGMII_MODE config */ 921 #define BGE_RGMII_MODE_TX_ENABLE 0x00000001 922 #define BGE_RGMII_MODE_TX_LOWPWR 0x00000002 923 #define BGE_RGMII_MODE_TX_RESET 0x00000004 924 #define BGE_RGMII_MODE_RX_INT_B 0x00000100 925 #define BGE_RGMII_MODE_RX_QUALITY 0x00000200 926 #define BGE_RGMII_MODE_RX_ACTIVITY 0x00000400 927 #define BGE_RGMII_MODE_RX_ENG_DET 0x00000800 928 929 /* SGDIG config (not documented) */ 930 #define BGE_SGDIGCFG_PAUSE_CAP 0x00000800 931 #define BGE_SGDIGCFG_ASYM_PAUSE 0x00001000 932 #define BGE_SGDIGCFG_SEND 0x40000000 933 #define BGE_SGDIGCFG_AUTO 0x80000000 934 935 /* SGDIG status (not documented) */ 936 #define BGE_SGDIGSTS_DONE 0x00000002 937 #define BGE_SGDIGSTS_IS_SERDES 0x00000100 938 #define BGE_SGDIGSTS_PAUSE_CAP 0x00080000 939 #define BGE_SGDIGSTS_ASYM_PAUSE 0x00100000 940 941 /* MI communication register */ 942 #define BGE_MICOMM_DATA 0x0000FFFF 943 #define BGE_MICOMM_REG 0x001F0000 944 #define BGE_MICOMM_PHY 0x03E00000 945 #define BGE_MICOMM_CMD 0x0C000000 946 #define BGE_MICOMM_READFAIL 0x10000000 947 #define BGE_MICOMM_BUSY 0x20000000 948 949 #define BGE_MIREG(x) ((x & 0x1F) << 16) 950 #define BGE_MIPHY(x) ((x & 0x1F) << 21) 951 #define BGE_MICMD_WRITE 0x04000000 952 #define BGE_MICMD_READ 0x08000000 953 954 /* MI status register */ 955 #define BGE_MISTS_LINK 0x00000001 956 #define BGE_MISTS_10MBPS 0x00000002 957 958 #define BGE_MIMODE_SHORTPREAMBLE 0x00000002 959 #define BGE_MIMODE_AUTOPOLL 0x00000010 960 #define BGE_MIMODE_CLKCNT 0x001F0000 961 #define BGE_MIMODE_500KHZ_CONST 0x00008000 962 #define BGE_MIMODE_BASE 0x000C0000 963 #define BGE_MIMODE_PHYADDR(x) ((x & 0x1F) << 5) 964 965 /* 966 * Send data initiator control registers. 967 */ 968 #define BGE_SDI_MODE 0x0C00 969 #define BGE_SDI_STATUS 0x0C04 970 #define BGE_SDI_STATS_CTL 0x0C08 971 #define BGE_SDI_STATS_ENABLE_MASK 0x0C0C 972 #define BGE_SDI_STATS_INCREMENT_MASK 0x0C10 973 #define BGE_ISO_PKT_TX 0x0C20 974 #define BGE_LOCSTATS_COS0 0x0C80 975 #define BGE_LOCSTATS_COS1 0x0C84 976 #define BGE_LOCSTATS_COS2 0x0C88 977 #define BGE_LOCSTATS_COS3 0x0C8C 978 #define BGE_LOCSTATS_COS4 0x0C90 979 #define BGE_LOCSTATS_COS5 0x0C84 980 #define BGE_LOCSTATS_COS6 0x0C98 981 #define BGE_LOCSTATS_COS7 0x0C9C 982 #define BGE_LOCSTATS_COS8 0x0CA0 983 #define BGE_LOCSTATS_COS9 0x0CA4 984 #define BGE_LOCSTATS_COS10 0x0CA8 985 #define BGE_LOCSTATS_COS11 0x0CAC 986 #define BGE_LOCSTATS_COS12 0x0CB0 987 #define BGE_LOCSTATS_COS13 0x0CB4 988 #define BGE_LOCSTATS_COS14 0x0CB8 989 #define BGE_LOCSTATS_COS15 0x0CBC 990 #define BGE_LOCSTATS_DMA_RQ_FULL 0x0CC0 991 #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL 0x0CC4 992 #define BGE_LOCSTATS_SDC_QUEUE_FULL 0x0CC8 993 #define BGE_LOCSTATS_NIC_SENDPROD_SET 0x0CCC 994 #define BGE_LOCSTATS_STATS_UPDATED 0x0CD0 995 #define BGE_LOCSTATS_IRQS 0x0CD4 996 #define BGE_LOCSTATS_AVOIDED_IRQS 0x0CD8 997 #define BGE_LOCSTATS_TX_THRESH_HIT 0x0CDC 998 999 /* Send Data Initiator mode register */ 1000 #define BGE_SDIMODE_RESET 0x00000001 1001 #define BGE_SDIMODE_ENABLE 0x00000002 1002 #define BGE_SDIMODE_STATS_OFLOW_ATTN 0x00000004 1003 1004 /* Send Data Initiator stats register */ 1005 #define BGE_SDISTAT_STATS_OFLOW_ATTN 0x00000004 1006 1007 /* Send Data Initiator stats control register */ 1008 #define BGE_SDISTATSCTL_ENABLE 0x00000001 1009 #define BGE_SDISTATSCTL_FASTER 0x00000002 1010 #define BGE_SDISTATSCTL_CLEAR 0x00000004 1011 #define BGE_SDISTATSCTL_FORCEFLUSH 0x00000008 1012 #define BGE_SDISTATSCTL_FORCEZERO 0x00000010 1013 1014 /* 1015 * Send Data Completion Control registers 1016 */ 1017 #define BGE_SDC_MODE 0x1000 1018 #define BGE_SDC_STATUS 0x1004 1019 1020 /* Send Data completion mode register */ 1021 #define BGE_SDCMODE_RESET 0x00000001 1022 #define BGE_SDCMODE_ENABLE 0x00000002 1023 #define BGE_SDCMODE_ATTN 0x00000004 1024 #define BGE_SDCMODE_CDELAY 0x00000010 1025 1026 /* Send Data completion status register */ 1027 #define BGE_SDCSTAT_ATTN 0x00000004 1028 1029 /* 1030 * Send BD Ring Selector Control registers 1031 */ 1032 #define BGE_SRS_MODE 0x1400 1033 #define BGE_SRS_STATUS 0x1404 1034 #define BGE_SRS_HWDIAG 0x1408 1035 #define BGE_SRS_LOC_NIC_CONS0 0x1440 1036 #define BGE_SRS_LOC_NIC_CONS1 0x1444 1037 #define BGE_SRS_LOC_NIC_CONS2 0x1448 1038 #define BGE_SRS_LOC_NIC_CONS3 0x144C 1039 #define BGE_SRS_LOC_NIC_CONS4 0x1450 1040 #define BGE_SRS_LOC_NIC_CONS5 0x1454 1041 #define BGE_SRS_LOC_NIC_CONS6 0x1458 1042 #define BGE_SRS_LOC_NIC_CONS7 0x145C 1043 #define BGE_SRS_LOC_NIC_CONS8 0x1460 1044 #define BGE_SRS_LOC_NIC_CONS9 0x1464 1045 #define BGE_SRS_LOC_NIC_CONS10 0x1468 1046 #define BGE_SRS_LOC_NIC_CONS11 0x146C 1047 #define BGE_SRS_LOC_NIC_CONS12 0x1470 1048 #define BGE_SRS_LOC_NIC_CONS13 0x1474 1049 #define BGE_SRS_LOC_NIC_CONS14 0x1478 1050 #define BGE_SRS_LOC_NIC_CONS15 0x147C 1051 1052 /* Send BD Ring Selector Mode register */ 1053 #define BGE_SRSMODE_RESET 0x00000001 1054 #define BGE_SRSMODE_ENABLE 0x00000002 1055 #define BGE_SRSMODE_ATTN 0x00000004 1056 1057 /* Send BD Ring Selector Status register */ 1058 #define BGE_SRSSTAT_ERROR 0x00000004 1059 1060 /* Send BD Ring Selector HW Diagnostics register */ 1061 #define BGE_SRSHWDIAG_STATE 0x0000000F 1062 #define BGE_SRSHWDIAG_CURRINGNUM 0x000000F0 1063 #define BGE_SRSHWDIAG_STAGEDRINGNUM 0x00000F00 1064 #define BGE_SRSHWDIAG_RINGNUM_IN_MBX 0x0000F000 1065 1066 /* 1067 * Send BD Initiator Selector Control registers 1068 */ 1069 #define BGE_SBDI_MODE 0x1800 1070 #define BGE_SBDI_STATUS 0x1804 1071 #define BGE_SBDI_LOC_NIC_PROD0 0x1808 1072 #define BGE_SBDI_LOC_NIC_PROD1 0x180C 1073 #define BGE_SBDI_LOC_NIC_PROD2 0x1810 1074 #define BGE_SBDI_LOC_NIC_PROD3 0x1814 1075 #define BGE_SBDI_LOC_NIC_PROD4 0x1818 1076 #define BGE_SBDI_LOC_NIC_PROD5 0x181C 1077 #define BGE_SBDI_LOC_NIC_PROD6 0x1820 1078 #define BGE_SBDI_LOC_NIC_PROD7 0x1824 1079 #define BGE_SBDI_LOC_NIC_PROD8 0x1828 1080 #define BGE_SBDI_LOC_NIC_PROD9 0x182C 1081 #define BGE_SBDI_LOC_NIC_PROD10 0x1830 1082 #define BGE_SBDI_LOC_NIC_PROD11 0x1834 1083 #define BGE_SBDI_LOC_NIC_PROD12 0x1838 1084 #define BGE_SBDI_LOC_NIC_PROD13 0x183C 1085 #define BGE_SBDI_LOC_NIC_PROD14 0x1840 1086 #define BGE_SBDI_LOC_NIC_PROD15 0x1844 1087 1088 /* Send BD Initiator Mode register */ 1089 #define BGE_SBDIMODE_RESET 0x00000001 1090 #define BGE_SBDIMODE_ENABLE 0x00000002 1091 #define BGE_SBDIMODE_ATTN 0x00000004 1092 1093 /* Send BD Initiator Status register */ 1094 #define BGE_SBDISTAT_ERROR 0x00000004 1095 1096 /* 1097 * Send BD Completion Control registers 1098 */ 1099 #define BGE_SBDC_MODE 0x1C00 1100 #define BGE_SBDC_STATUS 0x1C04 1101 1102 /* Send BD Completion Control Mode register */ 1103 #define BGE_SBDCMODE_RESET 0x00000001 1104 #define BGE_SBDCMODE_ENABLE 0x00000002 1105 #define BGE_SBDCMODE_ATTN 0x00000004 1106 1107 /* Send BD Completion Control Status register */ 1108 #define BGE_SBDCSTAT_ATTN 0x00000004 1109 1110 /* 1111 * Receive List Placement Control registers 1112 */ 1113 #define BGE_RXLP_MODE 0x2000 1114 #define BGE_RXLP_STATUS 0x2004 1115 #define BGE_RXLP_SEL_LIST_LOCK 0x2008 1116 #define BGE_RXLP_SEL_NON_EMPTY_BITS 0x200C 1117 #define BGE_RXLP_CFG 0x2010 1118 #define BGE_RXLP_STATS_CTL 0x2014 1119 #define BGE_RXLP_STATS_ENABLE_MASK 0x2018 1120 #define BGE_RXLP_STATS_INCREMENT_MASK 0x201C 1121 #define BGE_RXLP_HEAD0 0x2100 1122 #define BGE_RXLP_TAIL0 0x2104 1123 #define BGE_RXLP_COUNT0 0x2108 1124 #define BGE_RXLP_HEAD1 0x2110 1125 #define BGE_RXLP_TAIL1 0x2114 1126 #define BGE_RXLP_COUNT1 0x2118 1127 #define BGE_RXLP_HEAD2 0x2120 1128 #define BGE_RXLP_TAIL2 0x2124 1129 #define BGE_RXLP_COUNT2 0x2128 1130 #define BGE_RXLP_HEAD3 0x2130 1131 #define BGE_RXLP_TAIL3 0x2134 1132 #define BGE_RXLP_COUNT3 0x2138 1133 #define BGE_RXLP_HEAD4 0x2140 1134 #define BGE_RXLP_TAIL4 0x2144 1135 #define BGE_RXLP_COUNT4 0x2148 1136 #define BGE_RXLP_HEAD5 0x2150 1137 #define BGE_RXLP_TAIL5 0x2154 1138 #define BGE_RXLP_COUNT5 0x2158 1139 #define BGE_RXLP_HEAD6 0x2160 1140 #define BGE_RXLP_TAIL6 0x2164 1141 #define BGE_RXLP_COUNT6 0x2168 1142 #define BGE_RXLP_HEAD7 0x2170 1143 #define BGE_RXLP_TAIL7 0x2174 1144 #define BGE_RXLP_COUNT7 0x2178 1145 #define BGE_RXLP_HEAD8 0x2180 1146 #define BGE_RXLP_TAIL8 0x2184 1147 #define BGE_RXLP_COUNT8 0x2188 1148 #define BGE_RXLP_HEAD9 0x2190 1149 #define BGE_RXLP_TAIL9 0x2194 1150 #define BGE_RXLP_COUNT9 0x2198 1151 #define BGE_RXLP_HEAD10 0x21A0 1152 #define BGE_RXLP_TAIL10 0x21A4 1153 #define BGE_RXLP_COUNT10 0x21A8 1154 #define BGE_RXLP_HEAD11 0x21B0 1155 #define BGE_RXLP_TAIL11 0x21B4 1156 #define BGE_RXLP_COUNT11 0x21B8 1157 #define BGE_RXLP_HEAD12 0x21C0 1158 #define BGE_RXLP_TAIL12 0x21C4 1159 #define BGE_RXLP_COUNT12 0x21C8 1160 #define BGE_RXLP_HEAD13 0x21D0 1161 #define BGE_RXLP_TAIL13 0x21D4 1162 #define BGE_RXLP_COUNT13 0x21D8 1163 #define BGE_RXLP_HEAD14 0x21E0 1164 #define BGE_RXLP_TAIL14 0x21E4 1165 #define BGE_RXLP_COUNT14 0x21E8 1166 #define BGE_RXLP_HEAD15 0x21F0 1167 #define BGE_RXLP_TAIL15 0x21F4 1168 #define BGE_RXLP_COUNT15 0x21F8 1169 #define BGE_RXLP_LOCSTAT_COS0 0x2200 1170 #define BGE_RXLP_LOCSTAT_COS1 0x2204 1171 #define BGE_RXLP_LOCSTAT_COS2 0x2208 1172 #define BGE_RXLP_LOCSTAT_COS3 0x220C 1173 #define BGE_RXLP_LOCSTAT_COS4 0x2210 1174 #define BGE_RXLP_LOCSTAT_COS5 0x2214 1175 #define BGE_RXLP_LOCSTAT_COS6 0x2218 1176 #define BGE_RXLP_LOCSTAT_COS7 0x221C 1177 #define BGE_RXLP_LOCSTAT_COS8 0x2220 1178 #define BGE_RXLP_LOCSTAT_COS9 0x2224 1179 #define BGE_RXLP_LOCSTAT_COS10 0x2228 1180 #define BGE_RXLP_LOCSTAT_COS11 0x222C 1181 #define BGE_RXLP_LOCSTAT_COS12 0x2230 1182 #define BGE_RXLP_LOCSTAT_COS13 0x2234 1183 #define BGE_RXLP_LOCSTAT_COS14 0x2238 1184 #define BGE_RXLP_LOCSTAT_COS15 0x223C 1185 #define BGE_RXLP_LOCSTAT_FILTDROP 0x2240 1186 #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL 0x2244 1187 #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL 0x2248 1188 #define BGE_RXLP_LOCSTAT_OUT_OF_BDS 0x224C 1189 #define BGE_RXLP_LOCSTAT_IFIN_DROPS 0x2250 1190 #define BGE_RXLP_LOCSTAT_IFIN_ERRORS 0x2254 1191 #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT 0x2258 1192 1193 1194 /* Receive List Placement mode register */ 1195 #define BGE_RXLPMODE_RESET 0x00000001 1196 #define BGE_RXLPMODE_ENABLE 0x00000002 1197 #define BGE_RXLPMODE_CLASS0_ATTN 0x00000004 1198 #define BGE_RXLPMODE_MAPOUTRANGE_ATTN 0x00000008 1199 #define BGE_RXLPMODE_STATSOFLOW_ATTN 0x00000010 1200 1201 /* Receive List Placement Status register */ 1202 #define BGE_RXLPSTAT_CLASS0_ATTN 0x00000004 1203 #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN 0x00000008 1204 #define BGE_RXLPSTAT_STATSOFLOW_ATTN 0x00000010 1205 1206 /* 1207 * Receive Data and Receive BD Initiator Control Registers 1208 */ 1209 #define BGE_RDBDI_MODE 0x2400 1210 #define BGE_RDBDI_STATUS 0x2404 1211 #define BGE_RX_JUMBO_RCB_HADDR_HI 0x2440 1212 #define BGE_RX_JUMBO_RCB_HADDR_LO 0x2444 1213 #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS 0x2448 1214 #define BGE_RX_JUMBO_RCB_NICADDR 0x244C 1215 #define BGE_RX_STD_RCB_HADDR_HI 0x2450 1216 #define BGE_RX_STD_RCB_HADDR_LO 0x2454 1217 #define BGE_RX_STD_RCB_MAXLEN_FLAGS 0x2458 1218 #define BGE_RX_STD_RCB_NICADDR 0x245C 1219 #define BGE_RX_MINI_RCB_HADDR_HI 0x2460 1220 #define BGE_RX_MINI_RCB_HADDR_LO 0x2464 1221 #define BGE_RX_MINI_RCB_MAXLEN_FLAGS 0x2468 1222 #define BGE_RX_MINI_RCB_NICADDR 0x246C 1223 #define BGE_RDBDI_JUMBO_RX_CONS 0x2470 1224 #define BGE_RDBDI_STD_RX_CONS 0x2474 1225 #define BGE_RDBDI_MINI_RX_CONS 0x2478 1226 #define BGE_RDBDI_RETURN_PROD0 0x2480 1227 #define BGE_RDBDI_RETURN_PROD1 0x2484 1228 #define BGE_RDBDI_RETURN_PROD2 0x2488 1229 #define BGE_RDBDI_RETURN_PROD3 0x248C 1230 #define BGE_RDBDI_RETURN_PROD4 0x2490 1231 #define BGE_RDBDI_RETURN_PROD5 0x2494 1232 #define BGE_RDBDI_RETURN_PROD6 0x2498 1233 #define BGE_RDBDI_RETURN_PROD7 0x249C 1234 #define BGE_RDBDI_RETURN_PROD8 0x24A0 1235 #define BGE_RDBDI_RETURN_PROD9 0x24A4 1236 #define BGE_RDBDI_RETURN_PROD10 0x24A8 1237 #define BGE_RDBDI_RETURN_PROD11 0x24AC 1238 #define BGE_RDBDI_RETURN_PROD12 0x24B0 1239 #define BGE_RDBDI_RETURN_PROD13 0x24B4 1240 #define BGE_RDBDI_RETURN_PROD14 0x24B8 1241 #define BGE_RDBDI_RETURN_PROD15 0x24BC 1242 #define BGE_RDBDI_HWDIAG 0x24C0 1243 1244 1245 /* Receive Data and Receive BD Initiator Mode register */ 1246 #define BGE_RDBDIMODE_RESET 0x00000001 1247 #define BGE_RDBDIMODE_ENABLE 0x00000002 1248 #define BGE_RDBDIMODE_JUMBO_ATTN 0x00000004 1249 #define BGE_RDBDIMODE_GIANT_ATTN 0x00000008 1250 #define BGE_RDBDIMODE_BADRINGSZ_ATTN 0x00000010 1251 1252 /* Receive Data and Receive BD Initiator Status register */ 1253 #define BGE_RDBDISTAT_JUMBO_ATTN 0x00000004 1254 #define BGE_RDBDISTAT_GIANT_ATTN 0x00000008 1255 #define BGE_RDBDISTAT_BADRINGSZ_ATTN 0x00000010 1256 1257 1258 /* 1259 * Receive Data Completion Control registers 1260 */ 1261 #define BGE_RDC_MODE 0x2800 1262 1263 /* Receive Data Completion Mode register */ 1264 #define BGE_RDCMODE_RESET 0x00000001 1265 #define BGE_RDCMODE_ENABLE 0x00000002 1266 #define BGE_RDCMODE_ATTN 0x00000004 1267 1268 /* 1269 * Receive BD Initiator Control registers 1270 */ 1271 #define BGE_RBDI_MODE 0x2C00 1272 #define BGE_RBDI_STATUS 0x2C04 1273 #define BGE_RBDI_NIC_JUMBO_BD_PROD 0x2C08 1274 #define BGE_RBDI_NIC_STD_BD_PROD 0x2C0C 1275 #define BGE_RBDI_NIC_MINI_BD_PROD 0x2C10 1276 #define BGE_RBDI_MINI_REPL_THRESH 0x2C14 1277 #define BGE_RBDI_STD_REPL_THRESH 0x2C18 1278 #define BGE_RBDI_JUMBO_REPL_THRESH 0x2C1C 1279 1280 #define BGE_STD_REPL_LWM 0x2D00 1281 #define BGE_JUMBO_REPL_LWM 0x2D04 1282 1283 /* Receive BD Initiator Mode register */ 1284 #define BGE_RBDIMODE_RESET 0x00000001 1285 #define BGE_RBDIMODE_ENABLE 0x00000002 1286 #define BGE_RBDIMODE_ATTN 0x00000004 1287 1288 /* Receive BD Initiator Status register */ 1289 #define BGE_RBDISTAT_ATTN 0x00000004 1290 1291 /* 1292 * Receive BD Completion Control registers 1293 */ 1294 #define BGE_RBDC_MODE 0x3000 1295 #define BGE_RBDC_STATUS 0x3004 1296 #define BGE_RBDC_JUMBO_BD_PROD 0x3008 1297 #define BGE_RBDC_STD_BD_PROD 0x300C 1298 #define BGE_RBDC_MINI_BD_PROD 0x3010 1299 1300 /* Receive BD completion mode register */ 1301 #define BGE_RBDCMODE_RESET 0x00000001 1302 #define BGE_RBDCMODE_ENABLE 0x00000002 1303 #define BGE_RBDCMODE_ATTN 0x00000004 1304 1305 /* Receive BD completion status register */ 1306 #define BGE_RBDCSTAT_ERROR 0x00000004 1307 1308 /* 1309 * Receive List Selector Control registers 1310 */ 1311 #define BGE_RXLS_MODE 0x3400 1312 #define BGE_RXLS_STATUS 0x3404 1313 1314 /* Receive List Selector Mode register */ 1315 #define BGE_RXLSMODE_RESET 0x00000001 1316 #define BGE_RXLSMODE_ENABLE 0x00000002 1317 #define BGE_RXLSMODE_ATTN 0x00000004 1318 1319 /* Receive List Selector Status register */ 1320 #define BGE_RXLSSTAT_ERROR 0x00000004 1321 1322 #define BGE_CPMU_CTRL 0x3600 1323 #define BGE_CPMU_LSPD_10MB_CLK 0x3604 1324 #define BGE_CPMU_LSPD_1000MB_CLK 0x360C 1325 #define BGE_CPMU_LNK_AWARE_PWRMD 0x3610 1326 #define BGE_CPMU_HST_ACC 0x361C 1327 #define BGE_CPMU_CLCK_ORIDE 0x3624 1328 #define BGE_CPMU_CLCK_STAT 0x3630 1329 #define BGE_CPMU_MUTEX_REQ 0x365C 1330 #define BGE_CPMU_MUTEX_GNT 0x3660 1331 #define BGE_CPMU_PHY_STRAP 0x3664 1332 #define BGE_CPMU_PADRNG_CTL 0x3668 1333 1334 /* Central Power Management Unit (CPMU) register */ 1335 #define BGE_CPMU_CTRL_LINK_IDLE_MODE 0x00000200 1336 #define BGE_CPMU_CTRL_LINK_AWARE_MODE 0x00000400 1337 #define BGE_CPMU_CTRL_LINK_SPEED_MODE 0x00004000 1338 #define BGE_CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000 1339 1340 /* Link Speed 10MB/No Link Power Mode Clock Policy register */ 1341 #define BGE_CPMU_LSPD_10MB_MACCLK_MASK 0x001F0000 1342 #define BGE_CPMU_LSPD_10MB_MACCLK_6_25 0x00130000 1343 1344 /* Link Speed 1000MB Power Mode Clock Policy register */ 1345 #define BGE_CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000 1346 #define BGE_CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000 1347 #define BGE_CPMU_LSPD_1000MB_MACCLK_MASK 0x001F0000 1348 1349 /* Link Aware Power Mode Clock Policy register */ 1350 #define BGE_CPMU_LNK_AWARE_MACCLK_MASK 0x001F0000 1351 #define BGE_CPMU_LNK_AWARE_MACCLK_6_25 0x00130000 1352 1353 #define BGE_CPMU_HST_ACC_MACCLK_MASK 0x001F0000 1354 #define BGE_CPMU_HST_ACC_MACCLK_6_25 0x00130000 1355 1356 /* Clock Speed Override Policy register */ 1357 #define CPMU_CLCK_ORIDE_MAC_ORIDE_EN 0x80000000 1358 1359 /* CPMU Clock Status register */ 1360 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001F0000 1361 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000 1362 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000 1363 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000 1364 1365 /* CPMU Mutex Request register */ 1366 #define BGE_CPMU_MUTEX_REQ_DRIVER 0x00001000 1367 #define BGE_CPMU_MUTEX_GNT_DRIVER 0x00001000 1368 1369 /* CPMU GPHY Strap register */ 1370 #define BGE_CPMU_PHY_STRAP_IS_SERDES 0x00000020 1371 1372 /* CPMU Padring Control register */ 1373 #define BGE_CPMU_PADRNG_CTL_RDIV2 0x00040000 1374 1375 /* 1376 * Mbuf Cluster Free registers (has nothing to do with BSD mbufs) 1377 */ 1378 #define BGE_MBCF_MODE 0x3800 1379 #define BGE_MBCF_STATUS 0x3804 1380 1381 /* Mbuf Cluster Free mode register */ 1382 #define BGE_MBCFMODE_RESET 0x00000001 1383 #define BGE_MBCFMODE_ENABLE 0x00000002 1384 #define BGE_MBCFMODE_ATTN 0x00000004 1385 1386 /* Mbuf Cluster Free status register */ 1387 #define BGE_MBCFSTAT_ERROR 0x00000004 1388 1389 /* 1390 * Host Coalescing Control registers 1391 */ 1392 #define BGE_HCC_MODE 0x3C00 1393 #define BGE_HCC_STATUS 0x3C04 1394 #define BGE_HCC_RX_COAL_TICKS 0x3C08 1395 #define BGE_HCC_TX_COAL_TICKS 0x3C0C 1396 #define BGE_HCC_RX_MAX_COAL_BDS 0x3C10 1397 #define BGE_HCC_TX_MAX_COAL_BDS 0x3C14 1398 #define BGE_HCC_RX_COAL_TICKS_INT 0x3C18 /* ticks during interrupt */ 1399 #define BGE_HCC_TX_COAL_TICKS_INT 0x3C1C /* ticks during interrupt */ 1400 #define BGE_HCC_RX_MAX_COAL_BDS_INT 0x3C20 /* BDs during interrupt */ 1401 #define BGE_HCC_TX_MAX_COAL_BDS_INT 0x3C24 /* BDs during interrupt */ 1402 #define BGE_HCC_STATS_TICKS 0x3C28 1403 #define BGE_HCC_STATS_ADDR_HI 0x3C30 1404 #define BGE_HCC_STATS_ADDR_LO 0x3C34 1405 #define BGE_HCC_STATUSBLK_ADDR_HI 0x3C38 1406 #define BGE_HCC_STATUSBLK_ADDR_LO 0x3C3C 1407 #define BGE_HCC_STATS_BASEADDR 0x3C40 /* address in NIC memory */ 1408 #define BGE_HCC_STATUSBLK_BASEADDR 0x3C44 /* address in NIC memory */ 1409 #define BGE_FLOW_ATTN 0x3C48 1410 #define BGE_HCC_JUMBO_BD_CONS 0x3C50 1411 #define BGE_HCC_STD_BD_CONS 0x3C54 1412 #define BGE_HCC_MINI_BD_CONS 0x3C58 1413 #define BGE_HCC_RX_RETURN_PROD0 0x3C80 1414 #define BGE_HCC_RX_RETURN_PROD1 0x3C84 1415 #define BGE_HCC_RX_RETURN_PROD2 0x3C88 1416 #define BGE_HCC_RX_RETURN_PROD3 0x3C8C 1417 #define BGE_HCC_RX_RETURN_PROD4 0x3C90 1418 #define BGE_HCC_RX_RETURN_PROD5 0x3C94 1419 #define BGE_HCC_RX_RETURN_PROD6 0x3C98 1420 #define BGE_HCC_RX_RETURN_PROD7 0x3C9C 1421 #define BGE_HCC_RX_RETURN_PROD8 0x3CA0 1422 #define BGE_HCC_RX_RETURN_PROD9 0x3CA4 1423 #define BGE_HCC_RX_RETURN_PROD10 0x3CA8 1424 #define BGE_HCC_RX_RETURN_PROD11 0x3CAC 1425 #define BGE_HCC_RX_RETURN_PROD12 0x3CB0 1426 #define BGE_HCC_RX_RETURN_PROD13 0x3CB4 1427 #define BGE_HCC_RX_RETURN_PROD14 0x3CB8 1428 #define BGE_HCC_RX_RETURN_PROD15 0x3CBC 1429 #define BGE_HCC_TX_BD_CONS0 0x3CC0 1430 #define BGE_HCC_TX_BD_CONS1 0x3CC4 1431 #define BGE_HCC_TX_BD_CONS2 0x3CC8 1432 #define BGE_HCC_TX_BD_CONS3 0x3CCC 1433 #define BGE_HCC_TX_BD_CONS4 0x3CD0 1434 #define BGE_HCC_TX_BD_CONS5 0x3CD4 1435 #define BGE_HCC_TX_BD_CONS6 0x3CD8 1436 #define BGE_HCC_TX_BD_CONS7 0x3CDC 1437 #define BGE_HCC_TX_BD_CONS8 0x3CE0 1438 #define BGE_HCC_TX_BD_CONS9 0x3CE4 1439 #define BGE_HCC_TX_BD_CONS10 0x3CE8 1440 #define BGE_HCC_TX_BD_CONS11 0x3CEC 1441 #define BGE_HCC_TX_BD_CONS12 0x3CF0 1442 #define BGE_HCC_TX_BD_CONS13 0x3CF4 1443 #define BGE_HCC_TX_BD_CONS14 0x3CF8 1444 #define BGE_HCC_TX_BD_CONS15 0x3CFC 1445 1446 1447 /* Host coalescing mode register */ 1448 #define BGE_HCCMODE_RESET 0x00000001 1449 #define BGE_HCCMODE_ENABLE 0x00000002 1450 #define BGE_HCCMODE_ATTN 0x00000004 1451 #define BGE_HCCMODE_COAL_NOW 0x00000008 1452 #define BGE_HCCMODE_MSI_BITS 0x00000070 1453 #define BGE_HCCMODE_STATBLK_SIZE 0x00000180 1454 1455 #define BGE_STATBLKSZ_FULL 0x00000000 1456 #define BGE_STATBLKSZ_64BYTE 0x00000080 1457 #define BGE_STATBLKSZ_32BYTE 0x00000100 1458 1459 /* Host coalescing status register */ 1460 #define BGE_HCCSTAT_ERROR 0x00000004 1461 1462 /* Flow attention register */ 1463 #define BGE_FLOWATTN_MB_LOWAT 0x00000040 1464 #define BGE_FLOWATTN_MEMARB 0x00000080 1465 #define BGE_FLOWATTN_HOSTCOAL 0x00008000 1466 #define BGE_FLOWATTN_DMADONE_DISCARD 0x00010000 1467 #define BGE_FLOWATTN_RCB_INVAL 0x00020000 1468 #define BGE_FLOWATTN_RXDATA_CORRUPT 0x00040000 1469 #define BGE_FLOWATTN_RDBDI 0x00080000 1470 #define BGE_FLOWATTN_RXLS 0x00100000 1471 #define BGE_FLOWATTN_RXLP 0x00200000 1472 #define BGE_FLOWATTN_RBDC 0x00400000 1473 #define BGE_FLOWATTN_RBDI 0x00800000 1474 #define BGE_FLOWATTN_SDC 0x08000000 1475 #define BGE_FLOWATTN_SDI 0x10000000 1476 #define BGE_FLOWATTN_SRS 0x20000000 1477 #define BGE_FLOWATTN_SBDC 0x40000000 1478 #define BGE_FLOWATTN_SBDI 0x80000000 1479 1480 /* 1481 * Memory arbiter registers 1482 */ 1483 #define BGE_MARB_MODE 0x4000 1484 #define BGE_MARB_STATUS 0x4004 1485 #define BGE_MARB_TRAPADDR_HI 0x4008 1486 #define BGE_MARB_TRAPADDR_LO 0x400C 1487 1488 /* Memory arbiter mode register */ 1489 #define BGE_MARBMODE_RESET 0x00000001 1490 #define BGE_MARBMODE_ENABLE 0x00000002 1491 #define BGE_MARBMODE_TX_ADDR_TRAP 0x00000004 1492 #define BGE_MARBMODE_RX_ADDR_TRAP 0x00000008 1493 #define BGE_MARBMODE_DMAW1_TRAP 0x00000010 1494 #define BGE_MARBMODE_DMAR1_TRAP 0x00000020 1495 #define BGE_MARBMODE_RXRISC_TRAP 0x00000040 1496 #define BGE_MARBMODE_TXRISC_TRAP 0x00000080 1497 #define BGE_MARBMODE_PCI_TRAP 0x00000100 1498 #define BGE_MARBMODE_DMAR2_TRAP 0x00000200 1499 #define BGE_MARBMODE_RXQ_TRAP 0x00000400 1500 #define BGE_MARBMODE_RXDI1_TRAP 0x00000800 1501 #define BGE_MARBMODE_RXDI2_TRAP 0x00001000 1502 #define BGE_MARBMODE_DC_GRPMEM_TRAP 0x00002000 1503 #define BGE_MARBMODE_HCOAL_TRAP 0x00004000 1504 #define BGE_MARBMODE_MBUF_TRAP 0x00008000 1505 #define BGE_MARBMODE_TXDI_TRAP 0x00010000 1506 #define BGE_MARBMODE_SDC_DMAC_TRAP 0x00020000 1507 #define BGE_MARBMODE_TXBD_TRAP 0x00040000 1508 #define BGE_MARBMODE_BUFFMAN_TRAP 0x00080000 1509 #define BGE_MARBMODE_DMAW2_TRAP 0x00100000 1510 #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP 0x00200000 1511 #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000 1512 #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP 0x00800000 1513 #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP 0x01000000 1514 #define BGE_MARBMODE_XTSSRAM_PERR_TRAP 0x02000000 1515 1516 /* Memory arbiter status register */ 1517 #define BGE_MARBSTAT_TX_ADDR_TRAP 0x00000004 1518 #define BGE_MARBSTAT_RX_ADDR_TRAP 0x00000008 1519 #define BGE_MARBSTAT_DMAW1_TRAP 0x00000010 1520 #define BGE_MARBSTAT_DMAR1_TRAP 0x00000020 1521 #define BGE_MARBSTAT_RXRISC_TRAP 0x00000040 1522 #define BGE_MARBSTAT_TXRISC_TRAP 0x00000080 1523 #define BGE_MARBSTAT_PCI_TRAP 0x00000100 1524 #define BGE_MARBSTAT_DMAR2_TRAP 0x00000200 1525 #define BGE_MARBSTAT_RXQ_TRAP 0x00000400 1526 #define BGE_MARBSTAT_RXDI1_TRAP 0x00000800 1527 #define BGE_MARBSTAT_RXDI2_TRAP 0x00001000 1528 #define BGE_MARBSTAT_DC_GRPMEM_TRAP 0x00002000 1529 #define BGE_MARBSTAT_HCOAL_TRAP 0x00004000 1530 #define BGE_MARBSTAT_MBUF_TRAP 0x00008000 1531 #define BGE_MARBSTAT_TXDI_TRAP 0x00010000 1532 #define BGE_MARBSTAT_SDC_DMAC_TRAP 0x00020000 1533 #define BGE_MARBSTAT_TXBD_TRAP 0x00040000 1534 #define BGE_MARBSTAT_BUFFMAN_TRAP 0x00080000 1535 #define BGE_MARBSTAT_DMAW2_TRAP 0x00100000 1536 #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP 0x00200000 1537 #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000 1538 #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP 0x00800000 1539 #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP 0x01000000 1540 #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP 0x02000000 1541 1542 /* 1543 * Buffer manager control registers 1544 */ 1545 #define BGE_BMAN_MODE 0x4400 1546 #define BGE_BMAN_STATUS 0x4404 1547 #define BGE_BMAN_MBUFPOOL_BASEADDR 0x4408 1548 #define BGE_BMAN_MBUFPOOL_LEN 0x440C 1549 #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT 0x4410 1550 #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT 0x4414 1551 #define BGE_BMAN_MBUFPOOL_HIWAT 0x4418 1552 #define BGE_BMAN_RXCPU_MBALLOC_REQ 0x441C 1553 #define BGE_BMAN_RXCPU_MBALLOC_RESP 0x4420 1554 #define BGE_BMAN_TXCPU_MBALLOC_REQ 0x4424 1555 #define BGE_BMAN_TXCPU_MBALLOC_RESP 0x4428 1556 #define BGE_BMAN_DMA_DESCPOOL_BASEADDR 0x442C 1557 #define BGE_BMAN_DMA_DESCPOOL_LEN 0x4430 1558 #define BGE_BMAN_DMA_DESCPOOL_LOWAT 0x4434 1559 #define BGE_BMAN_DMA_DESCPOOL_HIWAT 0x4438 1560 #define BGE_BMAN_RXCPU_DMAALLOC_REQ 0x443C 1561 #define BGE_BMAN_RXCPU_DMAALLOC_RESP 0x4440 1562 #define BGE_BMAN_TXCPU_DMAALLOC_REQ 0x4444 1563 #define BGE_BMAN_TXCPU_DMALLLOC_RESP 0x4448 1564 #define BGE_BMAN_HWDIAG_1 0x444C 1565 #define BGE_BMAN_HWDIAG_2 0x4450 1566 #define BGE_BMAN_HWDIAG_3 0x4454 1567 1568 /* Buffer manager mode register */ 1569 #define BGE_BMANMODE_RESET 0x00000001 1570 #define BGE_BMANMODE_ENABLE 0x00000002 1571 #define BGE_BMANMODE_ATTN 0x00000004 1572 #define BGE_BMANMODE_TESTMODE 0x00000008 1573 #define BGE_BMANMODE_LOMBUF_ATTN 0x00000010 1574 #define BGE_BMANMODE_NO_TX_UNDERRUN 0x80000000 1575 1576 /* Buffer manager status register */ 1577 #define BGE_BMANSTAT_ERRO 0x00000004 1578 #define BGE_BMANSTAT_LOWMBUF_ERROR 0x00000010 1579 1580 1581 /* 1582 * Read DMA Control registers 1583 */ 1584 #define BGE_RDMA_MODE 0x4800 1585 #define BGE_RDMA_STATUS 0x4804 1586 #define BGE_RDMA_RSRVCTRL_REG2 0x4890 1587 #define BGE_RDMA_LSO_CRPTEN_CTRL_REG2 0x48A0 1588 #define BGE_RDMA_RSRVCTRL 0x4900 1589 #define BGE_RDMA_LSO_CRPTEN_CTRL 0x4910 1590 1591 /* Read DMA mode register */ 1592 #define BGE_RDMAMODE_RESET 0x00000001 1593 #define BGE_RDMAMODE_ENABLE 0x00000002 1594 #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 1595 #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1596 #define BGE_RDMAMODE_PCI_PERR_ATTN 0x00000010 1597 #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 1598 #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 1599 #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 1600 #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 1601 #define BGE_RDMAMODE_LOCWRITE_TOOBIG 0x00000200 1602 #define BGE_RDMAMODE_ALL_ATTNS 0x000003FC 1603 #define BGE_RDMAMODE_BD_SBD_CRPT_ATTN 0x00000800 1604 #define BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN 0x00001000 1605 #define BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN 0x00002000 1606 #define BGE_RDMAMODE_FIFO_SIZE_128 0x00020000 1607 #define BGE_RDMAMODE_FIFO_LONG_BURST 0x00030000 1608 #define BGE_RDMAMODE_MULT_DMA_RD_DIS 0x01000000 1609 #define BGE_RDMAMODE_TSO4_ENABLE 0x08000000 1610 #define BGE_RDMAMODE_TSO6_ENABLE 0x10000000 1611 #define BGE_RDMAMODE_H2BNC_VLAN_DET 0x20000000 1612 1613 /* Read DMA status register */ 1614 #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 1615 #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1616 #define BGE_RDMASTAT_PCI_PERR_ATTN 0x00000010 1617 #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 1618 #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 1619 #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 1620 #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 1621 #define BGE_RDMASTAT_LOCWRITE_TOOBIG 0x00000200 1622 1623 /* Read DMA Reserved Control register */ 1624 #define BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX 0x00000004 1625 #define BGE_RDMA_RSRVCTRL_FIFO_LWM_1_5K 0x00000C00 1626 #define BGE_RDMA_RSRVCTRL_FIFO_HWM_1_5K 0x000C0000 1627 #define BGE_RDMA_RSRVCTRL_TXMRGN_320B 0x28000000 1628 #define BGE_RDMA_RSRVCTRL_FIFO_LWM_MASK 0x00000FF0 1629 #define BGE_RDMA_RSRVCTRL_FIFO_HWM_MASK 0x000FF000 1630 #define BGE_RDMA_RSRVCTRL_TXMRGN_MASK 0xFFE00000 1631 1632 #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_512 0x00020000 1633 #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_4K 0x00030000 1634 #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K 0x000C0000 1635 #define BGE_RDMA_TX_LENGTH_WA_5719 0x02000000 1636 #define BGE_RDMA_TX_LENGTH_WA_5720 0x00200000 1637 1638 /* BD Read DMA Mode register */ 1639 #define BGE_RDMA_BD_MODE 0x4A00 1640 /* BD Read DMA Mode status register */ 1641 #define BGE_RDMA_BD_STATUS 0x4A04 1642 1643 #define BGE_RDMA_BD_MODE_RESET 0x00000001 1644 #define BGE_RDMA_BD_MODE_ENABLE 0x00000002 1645 1646 /* Non-LSO Read DMA Mode register */ 1647 #define BGE_RDMA_NON_LSO_MODE 0x4B00 1648 /* Non-LSO Read DMA Mode status register */ 1649 #define BGE_RDMA_NON_LSO_STATUS 0x4B04 1650 1651 #define BGE_RDMA_NON_LSO_MODE_RESET 0x00000001 1652 #define BGE_RDMA_NON_LSO_MODE_ENABLE 0x00000002 1653 1654 #define BGE_RDMA_LENGTH 0x4BE0 1655 #define BGE_NUM_RDMA_CHANNELS 4 1656 1657 /* 1658 * Write DMA control registers 1659 */ 1660 #define BGE_WDMA_MODE 0x4C00 1661 #define BGE_WDMA_STATUS 0x4C04 1662 1663 /* Write DMA mode register */ 1664 #define BGE_WDMAMODE_RESET 0x00000001 1665 #define BGE_WDMAMODE_ENABLE 0x00000002 1666 #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 1667 #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1668 #define BGE_WDMAMODE_PCI_PERR_ATTN 0x00000010 1669 #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 1670 #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 1671 #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 1672 #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 1673 #define BGE_WDMAMODE_LOCREAD_TOOBIG 0x00000200 1674 #define BGE_WDMAMODE_ALL_ATTNS 0x000003FC 1675 #define BGE_WDMAMODE_RX_ACCEL 0x00000400 1676 #define BGE_WDMAMODE_STATUS_TAG_FIX 0x20000000 1677 #define BGE_WDMAMODE_BURST_ALL_DATA 0xC0000000 1678 1679 /* Write DMA status register */ 1680 #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 1681 #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1682 #define BGE_WDMASTAT_PCI_PERR_ATTN 0x00000010 1683 #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 1684 #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 1685 #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 1686 #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 1687 #define BGE_WDMASTAT_LOCREAD_TOOBIG 0x00000200 1688 1689 1690 /* 1691 * RX CPU registers 1692 */ 1693 #define BGE_RXCPU_MODE 0x5000 1694 #define BGE_RXCPU_STATUS 0x5004 1695 #define BGE_RXCPU_PC 0x501C 1696 1697 /* RX CPU mode register */ 1698 #define BGE_RXCPUMODE_RESET 0x00000001 1699 #define BGE_RXCPUMODE_SINGLESTEP 0x00000002 1700 #define BGE_RXCPUMODE_P0_DATAHLT_ENB 0x00000004 1701 #define BGE_RXCPUMODE_P0_INSTRHLT_ENB 0x00000008 1702 #define BGE_RXCPUMODE_WR_POSTBUF_ENB 0x00000010 1703 #define BGE_RXCPUMODE_DATACACHE_ENB 0x00000020 1704 #define BGE_RXCPUMODE_ROMFAIL 0x00000040 1705 #define BGE_RXCPUMODE_WATCHDOG_ENB 0x00000080 1706 #define BGE_RXCPUMODE_INSTRCACHE_PRF 0x00000100 1707 #define BGE_RXCPUMODE_INSTRCACHE_FLUSH 0x00000200 1708 #define BGE_RXCPUMODE_HALTCPU 0x00000400 1709 #define BGE_RXCPUMODE_INVDATAHLT_ENB 0x00000800 1710 #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 1711 #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB 0x00002000 1712 1713 /* RX CPU status register */ 1714 #define BGE_RXCPUSTAT_HW_BREAKPOINT 0x00000001 1715 #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 1716 #define BGE_RXCPUSTAT_INVALID_INSTR 0x00000004 1717 #define BGE_RXCPUSTAT_P0_DATAREF 0x00000008 1718 #define BGE_RXCPUSTAT_P0_INSTRREF 0x00000010 1719 #define BGE_RXCPUSTAT_INVALID_DATAACC 0x00000020 1720 #define BGE_RXCPUSTAT_INVALID_INSTRFTCH 0x00000040 1721 #define BGE_RXCPUSTAT_BAD_MEMALIGN 0x00000080 1722 #define BGE_RXCPUSTAT_MADDR_TRAP 0x00000100 1723 #define BGE_RXCPUSTAT_REGADDR_TRAP 0x00000200 1724 #define BGE_RXCPUSTAT_DATAACC_STALL 0x00001000 1725 #define BGE_RXCPUSTAT_INSTRFETCH_STALL 0x00002000 1726 #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 1727 #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 1728 #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 1729 #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 1730 #define BGE_RXCPUSTAT_BLOCKING_READ 0x80000000 1731 1732 1733 /* 1734 * V? CPU registers 1735 */ 1736 #define BGE_VCPU_STATUS 0x5100 1737 #define BGE_VCPU_EXT_CTRL 0x6890 1738 1739 #define BGE_VCPU_STATUS_INIT_DONE 0x04000000 1740 #define BGE_VCPU_STATUS_DRV_RESET 0x08000000 1741 1742 #define BGE_VCPU_EXT_CTRL_HALT_CPU 0x00400000 1743 #define BGE_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000 1744 1745 /* 1746 * TX CPU registers 1747 */ 1748 #define BGE_TXCPU_MODE 0x5400 1749 #define BGE_TXCPU_STATUS 0x5404 1750 #define BGE_TXCPU_PC 0x541C 1751 1752 /* TX CPU mode register */ 1753 #define BGE_TXCPUMODE_RESET 0x00000001 1754 #define BGE_TXCPUMODE_SINGLESTEP 0x00000002 1755 #define BGE_TXCPUMODE_P0_DATAHLT_ENB 0x00000004 1756 #define BGE_TXCPUMODE_P0_INSTRHLT_ENB 0x00000008 1757 #define BGE_TXCPUMODE_WR_POSTBUF_ENB 0x00000010 1758 #define BGE_TXCPUMODE_DATACACHE_ENB 0x00000020 1759 #define BGE_TXCPUMODE_ROMFAIL 0x00000040 1760 #define BGE_TXCPUMODE_WATCHDOG_ENB 0x00000080 1761 #define BGE_TXCPUMODE_INSTRCACHE_PRF 0x00000100 1762 #define BGE_TXCPUMODE_INSTRCACHE_FLUSH 0x00000200 1763 #define BGE_TXCPUMODE_HALTCPU 0x00000400 1764 #define BGE_TXCPUMODE_INVDATAHLT_ENB 0x00000800 1765 #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 1766 1767 /* TX CPU status register */ 1768 #define BGE_TXCPUSTAT_HW_BREAKPOINT 0x00000001 1769 #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 1770 #define BGE_TXCPUSTAT_INVALID_INSTR 0x00000004 1771 #define BGE_TXCPUSTAT_P0_DATAREF 0x00000008 1772 #define BGE_TXCPUSTAT_P0_INSTRREF 0x00000010 1773 #define BGE_TXCPUSTAT_INVALID_DATAACC 0x00000020 1774 #define BGE_TXCPUSTAT_INVALID_INSTRFTCH 0x00000040 1775 #define BGE_TXCPUSTAT_BAD_MEMALIGN 0x00000080 1776 #define BGE_TXCPUSTAT_MADDR_TRAP 0x00000100 1777 #define BGE_TXCPUSTAT_REGADDR_TRAP 0x00000200 1778 #define BGE_TXCPUSTAT_DATAACC_STALL 0x00001000 1779 #define BGE_TXCPUSTAT_INSTRFETCH_STALL 0x00002000 1780 #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 1781 #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 1782 #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 1783 #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 1784 #define BGE_TXCPUSTAT_BLOCKING_READ 0x80000000 1785 1786 1787 /* 1788 * Low priority mailbox registers 1789 */ 1790 #define BGE_LPMBX_IRQ0_HI 0x5800 1791 #define BGE_LPMBX_IRQ0_LO 0x5804 1792 #define BGE_LPMBX_IRQ1_HI 0x5808 1793 #define BGE_LPMBX_IRQ1_LO 0x580C 1794 #define BGE_LPMBX_IRQ2_HI 0x5810 1795 #define BGE_LPMBX_IRQ2_LO 0x5814 1796 #define BGE_LPMBX_IRQ3_HI 0x5818 1797 #define BGE_LPMBX_IRQ3_LO 0x581C 1798 #define BGE_LPMBX_GEN0_HI 0x5820 1799 #define BGE_LPMBX_GEN0_LO 0x5824 1800 #define BGE_LPMBX_GEN1_HI 0x5828 1801 #define BGE_LPMBX_GEN1_LO 0x582C 1802 #define BGE_LPMBX_GEN2_HI 0x5830 1803 #define BGE_LPMBX_GEN2_LO 0x5834 1804 #define BGE_LPMBX_GEN3_HI 0x5828 1805 #define BGE_LPMBX_GEN3_LO 0x582C 1806 #define BGE_LPMBX_GEN4_HI 0x5840 1807 #define BGE_LPMBX_GEN4_LO 0x5844 1808 #define BGE_LPMBX_GEN5_HI 0x5848 1809 #define BGE_LPMBX_GEN5_LO 0x584C 1810 #define BGE_LPMBX_GEN6_HI 0x5850 1811 #define BGE_LPMBX_GEN6_LO 0x5854 1812 #define BGE_LPMBX_GEN7_HI 0x5858 1813 #define BGE_LPMBX_GEN7_LO 0x585C 1814 #define BGE_LPMBX_RELOAD_STATS_HI 0x5860 1815 #define BGE_LPMBX_RELOAD_STATS_LO 0x5864 1816 #define BGE_LPMBX_RX_STD_PROD_HI 0x5868 1817 #define BGE_LPMBX_RX_STD_PROD_LO 0x586C 1818 #define BGE_LPMBX_RX_JUMBO_PROD_HI 0x5870 1819 #define BGE_LPMBX_RX_JUMBO_PROD_LO 0x5874 1820 #define BGE_LPMBX_RX_MINI_PROD_HI 0x5878 1821 #define BGE_LPMBX_RX_MINI_PROD_LO 0x587C 1822 #define BGE_LPMBX_RX_CONS0_HI 0x5880 1823 #define BGE_LPMBX_RX_CONS0_LO 0x5884 1824 #define BGE_LPMBX_RX_CONS1_HI 0x5888 1825 #define BGE_LPMBX_RX_CONS1_LO 0x588C 1826 #define BGE_LPMBX_RX_CONS2_HI 0x5890 1827 #define BGE_LPMBX_RX_CONS2_LO 0x5894 1828 #define BGE_LPMBX_RX_CONS3_HI 0x5898 1829 #define BGE_LPMBX_RX_CONS3_LO 0x589C 1830 #define BGE_LPMBX_RX_CONS4_HI 0x58A0 1831 #define BGE_LPMBX_RX_CONS4_LO 0x58A4 1832 #define BGE_LPMBX_RX_CONS5_HI 0x58A8 1833 #define BGE_LPMBX_RX_CONS5_LO 0x58AC 1834 #define BGE_LPMBX_RX_CONS6_HI 0x58B0 1835 #define BGE_LPMBX_RX_CONS6_LO 0x58B4 1836 #define BGE_LPMBX_RX_CONS7_HI 0x58B8 1837 #define BGE_LPMBX_RX_CONS7_LO 0x58BC 1838 #define BGE_LPMBX_RX_CONS8_HI 0x58C0 1839 #define BGE_LPMBX_RX_CONS8_LO 0x58C4 1840 #define BGE_LPMBX_RX_CONS9_HI 0x58C8 1841 #define BGE_LPMBX_RX_CONS9_LO 0x58CC 1842 #define BGE_LPMBX_RX_CONS10_HI 0x58D0 1843 #define BGE_LPMBX_RX_CONS10_LO 0x58D4 1844 #define BGE_LPMBX_RX_CONS11_HI 0x58D8 1845 #define BGE_LPMBX_RX_CONS11_LO 0x58DC 1846 #define BGE_LPMBX_RX_CONS12_HI 0x58E0 1847 #define BGE_LPMBX_RX_CONS12_LO 0x58E4 1848 #define BGE_LPMBX_RX_CONS13_HI 0x58E8 1849 #define BGE_LPMBX_RX_CONS13_LO 0x58EC 1850 #define BGE_LPMBX_RX_CONS14_HI 0x58F0 1851 #define BGE_LPMBX_RX_CONS14_LO 0x58F4 1852 #define BGE_LPMBX_RX_CONS15_HI 0x58F8 1853 #define BGE_LPMBX_RX_CONS15_LO 0x58FC 1854 #define BGE_LPMBX_TX_HOST_PROD0_HI 0x5900 1855 #define BGE_LPMBX_TX_HOST_PROD0_LO 0x5904 1856 #define BGE_LPMBX_TX_HOST_PROD1_HI 0x5908 1857 #define BGE_LPMBX_TX_HOST_PROD1_LO 0x590C 1858 #define BGE_LPMBX_TX_HOST_PROD2_HI 0x5910 1859 #define BGE_LPMBX_TX_HOST_PROD2_LO 0x5914 1860 #define BGE_LPMBX_TX_HOST_PROD3_HI 0x5918 1861 #define BGE_LPMBX_TX_HOST_PROD3_LO 0x591C 1862 #define BGE_LPMBX_TX_HOST_PROD4_HI 0x5920 1863 #define BGE_LPMBX_TX_HOST_PROD4_LO 0x5924 1864 #define BGE_LPMBX_TX_HOST_PROD5_HI 0x5928 1865 #define BGE_LPMBX_TX_HOST_PROD5_LO 0x592C 1866 #define BGE_LPMBX_TX_HOST_PROD6_HI 0x5930 1867 #define BGE_LPMBX_TX_HOST_PROD6_LO 0x5934 1868 #define BGE_LPMBX_TX_HOST_PROD7_HI 0x5938 1869 #define BGE_LPMBX_TX_HOST_PROD7_LO 0x593C 1870 #define BGE_LPMBX_TX_HOST_PROD8_HI 0x5940 1871 #define BGE_LPMBX_TX_HOST_PROD8_LO 0x5944 1872 #define BGE_LPMBX_TX_HOST_PROD9_HI 0x5948 1873 #define BGE_LPMBX_TX_HOST_PROD9_LO 0x594C 1874 #define BGE_LPMBX_TX_HOST_PROD10_HI 0x5950 1875 #define BGE_LPMBX_TX_HOST_PROD10_LO 0x5954 1876 #define BGE_LPMBX_TX_HOST_PROD11_HI 0x5958 1877 #define BGE_LPMBX_TX_HOST_PROD11_LO 0x595C 1878 #define BGE_LPMBX_TX_HOST_PROD12_HI 0x5960 1879 #define BGE_LPMBX_TX_HOST_PROD12_LO 0x5964 1880 #define BGE_LPMBX_TX_HOST_PROD13_HI 0x5968 1881 #define BGE_LPMBX_TX_HOST_PROD13_LO 0x596C 1882 #define BGE_LPMBX_TX_HOST_PROD14_HI 0x5970 1883 #define BGE_LPMBX_TX_HOST_PROD14_LO 0x5974 1884 #define BGE_LPMBX_TX_HOST_PROD15_HI 0x5978 1885 #define BGE_LPMBX_TX_HOST_PROD15_LO 0x597C 1886 #define BGE_LPMBX_TX_NIC_PROD0_HI 0x5980 1887 #define BGE_LPMBX_TX_NIC_PROD0_LO 0x5984 1888 #define BGE_LPMBX_TX_NIC_PROD1_HI 0x5988 1889 #define BGE_LPMBX_TX_NIC_PROD1_LO 0x598C 1890 #define BGE_LPMBX_TX_NIC_PROD2_HI 0x5990 1891 #define BGE_LPMBX_TX_NIC_PROD2_LO 0x5994 1892 #define BGE_LPMBX_TX_NIC_PROD3_HI 0x5998 1893 #define BGE_LPMBX_TX_NIC_PROD3_LO 0x599C 1894 #define BGE_LPMBX_TX_NIC_PROD4_HI 0x59A0 1895 #define BGE_LPMBX_TX_NIC_PROD4_LO 0x59A4 1896 #define BGE_LPMBX_TX_NIC_PROD5_HI 0x59A8 1897 #define BGE_LPMBX_TX_NIC_PROD5_LO 0x59AC 1898 #define BGE_LPMBX_TX_NIC_PROD6_HI 0x59B0 1899 #define BGE_LPMBX_TX_NIC_PROD6_LO 0x59B4 1900 #define BGE_LPMBX_TX_NIC_PROD7_HI 0x59B8 1901 #define BGE_LPMBX_TX_NIC_PROD7_LO 0x59BC 1902 #define BGE_LPMBX_TX_NIC_PROD8_HI 0x59C0 1903 #define BGE_LPMBX_TX_NIC_PROD8_LO 0x59C4 1904 #define BGE_LPMBX_TX_NIC_PROD9_HI 0x59C8 1905 #define BGE_LPMBX_TX_NIC_PROD9_LO 0x59CC 1906 #define BGE_LPMBX_TX_NIC_PROD10_HI 0x59D0 1907 #define BGE_LPMBX_TX_NIC_PROD10_LO 0x59D4 1908 #define BGE_LPMBX_TX_NIC_PROD11_HI 0x59D8 1909 #define BGE_LPMBX_TX_NIC_PROD11_LO 0x59DC 1910 #define BGE_LPMBX_TX_NIC_PROD12_HI 0x59E0 1911 #define BGE_LPMBX_TX_NIC_PROD12_LO 0x59E4 1912 #define BGE_LPMBX_TX_NIC_PROD13_HI 0x59E8 1913 #define BGE_LPMBX_TX_NIC_PROD13_LO 0x59EC 1914 #define BGE_LPMBX_TX_NIC_PROD14_HI 0x59F0 1915 #define BGE_LPMBX_TX_NIC_PROD14_LO 0x59F4 1916 #define BGE_LPMBX_TX_NIC_PROD15_HI 0x59F8 1917 #define BGE_LPMBX_TX_NIC_PROD15_LO 0x59FC 1918 1919 /* 1920 * Flow throw Queue reset register 1921 */ 1922 #define BGE_FTQ_RESET 0x5C00 1923 1924 #define BGE_FTQRESET_DMAREAD 0x00000002 1925 #define BGE_FTQRESET_DMAHIPRIO_RD 0x00000004 1926 #define BGE_FTQRESET_DMADONE 0x00000010 1927 #define BGE_FTQRESET_SBDC 0x00000020 1928 #define BGE_FTQRESET_SDI 0x00000040 1929 #define BGE_FTQRESET_WDMA 0x00000080 1930 #define BGE_FTQRESET_DMAHIPRIO_WR 0x00000100 1931 #define BGE_FTQRESET_TYPE1_SOFTWARE 0x00000200 1932 #define BGE_FTQRESET_SDC 0x00000400 1933 #define BGE_FTQRESET_HCC 0x00000800 1934 #define BGE_FTQRESET_TXFIFO 0x00001000 1935 #define BGE_FTQRESET_MBC 0x00002000 1936 #define BGE_FTQRESET_RBDC 0x00004000 1937 #define BGE_FTQRESET_RXLP 0x00008000 1938 #define BGE_FTQRESET_RDBDI 0x00010000 1939 #define BGE_FTQRESET_RDC 0x00020000 1940 #define BGE_FTQRESET_TYPE2_SOFTWARE 0x00040000 1941 1942 /* 1943 * Message Signaled Interrupt registers 1944 */ 1945 #define BGE_MSI_MODE 0x6000 1946 #define BGE_MSI_STATUS 0x6004 1947 #define BGE_MSI_FIFOACCESS 0x6008 1948 1949 /* MSI mode register */ 1950 #define BGE_MSIMODE_RESET 0x00000001 1951 #define BGE_MSIMODE_ENABLE 0x00000002 1952 #define BGE_MSIMODE_PCI_TGT_ABRT_ATTN 0x00000004 1953 #define BGE_MSIMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1954 #define BGE_MSIMODE_PCI_PERR_ATTN 0x00000010 1955 #define BGE_MSIMODE_ONE_SHOT_DISABLE 0x00000020 1956 #define BGE_MSIMODE_MULTIVEC_ENABLE 0x00000080 1957 1958 /* MSI status register */ 1959 #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN 0x00000004 1960 #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1961 #define BGE_MSISTAT_PCI_PERR_ATTN 0x00000010 1962 #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN 0x00000020 1963 #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN 0x00000040 1964 1965 1966 /* 1967 * DMA Completion registers 1968 */ 1969 #define BGE_DMAC_MODE 0x6400 1970 1971 /* DMA Completion mode register */ 1972 #define BGE_DMACMODE_RESET 0x00000001 1973 #define BGE_DMACMODE_ENABLE 0x00000002 1974 1975 1976 /* 1977 * General control registers. 1978 */ 1979 #define BGE_MODE_CTL 0x6800 1980 #define BGE_MISC_CFG 0x6804 1981 #define BGE_MISC_LOCAL_CTL 0x6808 1982 #define BGE_RX_CPU_EVENT 0x6810 1983 #define BGE_TX_CPU_EVENT 0x6820 1984 #define BGE_EE_ADDR 0x6838 1985 #define BGE_EE_DATA 0x683C 1986 #define BGE_EE_CTL 0x6840 1987 #define BGE_MDI_CTL 0x6844 1988 #define BGE_EE_DELAY 0x6848 1989 #define BGE_FASTBOOT_PC 0x6894 1990 1991 #define BGE_RX_CPU_DRV_EVENT 0x00004000 1992 1993 /* 1994 * NVRAM Control registers 1995 */ 1996 1997 #define BGE_NVRAM_CMD 0x7000 1998 #define BGE_NVRAM_STAT 0x7004 1999 #define BGE_NVRAM_WRDATA 0x7008 2000 #define BGE_NVRAM_ADDR 0x700c 2001 #define BGE_NVRAM_RDDATA 0x7010 2002 #define BGE_NVRAM_CFG1 0x7014 2003 #define BGE_NVRAM_CFG2 0x7018 2004 #define BGE_NVRAM_CFG3 0x701c 2005 #define BGE_NVRAM_SWARB 0x7020 2006 #define BGE_NVRAM_ACCESS 0x7024 2007 #define BGE_NVRAM_WRITE1 0x7028 2008 2009 2010 #define BGE_NVRAMCMD_RESET 0x00000001 2011 #define BGE_NVRAMCMD_DONE 0x00000008 2012 #define BGE_NVRAMCMD_START 0x00000010 2013 #define BGE_NVRAMCMD_WR 0x00000020 /* 1 = wr, 0 = rd */ 2014 #define BGE_NVRAMCMD_ERASE 0x00000040 2015 #define BGE_NVRAMCMD_FIRST 0x00000080 2016 #define BGE_NVRAMCMD_LAST 0x00000100 2017 2018 #define BGE_NVRAM_READCMD \ 2019 (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 2020 BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE) 2021 #define BGE_NVRAM_WRITECMD \ 2022 (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 2023 BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE|BGE_NVRAMCMD_WR) 2024 2025 #define BGE_NVRAMSWARB_SET0 0x00000001 2026 #define BGE_NVRAMSWARB_SET1 0x00000002 2027 #define BGE_NVRAMSWARB_SET2 0x00000003 2028 #define BGE_NVRAMSWARB_SET3 0x00000004 2029 #define BGE_NVRAMSWARB_CLR0 0x00000010 2030 #define BGE_NVRAMSWARB_CLR1 0x00000020 2031 #define BGE_NVRAMSWARB_CLR2 0x00000040 2032 #define BGE_NVRAMSWARB_CLR3 0x00000080 2033 #define BGE_NVRAMSWARB_GNT0 0x00000100 2034 #define BGE_NVRAMSWARB_GNT1 0x00000200 2035 #define BGE_NVRAMSWARB_GNT2 0x00000400 2036 #define BGE_NVRAMSWARB_GNT3 0x00000800 2037 #define BGE_NVRAMSWARB_REQ0 0x00001000 2038 #define BGE_NVRAMSWARB_REQ1 0x00002000 2039 #define BGE_NVRAMSWARB_REQ2 0x00004000 2040 #define BGE_NVRAMSWARB_REQ3 0x00008000 2041 2042 #define BGE_NVRAMACC_ENABLE 0x00000001 2043 #define BGE_NVRAMACC_WRENABLE 0x00000002 2044 2045 /* 2046 * TLP Control Register 2047 * Applicable to BCM5721 and BCM5751 only 2048 */ 2049 #define BGE_TLP_CONTROL_REG 0x7c00 2050 #define BGE_TLP_DATA_FIFO_PROTECT 0x02000000 2051 2052 /* 2053 * PHY Test Control Register 2054 * Applicable to BCM5721 and BCM5751 only 2055 */ 2056 #define BGE_PHY_TEST_CTRL_REG 0x7e2c 2057 #define BGE_PHY_PCIE_SCRAM_MODE 0x0020 2058 #define BGE_PHY_PCIE_LTASS_MODE 0x0040 2059 2060 /* Mode control register */ 2061 #define BGE_MODECTL_INT_SNDCOAL_ONLY 0x00000001 2062 #define BGE_MODECTL_BYTESWAP_NONFRAME 0x00000002 2063 #define BGE_MODECTL_WORDSWAP_NONFRAME 0x00000004 2064 #define BGE_MODECTL_BYTESWAP_DATA 0x00000010 2065 #define BGE_MODECTL_WORDSWAP_DATA 0x00000020 2066 #define BGE_MODECTL_BYTESWAP_B2HRX_DATA 0x00000040 2067 #define BGE_MODECTL_WORDSWAP_B2HRX_DATA 0x00000080 2068 #define BGE_MODECTL_NO_FRAME_CRACKING 0x00000200 2069 #define BGE_MODECTL_NO_RX_CRC 0x00000400 2070 #define BGE_MODECTL_RX_BADFRAMES 0x00000800 2071 #define BGE_MODECTL_NO_TX_INTR 0x00002000 2072 #define BGE_MODECTL_NO_RX_INTR 0x00004000 2073 #define BGE_MODECTL_FORCE_PCI32 0x00008000 2074 #define BGE_MODECTL_B2HRX_ENABLE 0x00008000 2075 #define BGE_MODECTL_STACKUP 0x00010000 2076 #define BGE_MODECTL_HOST_SEND_BDS 0x00020000 2077 #define BGE_MODECTL_HTX2B_ENABLE 0x00040000 2078 #define BGE_MODECTL_TX_NO_PHDR_CSUM 0x00100000 2079 #define BGE_MODECTL_RX_NO_PHDR_CSUM 0x00800000 2080 #define BGE_MODECTL_TX_ATTN_INTR 0x01000000 2081 #define BGE_MODECTL_RX_ATTN_INTR 0x02000000 2082 #define BGE_MODECTL_MAC_ATTN_INTR 0x04000000 2083 #define BGE_MODECTL_DMA_ATTN_INTR 0x08000000 2084 #define BGE_MODECTL_FLOWCTL_ATTN_INTR 0x10000000 2085 #define BGE_MODECTL_4X_SENDRING_SZ 0x20000000 2086 #define BGE_MODECTL_FW_PROCESS_MCASTS 0x40000000 2087 2088 /* Misc. config register */ 2089 #define BGE_MISCCFG_RESET_CORE_CLOCKS 0x00000001 2090 #define BGE_MISCCFG_TIMER_PRESCALER 0x000000FE 2091 #define BGE_MISCCFG_BOARD_ID_MASK 0x0001E000 2092 #define BGE_MISCCFG_BOARD_ID_5704 0x00000000 2093 #define BGE_MISCCFG_BOARD_ID_5704CIOBE 0x00004000 2094 #define BGE_MISCCFG_BOARD_ID_5788 0x00010000 2095 #define BGE_MISCCFG_BOARD_ID_5788M 0x00018000 2096 #define BGE_MISCCFG_EPHY_IDDQ 0x00200000 2097 #define BGE_MISCCFG_KEEP_GPHY_POWER 0x04000000 2098 2099 #define BGE_32BITTIME_66MHZ (0x41 << 1) 2100 2101 /* Misc. Local Control */ 2102 #define BGE_MLC_INTR_STATE 0x00000001 2103 #define BGE_MLC_INTR_CLR 0x00000002 2104 #define BGE_MLC_INTR_SET 0x00000004 2105 #define BGE_MLC_INTR_ONATTN 0x00000008 2106 #define BGE_MLC_MISCIO_IN0 0x00000100 2107 #define BGE_MLC_MISCIO_IN1 0x00000200 2108 #define BGE_MLC_MISCIO_IN2 0x00000400 2109 #define BGE_MLC_MISCIO_OUTEN0 0x00000800 2110 #define BGE_MLC_MISCIO_OUTEN1 0x00001000 2111 #define BGE_MLC_MISCIO_OUTEN2 0x00002000 2112 #define BGE_MLC_MISCIO_OUT0 0x00004000 2113 #define BGE_MLC_MISCIO_OUT1 0x00008000 2114 #define BGE_MLC_MISCIO_OUT2 0x00010000 2115 #define BGE_MLC_EXTRAM_ENB 0x00020000 2116 #define BGE_MLC_SRAM_SIZE 0x001C0000 2117 #define BGE_MLC_BANK_SEL 0x00200000 /* 0 = 2 banks, 1 == 1 */ 2118 #define BGE_MLC_SSRAM_TYPE 0x00400000 /* 1 = ZBT, 0 = standard */ 2119 #define BGE_MLC_SSRAM_CYC_DESEL 0x00800000 2120 #define BGE_MLC_AUTO_EEPROM 0x01000000 2121 2122 #define BGE_SSRAMSIZE_256KB 0x00000000 2123 #define BGE_SSRAMSIZE_512KB 0x00040000 2124 #define BGE_SSRAMSIZE_1MB 0x00080000 2125 #define BGE_SSRAMSIZE_2MB 0x000C0000 2126 #define BGE_SSRAMSIZE_4MB 0x00100000 2127 #define BGE_SSRAMSIZE_8MB 0x00140000 2128 #define BGE_SSRAMSIZE_16M 0x00180000 2129 2130 /* EEPROM address register */ 2131 #define BGE_EEADDR_ADDRESS 0x0000FFFC 2132 #define BGE_EEADDR_HALFCLK 0x01FF0000 2133 #define BGE_EEADDR_START 0x02000000 2134 #define BGE_EEADDR_DEVID 0x1C000000 2135 #define BGE_EEADDR_RESET 0x20000000 2136 #define BGE_EEADDR_DONE 0x40000000 2137 #define BGE_EEADDR_RW 0x80000000 /* 1 = rd, 0 = wr */ 2138 2139 #define BGE_EEDEVID(x) ((x & 7) << 26) 2140 #define BGE_EEHALFCLK(x) ((x & 0x1FF) << 16) 2141 #define BGE_HALFCLK_384SCL 0x60 2142 #define BGE_EE_READCMD \ 2143 (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 2144 BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE) 2145 #define BGE_EE_WRCMD \ 2146 (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 2147 BGE_EEADDR_START|BGE_EEADDR_DONE) 2148 2149 /* EEPROM Control register */ 2150 #define BGE_EECTL_CLKOUT_TRISTATE 0x00000001 2151 #define BGE_EECTL_CLKOUT 0x00000002 2152 #define BGE_EECTL_CLKIN 0x00000004 2153 #define BGE_EECTL_DATAOUT_TRISTATE 0x00000008 2154 #define BGE_EECTL_DATAOUT 0x00000010 2155 #define BGE_EECTL_DATAIN 0x00000020 2156 2157 /* MDI (MII/GMII) access register */ 2158 #define BGE_MDI_DATA 0x00000001 2159 #define BGE_MDI_DIR 0x00000002 2160 #define BGE_MDI_SEL 0x00000004 2161 #define BGE_MDI_CLK 0x00000008 2162 2163 #define BGE_MEMWIN_START 0x00008000 2164 #define BGE_MEMWIN_END 0x0000FFFF 2165 2166 /* BAR1 (APE) Register Definitions */ 2167 2168 #define BGE_APE_GPIO_MSG 0x0008 2169 #define BGE_APE_EVENT 0x000C 2170 #define BGE_APE_LOCK_REQ 0x002C 2171 #define BGE_APE_LOCK_GRANT 0x004C 2172 2173 #define BGE_APE_GPIO_MSG_SHIFT 4 2174 2175 #define BGE_APE_EVENT_1 0x00000001 2176 2177 #define BGE_APE_LOCK_REQ_DRIVER0 0x00001000 2178 2179 #define BGE_APE_LOCK_GRANT_DRIVER0 0x00001000 2180 2181 /* APE Shared Memory block (writable by APE only) */ 2182 #define BGE_APE_SEG_SIG 0x4000 2183 #define BGE_APE_FW_STATUS 0x400C 2184 #define BGE_APE_FW_FEATURES 0x4010 2185 #define BGE_APE_FW_BEHAVIOR 0x4014 2186 #define BGE_APE_FW_VERSION 0x4018 2187 #define BGE_APE_FW_HEARTBEAT_INTERVAL 0x4024 2188 #define BGE_APE_FW_HEARTBEAT 0x4028 2189 #define BGE_APE_FW_ERROR_FLAGS 0x4074 2190 2191 #define BGE_APE_SEG_SIG_MAGIC 0x41504521 2192 2193 #define BGE_APE_FW_STATUS_READY 0x00000100 2194 2195 #define BGE_APE_FW_FEATURE_DASH 0x00000001 2196 #define BGE_APE_FW_FEATURE_NCSI 0x00000002 2197 2198 #define BGE_APE_FW_VERSION_MAJMSK 0xFF000000 2199 #define BGE_APE_FW_VERSION_MAJSFT 24 2200 #define BGE_APE_FW_VERSION_MINMSK 0x00FF0000 2201 #define BGE_APE_FW_VERSION_MINSFT 16 2202 #define BGE_APE_FW_VERSION_REVMSK 0x0000FF00 2203 #define BGE_APE_FW_VERSION_REVSFT 8 2204 #define BGE_APE_FW_VERSION_BLDMSK 0x000000FF 2205 2206 /* Host Shared Memory block (writable by host only) */ 2207 #define BGE_APE_HOST_SEG_SIG 0x4200 2208 #define BGE_APE_HOST_SEG_LEN 0x4204 2209 #define BGE_APE_HOST_INIT_COUNT 0x4208 2210 #define BGE_APE_HOST_DRIVER_ID 0x420C 2211 #define BGE_APE_HOST_BEHAVIOR 0x4210 2212 #define BGE_APE_HOST_HEARTBEAT_INT_MS 0x4214 2213 #define BGE_APE_HOST_HEARTBEAT_COUNT 0x4218 2214 #define BGE_APE_HOST_DRVR_STATE 0x421C 2215 #define BGE_APE_HOST_WOL_SPEED 0x4224 2216 2217 #define BGE_APE_HOST_SEG_SIG_MAGIC 0x484F5354 2218 2219 #define BGE_APE_HOST_SEG_LEN_MAGIC 0x00000020 2220 2221 #define BGE_APE_HOST_DRIVER_ID_FBSD 0xF6000000 2222 #define BGE_APE_HOST_DRIVER_ID_MAGIC(maj, min) \ 2223 (BGE_APE_HOST_DRIVER_ID_FBSD | \ 2224 ((maj) & 0xffd) << 16 | ((min) & 0xff) << 8) 2225 2226 #define BGE_APE_HOST_BEHAV_NO_PHYLOCK 0x00000001 2227 2228 #define BGE_APE_HOST_HEARTBEAT_INT_DISABLE 0 2229 #define BGE_APE_HOST_HEARTBEAT_INT_5SEC 5000 2230 2231 #define BGE_APE_HOST_DRVR_STATE_START 0x00000001 2232 #define BGE_APE_HOST_DRVR_STATE_UNLOAD 0x00000002 2233 #define BGE_APE_HOST_DRVR_STATE_WOL 0x00000003 2234 #define BGE_APE_HOST_DRVR_STATE_SUSPEND 0x00000004 2235 2236 #define BGE_APE_HOST_WOL_SPEED_AUTO 0x00008000 2237 2238 #define BGE_APE_EVENT_STATUS 0x4300 2239 2240 #define BGE_APE_EVENT_STATUS_DRIVER_EVNT 0x00000010 2241 #define BGE_APE_EVENT_STATUS_STATE_CHNGE 0x00000500 2242 #define BGE_APE_EVENT_STATUS_STATE_START 0x00010000 2243 #define BGE_APE_EVENT_STATUS_STATE_UNLOAD 0x00020000 2244 #define BGE_APE_EVENT_STATUS_STATE_WOL 0x00030000 2245 #define BGE_APE_EVENT_STATUS_STATE_SUSPEND 0x00040000 2246 #define BGE_APE_EVENT_STATUS_EVENT_PENDING 0x80000000 2247 2248 #define BGE_APE_DEBUG_LOG 0x4E00 2249 #define BGE_APE_DEBUG_LOG_LEN 0x0100 2250 2251 #define BGE_APE_PER_LOCK_REQ 0x8400 2252 #define BGE_APE_PER_LOCK_GRANT 0x8420 2253 2254 #define BGE_APE_LOCK_PER_REQ_DRIVER0 0x00001000 2255 #define BGE_APE_LOCK_PER_REQ_DRIVER1 0x00000002 2256 #define BGE_APE_LOCK_PER_REQ_DRIVER2 0x00000004 2257 #define BGE_APE_LOCK_PER_REQ_DRIVER3 0x00000008 2258 2259 #define BGE_APE_PER_LOCK_GRANT_DRIVER0 0x00001000 2260 #define BGE_APE_PER_LOCK_GRANT_DRIVER1 0x00000002 2261 #define BGE_APE_PER_LOCK_GRANT_DRIVER2 0x00000004 2262 #define BGE_APE_PER_LOCK_GRANT_DRIVER3 0x00000008 2263 2264 /* APE Mutex Resources */ 2265 #define BGE_APE_LOCK_PHY0 0 2266 #define BGE_APE_LOCK_GRC 1 2267 #define BGE_APE_LOCK_PHY1 2 2268 #define BGE_APE_LOCK_PHY2 3 2269 #define BGE_APE_LOCK_MEM 4 2270 #define BGE_APE_LOCK_PHY3 5 2271 #define BGE_APE_LOCK_GPIO 7 2272 2273 #define BGE_MEMWIN_READ(pc, tag, x, val) \ 2274 do { \ 2275 pci_conf_write(pc, tag, BGE_PCI_MEMWIN_BASEADDR, \ 2276 (0xFFFF8000 & x)); \ 2277 val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0x7FFF)); \ 2278 } while(0) 2279 2280 #define BGE_MEMWIN_WRITE(pc, tag, x, val) \ 2281 do { \ 2282 pci_conf_write(pc, tag, BGE_PCI_MEMWIN_BASEADDR, \ 2283 (0xFFFF8000 & x)); \ 2284 CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0x7FFF), val); \ 2285 } while(0) 2286 2287 /* 2288 * This magic number is written to the firmware mailbox at 0xb50 2289 * before a software reset is issued. After the internal firmware 2290 * has completed its initialization it will write the opposite of 2291 * this value, ~BGE_MAGIC_NUMBER, to the same location, allowing the 2292 * driver to synchronize with the firmware. 2293 */ 2294 #define BGE_MAGIC_NUMBER 0x4B657654 2295 2296 typedef struct { 2297 u_int32_t bge_addr_hi; 2298 u_int32_t bge_addr_lo; 2299 } bge_hostaddr; 2300 #define BGE_HOSTADDR(x,y) \ 2301 do { \ 2302 (x).bge_addr_lo = ((u_int64_t) (y) & 0xffffffff); \ 2303 if (sizeof(bus_addr_t) == 8) \ 2304 (x).bge_addr_hi = ((u_int64_t) (y) >> 32); \ 2305 else \ 2306 (x).bge_addr_hi = 0; \ 2307 } while(0) 2308 2309 /* Ring control block structure */ 2310 struct bge_rcb { 2311 bge_hostaddr bge_hostaddr; 2312 u_int32_t bge_maxlen_flags; 2313 u_int32_t bge_nicaddr; 2314 }; 2315 2316 #define RCB_WRITE_4(sc, rcb, offset, val) \ 2317 bus_space_write_4(sc->bge_btag, sc->bge_bhandle, \ 2318 rcb + offsetof(struct bge_rcb, offset), val) 2319 2320 #define RCB_WRITE_2(sc, rcb, offset, val) \ 2321 bus_space_write_2(sc->bge_btag, sc->bge_bhandle, \ 2322 rcb + offsetof(struct bge_rcb, offset), val) 2323 2324 #define BGE_RCB_MAXLEN_FLAGS(maxlen, flags) ((maxlen) << 16 | (flags)) 2325 2326 #define BGE_RCB_FLAG_USE_EXT_RX_BD 0x0001 2327 #define BGE_RCB_FLAG_RING_DISABLED 0x0002 2328 2329 struct bge_tx_bd { 2330 bge_hostaddr bge_addr; 2331 #if BYTE_ORDER == LITTLE_ENDIAN 2332 u_int16_t bge_flags; 2333 u_int16_t bge_len; 2334 u_int16_t bge_vlan_tag; 2335 u_int16_t bge_rsvd; 2336 #else 2337 u_int16_t bge_len; 2338 u_int16_t bge_flags; 2339 u_int16_t bge_rsvd; 2340 u_int16_t bge_vlan_tag; 2341 #endif 2342 }; 2343 2344 #define BGE_TXBDFLAG_TCP_UDP_CSUM 0x0001 2345 #define BGE_TXBDFLAG_IP_CSUM 0x0002 2346 #define BGE_TXBDFLAG_END 0x0004 2347 #define BGE_TXBDFLAG_IP_FRAG 0x0008 2348 #define BGE_TXBDFLAG_JUMBO_FRAME 0x0008 /* 5717 */ 2349 #define BGE_TXBDFLAG_IP_FRAG_END 0x0010 2350 #define BGE_TXBDFLAG_HDRLEN_BIT2 0x0010 /* 5717 */ 2351 #define BGE_TXBDFLAG_SNAP 0x0020 /* 5717 */ 2352 #define BGE_TXBDFLAG_VLAN_TAG 0x0040 2353 #define BGE_TXBDFLAG_COAL_NOW 0x0080 2354 #define BGE_TXBDFLAG_CPU_PRE_DMA 0x0100 2355 #define BGE_TXBDFLAG_CPU_POST_DMA 0x0200 2356 #define BGE_TXBDFLAG_HDRLEN_BIT3 0x0400 /* 5717 */ 2357 #define BGE_TXBDFLAG_HDRLEN_BIT4 0x0800 /* 5717 */ 2358 #define BGE_TXBDFLAG_INSERT_SRC_ADDR 0x1000 2359 #define BGE_TXBDFLAG_HDRLEN_BIT5 0x1000 /* 5717 */ 2360 #define BGE_TXBDFLAG_HDRLEN_BIT6 0x2000 /* 5717 */ 2361 #define BGE_TXBDFLAG_HDRLEN_BIT7 0x4000 /* 5717 */ 2362 #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR 0x6000 2363 #define BGE_TXBDFLAG_NO_CRC 0x8000 2364 2365 #define BGE_TXBDFLAG_MSS_SIZE_MASK 0x3FFF /* 5717 */ 2366 /* Bits [1:0] of the MSS header length. */ 2367 #define BGE_TXBDFLAG_MSS_HDRLEN_MASK 0xC000 /* 5717 */ 2368 2369 #define BGE_NIC_TXRING_ADDR(ringno, size) \ 2370 BGE_SEND_RING_1_TO_4 + \ 2371 ((ringno * sizeof(struct bge_tx_bd) * size) / 4) 2372 2373 struct bge_rx_bd { 2374 bge_hostaddr bge_addr; 2375 #if BYTE_ORDER == LITTLE_ENDIAN 2376 u_int16_t bge_len; 2377 u_int16_t bge_idx; 2378 u_int16_t bge_flags; 2379 u_int16_t bge_type; 2380 u_int16_t bge_tcp_udp_csum; 2381 u_int16_t bge_ip_csum; 2382 u_int16_t bge_vlan_tag; 2383 u_int16_t bge_error_flag; 2384 #else 2385 u_int16_t bge_idx; 2386 u_int16_t bge_len; 2387 u_int16_t bge_type; 2388 u_int16_t bge_flags; 2389 u_int16_t bge_ip_csum; 2390 u_int16_t bge_tcp_udp_csum; 2391 u_int16_t bge_error_flag; 2392 u_int16_t bge_vlan_tag; 2393 #endif 2394 u_int32_t bge_rsvd; 2395 u_int32_t bge_opaque; 2396 }; 2397 2398 struct bge_ext_rx_bd { 2399 bge_hostaddr bge_addr1; 2400 bge_hostaddr bge_addr2; 2401 bge_hostaddr bge_addr3; 2402 #if BYTE_ORDER == LITTLE_ENDIAN 2403 u_int16_t bge_len2; 2404 u_int16_t bge_len1; 2405 u_int16_t bge_rsvd; 2406 u_int16_t bge_len3; 2407 #else 2408 u_int16_t bge_len1; 2409 u_int16_t bge_len2; 2410 u_int16_t bge_len3; 2411 u_int16_t bge_rsvd; 2412 #endif 2413 struct bge_rx_bd bge_bd; 2414 }; 2415 2416 #define BGE_RXBDFLAG_END 0x0004 2417 #define BGE_RXBDFLAG_JUMBO_RING 0x0020 2418 #define BGE_RXBDFLAG_VLAN_TAG 0x0040 2419 #define BGE_RXBDFLAG_ERROR 0x0400 2420 #define BGE_RXBDFLAG_MINI_RING 0x0800 2421 #define BGE_RXBDFLAG_IP_CSUM 0x1000 2422 #define BGE_RXBDFLAG_TCP_UDP_CSUM 0x2000 2423 #define BGE_RXBDFLAG_TCP_UDP_IS_TCP 0x4000 2424 #define BGE_RXBDFLAG_IPV6 0x8000 2425 2426 #define BGE_RXERRFLAG_BAD_CRC 0x0001 2427 #define BGE_RXERRFLAG_COLL_DETECT 0x0002 2428 #define BGE_RXERRFLAG_LINK_LOST 0x0004 2429 #define BGE_RXERRFLAG_PHY_DECODE_ERR 0x0008 2430 #define BGE_RXERRFLAG_MAC_ABORT 0x0010 2431 #define BGE_RXERRFLAG_RUNT 0x0020 2432 #define BGE_RXERRFLAG_TRUNC_NO_RSRCS 0x0040 2433 #define BGE_RXERRFLAG_GIANT 0x0080 2434 #define BGE_RXERRFLAG_IP_CSUM_NOK 0x1000 /* 5717 */ 2435 2436 struct bge_sts_idx { 2437 #if BYTE_ORDER == LITTLE_ENDIAN 2438 u_int16_t bge_rx_prod_idx; 2439 u_int16_t bge_tx_cons_idx; 2440 #else 2441 u_int16_t bge_tx_cons_idx; 2442 u_int16_t bge_rx_prod_idx; 2443 #endif 2444 }; 2445 2446 struct bge_status_block { 2447 u_int32_t bge_status; 2448 u_int32_t bge_status_tag; 2449 #if BYTE_ORDER == LITTLE_ENDIAN 2450 u_int16_t bge_rx_jumbo_cons_idx; 2451 u_int16_t bge_rx_std_cons_idx; 2452 u_int16_t bge_rx_mini_cons_idx; 2453 u_int16_t bge_rsvd1; 2454 #else 2455 u_int16_t bge_rx_std_cons_idx; 2456 u_int16_t bge_rx_jumbo_cons_idx; 2457 u_int16_t bge_rsvd1; 2458 u_int16_t bge_rx_mini_cons_idx; 2459 #endif 2460 struct bge_sts_idx bge_idx[16]; 2461 }; 2462 2463 #define BGE_TX_CONSIDX(x, i) x->bge_idx[i].bge_tx_considx 2464 #define BGE_RX_PRODIDX(x, i) x->bge_idx[i].bge_rx_prodidx 2465 2466 #define BGE_STATFLAG_UPDATED 0x00000001 2467 #define BGE_STATFLAG_LINKSTATE_CHANGED 0x00000002 2468 #define BGE_STATFLAG_ERROR 0x00000004 2469 2470 /* 2471 * SysKonnect Subsystem IDs 2472 */ 2473 #define SK_SUBSYSID_9D41 0x4441 2474 2475 /* 2476 * Dell PCI vendor ID 2477 */ 2478 #define DELL_VENDORID 0x1028 2479 2480 /* 2481 * Offset of MAC address inside EEPROM. 2482 */ 2483 #define BGE_EE_MAC_OFFSET 0x7C 2484 #define BGE_EE_MAC_OFFSET_5906 0x10 2485 #define BGE_EE_HWCFG_OFFSET 0xC8 2486 2487 #define BGE_HWCFG_VOLTAGE 0x00000003 2488 #define BGE_HWCFG_PHYLED_MODE 0x0000000C 2489 #define BGE_HWCFG_MEDIA 0x00000030 2490 #define BGE_HWCFG_ASF 0x00000080 2491 2492 #define BGE_VOLTAGE_1POINT3 0x00000000 2493 #define BGE_VOLTAGE_1POINT8 0x00000001 2494 2495 #define BGE_PHYLEDMODE_UNSPEC 0x00000000 2496 #define BGE_PHYLEDMODE_TRIPLELED 0x00000004 2497 #define BGE_PHYLEDMODE_SINGLELED 0x00000008 2498 2499 #define BGE_MEDIA_UNSPEC 0x00000000 2500 #define BGE_MEDIA_COPPER 0x00000010 2501 #define BGE_MEDIA_FIBER 0x00000020 2502 2503 #define BGE_TICKS_PER_SEC 1000000 2504 2505 /* 2506 * Ring size constants. 2507 */ 2508 #define BGE_EVENT_RING_CNT 256 2509 #define BGE_CMD_RING_CNT 64 2510 #define BGE_STD_RX_RING_CNT 512 2511 #define BGE_JUMBO_RX_RING_CNT 256 2512 #define BGE_MINI_RX_RING_CNT 1024 2513 #define BGE_RETURN_RING_CNT 1024 2514 2515 /* 5705 has smaller return ring size */ 2516 #define BGE_RETURN_RING_CNT_5705 512 2517 2518 /* 2519 * Possible TX ring sizes. 2520 */ 2521 #define BGE_TX_RING_CNT_128 128 2522 #define BGE_TX_RING_BASE_128 0x3800 2523 2524 #define BGE_TX_RING_CNT_256 256 2525 #define BGE_TX_RING_BASE_256 0x3000 2526 2527 #define BGE_TX_RING_CNT_512 512 2528 #define BGE_TX_RING_BASE_512 0x2000 2529 2530 #define BGE_TX_RING_CNT BGE_TX_RING_CNT_512 2531 #define BGE_TX_RING_BASE BGE_TX_RING_BASE_512 2532 2533 /* 2534 * Tigon III statistics counters. 2535 */ 2536 /* Statistics maintained MAC Receive block. */ 2537 struct bge_rx_mac_stats { 2538 bge_hostaddr ifHCInOctets; 2539 bge_hostaddr Reserved1; 2540 bge_hostaddr etherStatsFragments; 2541 bge_hostaddr ifHCInUcastPkts; 2542 bge_hostaddr ifHCInMulticastPkts; 2543 bge_hostaddr ifHCInBroadcastPkts; 2544 bge_hostaddr dot3StatsFCSErrors; 2545 bge_hostaddr dot3StatsAlignmentErrors; 2546 bge_hostaddr xonPauseFramesReceived; 2547 bge_hostaddr xoffPauseFramesReceived; 2548 bge_hostaddr macControlFramesReceived; 2549 bge_hostaddr xoffStateEntered; 2550 bge_hostaddr dot3StatsFramesTooLong; 2551 bge_hostaddr etherStatsJabbers; 2552 bge_hostaddr etherStatsUndersizePkts; 2553 bge_hostaddr inRangeLengthError; 2554 bge_hostaddr outRangeLengthError; 2555 bge_hostaddr etherStatsPkts64Octets; 2556 bge_hostaddr etherStatsPkts65Octetsto127Octets; 2557 bge_hostaddr etherStatsPkts128Octetsto255Octets; 2558 bge_hostaddr etherStatsPkts256Octetsto511Octets; 2559 bge_hostaddr etherStatsPkts512Octetsto1023Octets; 2560 bge_hostaddr etherStatsPkts1024Octetsto1522Octets; 2561 bge_hostaddr etherStatsPkts1523Octetsto2047Octets; 2562 bge_hostaddr etherStatsPkts2048Octetsto4095Octets; 2563 bge_hostaddr etherStatsPkts4096Octetsto8191Octets; 2564 bge_hostaddr etherStatsPkts8192Octetsto9022Octets; 2565 }; 2566 2567 /* Statistics maintained MAC Transmit block. */ 2568 struct bge_tx_mac_stats { 2569 bge_hostaddr ifHCOutOctets; 2570 bge_hostaddr Reserved2; 2571 bge_hostaddr etherStatsCollisions; 2572 bge_hostaddr outXonSent; 2573 bge_hostaddr outXoffSent; 2574 bge_hostaddr flowControlDone; 2575 bge_hostaddr dot3StatsInternalMacTransmitErrors; 2576 bge_hostaddr dot3StatsSingleCollisionFrames; 2577 bge_hostaddr dot3StatsMultipleCollisionFrames; 2578 bge_hostaddr dot3StatsDeferredTransmissions; 2579 bge_hostaddr Reserved3; 2580 bge_hostaddr dot3StatsExcessiveCollisions; 2581 bge_hostaddr dot3StatsLateCollisions; 2582 bge_hostaddr dot3Collided2Times; 2583 bge_hostaddr dot3Collided3Times; 2584 bge_hostaddr dot3Collided4Times; 2585 bge_hostaddr dot3Collided5Times; 2586 bge_hostaddr dot3Collided6Times; 2587 bge_hostaddr dot3Collided7Times; 2588 bge_hostaddr dot3Collided8Times; 2589 bge_hostaddr dot3Collided9Times; 2590 bge_hostaddr dot3Collided10Times; 2591 bge_hostaddr dot3Collided11Times; 2592 bge_hostaddr dot3Collided12Times; 2593 bge_hostaddr dot3Collided13Times; 2594 bge_hostaddr dot3Collided14Times; 2595 bge_hostaddr dot3Collided15Times; 2596 bge_hostaddr ifHCOutUcastPkts; 2597 bge_hostaddr ifHCOutMulticastPkts; 2598 bge_hostaddr ifHCOutBroadcastPkts; 2599 bge_hostaddr dot3StatsCarrierSenseErrors; 2600 bge_hostaddr ifOutDiscards; 2601 bge_hostaddr ifOutErrors; 2602 }; 2603 2604 /* Stats counters access through registers */ 2605 struct bge_mac_stats_regs { 2606 u_int32_t ifHCOutOctets; 2607 u_int32_t Reserved0; 2608 u_int32_t etherStatsCollisions; 2609 u_int32_t outXonSent; 2610 u_int32_t outXoffSent; 2611 u_int32_t Reserved1; 2612 u_int32_t dot3StatsInternalMacTransmitErrors; 2613 u_int32_t dot3StatsSingleCollisionFrames; 2614 u_int32_t dot3StatsMultipleCollisionFrames; 2615 u_int32_t dot3StatsDeferredTransmissions; 2616 u_int32_t Reserved2; 2617 u_int32_t dot3StatsExcessiveCollisions; 2618 u_int32_t dot3StatsLateCollisions; 2619 u_int32_t Reserved3[14]; 2620 u_int32_t ifHCOutUcastPkts; 2621 u_int32_t ifHCOutMulticastPkts; 2622 u_int32_t ifHCOutBroadcastPkts; 2623 u_int32_t Reserved4[2]; 2624 u_int32_t ifHCInOctets; 2625 u_int32_t Reserved5; 2626 u_int32_t etherStatsFragments; 2627 u_int32_t ifHCInUcastPkts; 2628 u_int32_t ifHCInMulticastPkts; 2629 u_int32_t ifHCInBroadcastPkts; 2630 u_int32_t dot3StatsFCSErrors; 2631 u_int32_t dot3StatsAlignmentErrors; 2632 u_int32_t xonPauseFramesReceived; 2633 u_int32_t xoffPauseFramesReceived; 2634 u_int32_t macControlFramesReceived; 2635 u_int32_t xoffStateEntered; 2636 u_int32_t dot3StatsFramesTooLong; 2637 u_int32_t etherStatsJabbers; 2638 u_int32_t etherStatsUndersizePkts; 2639 }; 2640 2641 struct bge_stats { 2642 u_int8_t Reserved0[256]; 2643 2644 /* Statistics maintained by Receive MAC. */ 2645 struct bge_rx_mac_stats rxstats; 2646 2647 bge_hostaddr Unused1[37]; 2648 2649 /* Statistics maintained by Transmit MAC. */ 2650 struct bge_tx_mac_stats txstats; 2651 2652 bge_hostaddr Unused2[31]; 2653 2654 /* Statistics maintained by Receive List Placement. */ 2655 bge_hostaddr COSIfHCInPkts[16]; 2656 bge_hostaddr COSFramesDroppedDueToFilters; 2657 bge_hostaddr nicDmaWriteQueueFull; 2658 bge_hostaddr nicDmaWriteHighPriQueueFull; 2659 bge_hostaddr nicNoMoreRxBDs; 2660 bge_hostaddr ifInDiscards; 2661 bge_hostaddr ifInErrors; 2662 bge_hostaddr nicRecvThresholdHit; 2663 2664 bge_hostaddr Unused3[9]; 2665 2666 /* Statistics maintained by Send Data Initiator. */ 2667 bge_hostaddr COSIfHCOutPkts[16]; 2668 bge_hostaddr nicDmaReadQueueFull; 2669 bge_hostaddr nicDmaReadHighPriQueueFull; 2670 bge_hostaddr nicSendDataCompQueueFull; 2671 2672 /* Statistics maintained by Host Coalescing. */ 2673 bge_hostaddr nicRingSetSendProdIndex; 2674 bge_hostaddr nicRingStatusUpdate; 2675 bge_hostaddr nicInterrupts; 2676 bge_hostaddr nicAvoidedInterrupts; 2677 bge_hostaddr nicSendThresholdHit; 2678 2679 u_int8_t Reserved4[320]; 2680 }; 2681 2682 /* 2683 * Tigon general information block. This resides in host memory 2684 * and contains the status counters, ring control blocks and 2685 * producer pointers. 2686 */ 2687 2688 struct bge_gib { 2689 struct bge_stats bge_stats; 2690 struct bge_rcb bge_tx_rcb[16]; 2691 struct bge_rcb bge_std_rx_rcb; 2692 struct bge_rcb bge_jumbo_rx_rcb; 2693 struct bge_rcb bge_mini_rx_rcb; 2694 struct bge_rcb bge_return_rcb; 2695 }; 2696 2697 /* 2698 * NOTE! On the Alpha, we have an alignment constraint. 2699 * The first thing in the packet is a 14-byte Ethernet header. 2700 * This means that the packet is misaligned. To compensate, 2701 * we actually offset the data 2 bytes into the cluster. This 2702 * aligns the packet after the Ethernet header to a 32-bit 2703 * boundary. 2704 */ 2705 2706 #define BGE_JUMBO_FRAMELEN 9022 2707 #define BGE_JUMBO_MTU (BGE_JUMBO_FRAMELEN - ETHER_HDR_LEN - ETHER_CRC_LEN - ETHER_VLAN_ENCAP_LEN) 2708 #define BGE_PAGE_SIZE PAGE_SIZE 2709 2710 /* 2711 * Other utility macros. 2712 */ 2713 #define BGE_INC(x, y) (x) = (x + 1) % y 2714 2715 /* 2716 * Vital product data and structures. 2717 */ 2718 #define BGE_VPD_FLAG 0x8000 2719 2720 #define VPD_RES_ID 0x82 /* ID string */ 2721 #define VPD_RES_READ 0x90 /* start of read only area */ 2722 #define VPD_RES_WRITE 0x81 /* start of read/write area */ 2723 #define VPD_RES_END 0x78 /* end tag */ 2724 2725 /* 2726 * Register access macros. The Tigon always uses memory mapped register 2727 * accesses and all registers must be accessed with 32 bit operations. 2728 */ 2729 2730 #define CSR_WRITE_4(sc, reg, val) \ 2731 bus_space_write_4(sc->bge_btag, sc->bge_bhandle, reg, val) 2732 2733 #define CSR_READ_4(sc, reg) \ 2734 bus_space_read_4(sc->bge_btag, sc->bge_bhandle, reg) 2735 2736 #define BGE_SETBIT(sc, reg, x) \ 2737 CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x))) 2738 #define BGE_CLRBIT(sc, reg, x) \ 2739 CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x))) 2740 2741 /* BAR2 APE register access macros. */ 2742 #define APE_WRITE_4(sc, reg, val) \ 2743 bus_space_write_4(sc->bge_apetag, sc->bge_apehandle, reg, val) 2744 2745 #define APE_READ_4(sc, reg) \ 2746 bus_space_read_4(sc->bge_apetag, sc->bge_apehandle, reg) 2747 2748 #define APE_SETBIT(sc, reg, x) \ 2749 APE_WRITE_4(sc, reg, (APE_READ_4(sc, reg) | (x))) 2750 #define APE_CLRBIT(sc, reg, x) \ 2751 APE_WRITE_4(sc, reg, (APE_READ_4(sc, reg) & ~(x))) 2752 2753 #define PCI_SETBIT(pc, tag, reg, x) \ 2754 pci_conf_write(pc, tag, reg, (pci_conf_read(pc, tag, reg) | (x))) 2755 #define PCI_CLRBIT(pc, tag, reg, x) \ 2756 pci_conf_write(pc, tag, reg, (pci_conf_read(pc, tag, reg) & ~(x))) 2757 2758 /* 2759 * Memory management stuff. Note: the SSLOTS, MSLOTS and JSLOTS 2760 * values are tuneable. They control the actual amount of buffers 2761 * allocated for the standard, mini and jumbo receive rings. 2762 */ 2763 2764 #define BGE_SSLOTS 256 2765 #define BGE_MSLOTS 256 2766 #define BGE_JSLOTS 384 2767 2768 #define BGE_JRAWLEN (BGE_JUMBO_FRAMELEN + ETHER_ALIGN) 2769 #define BGE_JLEN (BGE_JRAWLEN + (sizeof(u_int64_t) - \ 2770 (BGE_JRAWLEN % sizeof(u_int64_t)))) 2771 2772 /* 2773 * Ring structures. Most of these reside in host memory and we tell 2774 * the NIC where they are via the ring control blocks. The exceptions 2775 * are the tx and command rings, which live in NIC memory and which 2776 * we access via the shared memory window. 2777 */ 2778 struct bge_ring_data { 2779 struct bge_rx_bd bge_rx_std_ring[BGE_STD_RX_RING_CNT]; 2780 struct bge_ext_rx_bd bge_rx_jumbo_ring[BGE_JUMBO_RX_RING_CNT]; 2781 struct bge_rx_bd bge_rx_return_ring[BGE_RETURN_RING_CNT]; 2782 struct bge_tx_bd bge_tx_ring[BGE_TX_RING_CNT]; 2783 struct bge_status_block bge_status_block; 2784 struct bge_tx_desc *bge_tx_ring_nic;/* pointer to shared mem */ 2785 struct bge_cmd_desc *bge_cmd_ring; /* pointer to shared mem */ 2786 struct bge_gib bge_info; 2787 }; 2788 2789 #define BGE_RING_DMA_ADDR(sc, offset) \ 2790 ((sc)->bge_ring_map->dm_segs[0].ds_addr + \ 2791 offsetof(struct bge_ring_data, offset)) 2792 2793 /* 2794 * Number of DMA segments in a TxCB. Note that this is carefully 2795 * chosen to make the total struct size an even power of two. It's 2796 * critical that no TxCB be split across a page boundary since 2797 * no attempt is made to allocate physically contiguous memory. 2798 * 2799 */ 2800 #ifdef __LP64__ 2801 #define BGE_NTXSEG 30 2802 #else 2803 #define BGE_NTXSEG 31 2804 #endif 2805 2806 #define BGE_STATUS_BLK_SZ sizeof (struct bge_status_block) 2807 2808 #define BGE_STATS_SZ sizeof (struct bge_stats) 2809 2810 /* 2811 * Mbuf pointers. We need these to keep track of the virtual addresses 2812 * of our mbuf chains since we can only convert from physical to virtual, 2813 * not the other way around. 2814 */ 2815 struct bge_chain_data { 2816 struct mbuf *bge_tx_chain[BGE_TX_RING_CNT]; 2817 struct mbuf *bge_rx_std_chain[BGE_STD_RX_RING_CNT]; 2818 struct mbuf *bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT]; 2819 struct mbuf *bge_rx_mini_chain[BGE_MINI_RX_RING_CNT]; 2820 bus_dmamap_t bge_tx_map[BGE_TX_RING_CNT]; 2821 bus_dmamap_t bge_rx_std_map[BGE_STD_RX_RING_CNT]; 2822 bus_dmamap_t bge_rx_jumbo_map[BGE_JUMBO_RX_RING_CNT]; 2823 }; 2824 2825 struct bge_type { 2826 u_int16_t bge_vid; 2827 u_int16_t bge_did; 2828 char *bge_name; 2829 }; 2830 2831 #define BGE_TIMEOUT 100000 2832 #define BGE_TXCONS_UNSET 0xFFFF /* impossible value */ 2833 2834 #define ASF_ENABLE 1 2835 #define ASF_NEW_HANDSHAKE 2 2836 #define ASF_STACKUP 4 2837 2838 struct bge_softc { 2839 struct device bge_dev; 2840 struct arpcom arpcom; /* interface info */ 2841 bus_space_handle_t bge_bhandle; 2842 bus_space_tag_t bge_btag; 2843 bus_size_t bge_bsize; 2844 bus_space_handle_t bge_apehandle; 2845 bus_space_tag_t bge_apetag; 2846 bus_size_t bge_apesize; 2847 void *bge_intrhand; 2848 struct pci_attach_args bge_pa; 2849 struct mii_data bge_mii; 2850 struct ifmedia bge_ifmedia; /* media info */ 2851 u_int32_t bge_expcap; 2852 u_int32_t bge_msicap; 2853 u_int32_t bge_mps; 2854 u_int32_t bge_expmrq; 2855 u_int32_t bge_lasttag; 2856 u_int32_t bge_flags; 2857 #define BGE_TXRING_VALID 0x00000001 2858 #define BGE_RXRING_VALID 0x00000002 2859 #define BGE_JUMBO_RXRING_VALID 0x00000004 2860 #define BGE_RX_ALIGNBUG 0x00000008 2861 #define BGE_PCIX 0x00000010 2862 #define BGE_PCIE 0x00000020 2863 #define BGE_ASF_MODE 0x00000040 2864 #define BGE_NO_EEPROM 0x00000080 2865 #define BGE_JUMBO_CAPABLE 0x00000100 2866 #define BGE_FIBER_TBI 0x00000200 2867 #define BGE_FIBER_MII 0x00000400 2868 #define BGE_IS_5788 0x00000800 2869 #define BGE_5705_PLUS 0x00001000 2870 #define BGE_575X_PLUS 0x00002000 2871 #define BGE_5755_PLUS 0x00004000 2872 #define BGE_5714_FAMILY 0x00008000 2873 #define BGE_5700_FAMILY 0x00010000 2874 #define BGE_5717_PLUS 0x00020000 2875 #define BGE_57765_PLUS 0x00040000 2876 #define BGE_APE 0x00080000 2877 #define BGE_CPMU_PRESENT 0x00100000 2878 #define BGE_TAGGED_STATUS 0x00200000 2879 #define BGE_MSI 0x00400000 2880 #define BGE_RDMA_BUG 0x00800000 2881 #define BGE_JUMBO_RING 0x01000000 2882 #define BGE_JUMBO_STD 0x02000000 2883 #define BGE_JUMBO_FRAME 0x04000000 2884 2885 u_int32_t bge_phy_flags; 2886 #define BGE_PHY_NO_3LED 0x00000001 2887 #define BGE_PHY_10_100_ONLY 0x00000002 2888 #define BGE_PHY_CRC_BUG 0x00000004 2889 #define BGE_PHY_ADC_BUG 0x00000008 2890 #define BGE_PHY_5704_A0_BUG 0x00008010 2891 #define BGE_PHY_JITTER_BUG 0x00000020 2892 #define BGE_PHY_BER_BUG 0x00000040 2893 #define BGE_PHY_ADJUST_TRIM 0x00000080 2894 #define BGE_PHY_NO_WIRESPEED 0x00000100 2895 2896 bus_dma_tag_t bge_dmatag; 2897 u_int32_t bge_mfw_flags; /* Management F/W flags */ 2898 #define BGE_MFW_ON_RXCPU 0x00000001 2899 #define BGE_MFW_ON_APE 0x00000002 2900 #define BGE_MFW_TYPE_NCSI 0x00000004 2901 #define BGE_MFW_TYPE_DASH 0x00000008 2902 int bge_phy_ape_lock; 2903 int bge_phy_addr; 2904 u_int32_t bge_chipid; 2905 struct bge_ring_data *bge_rdata; /* rings */ 2906 struct bge_chain_data bge_cdata; /* mbufs */ 2907 bus_dmamap_t bge_ring_map; 2908 bus_dma_segment_t bge_ring_seg; 2909 int bge_ring_nseg; 2910 u_int16_t bge_tx_saved_considx; 2911 u_int16_t bge_rx_saved_considx; 2912 u_int16_t bge_ev_saved_considx; 2913 u_int16_t bge_return_ring_cnt; 2914 u_int32_t bge_tx_prodidx; 2915 struct if_rxring bge_std_ring; 2916 u_int16_t bge_std; /* current std ring head */ 2917 int bge_rx_std_len; 2918 struct if_rxring bge_jumbo_ring; 2919 u_int16_t bge_jumbo; /* current jumo ring head */ 2920 u_int32_t bge_stat_ticks; 2921 u_int32_t bge_rx_coal_ticks; 2922 u_int32_t bge_tx_coal_ticks; 2923 u_int32_t bge_rx_max_coal_bds; 2924 u_int32_t bge_tx_max_coal_bds; 2925 u_int32_t bge_tx_buf_ratio; 2926 u_int32_t bge_sts; 2927 #define BGE_STS_LINK 0x00000001 /* MAC link status */ 2928 #define BGE_STS_LINK_EVT 0x00000002 /* pending link event */ 2929 #define BGE_STS_AUTOPOLL 0x00000004 /* PHY auto-polling */ 2930 #define BGE_STS_BIT(sc, x) ((sc)->bge_sts & (x)) 2931 #define BGE_STS_SETBIT(sc, x) ((sc)->bge_sts |= (x)) 2932 #define BGE_STS_CLRBIT(sc, x) ((sc)->bge_sts &= ~(x)) 2933 uint64_t bge_flowflags; 2934 int bge_txcnt; 2935 struct timeout bge_timeout; 2936 struct timeout bge_rxtimeout; 2937 struct timeout bge_rxtimeout_jumbo; 2938 u_int32_t bge_rx_discards; 2939 u_int32_t bge_tx_discards; 2940 u_int32_t bge_rx_inerrors; 2941 u_int32_t bge_rx_overruns; 2942 u_int32_t bge_tx_collisions; 2943 bus_dmamap_t bge_txdma[BGE_TX_RING_CNT]; 2944 }; 2945