1 /******************************************************************************* 2 3 Copyright (c) 2001-2005, Intel Corporation 4 All rights reserved. 5 6 Redistribution and use in source and binary forms, with or without 7 modification, are permitted provided that the following conditions are met: 8 9 1. Redistributions of source code must retain the above copyright notice, 10 this list of conditions and the following disclaimer. 11 12 2. Redistributions in binary form must reproduce the above copyright 13 notice, this list of conditions and the following disclaimer in the 14 documentation and/or other materials provided with the distribution. 15 16 3. Neither the name of the Intel Corporation nor the names of its 17 contributors may be used to endorse or promote products derived from 18 this software without specific prior written permission. 19 20 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 21 AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22 IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23 ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 24 LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30 POSSIBILITY OF SUCH DAMAGE. 31 32 *******************************************************************************/ 33 34 /* $OpenBSD: if_em_hw.h,v 1.83 2020/07/13 10:35:55 dlg Exp $ */ 35 /* $FreeBSD: if_em_hw.h,v 1.15 2005/05/26 23:32:02 tackerman Exp $ */ 36 37 /* if_em_hw.h 38 * Structures, enums, and macros for the MAC 39 */ 40 41 #ifndef _EM_HW_H_ 42 #define _EM_HW_H_ 43 44 #include <dev/pci/if_em_osdep.h> 45 46 /* Forward declarations of structures used by the shared code */ 47 struct em_hw; 48 struct em_hw_stats; 49 50 /* Enumerated types specific to the e1000 hardware */ 51 /* Media Access Controlers */ 52 typedef enum { 53 em_undefined = 0, 54 em_82542_rev2_0, 55 em_82542_rev2_1, 56 em_82543, 57 em_82544, 58 em_82540, 59 em_82545, 60 em_82545_rev_3, 61 em_icp_xxxx, 62 em_82546, 63 em_82546_rev_3, 64 em_82541, 65 em_82541_rev_2, 66 em_82547, 67 em_82547_rev_2, 68 em_82571, 69 em_82572, 70 em_82573, 71 em_82574, 72 em_82575, 73 em_82576, 74 em_82580, 75 em_i350, 76 em_i210, 77 em_80003es2lan, 78 em_ich8lan, 79 em_ich9lan, 80 em_ich10lan, 81 em_pchlan, 82 em_pch2lan, 83 em_pch_lpt, 84 em_pch_spt, 85 em_pch_cnp, 86 em_num_macs 87 } em_mac_type; 88 89 #define IS_ICH8(t) \ 90 (t == em_ich8lan || t == em_ich9lan || t == em_ich10lan || \ 91 t == em_pchlan || t == em_pch2lan || t == em_pch_lpt || \ 92 t == em_pch_spt || t == em_pch_cnp) 93 94 typedef enum { 95 em_eeprom_uninitialized = 0, 96 em_eeprom_spi, 97 em_eeprom_microwire, 98 em_eeprom_flash, 99 em_eeprom_ich8, 100 em_eeprom_invm, 101 em_eeprom_none, /* No NVM support */ 102 em_num_eeprom_types 103 } em_eeprom_type; 104 105 /* Media Types */ 106 typedef enum { 107 em_media_type_copper = 0, 108 em_media_type_fiber = 1, 109 em_media_type_internal_serdes = 2, 110 em_media_type_oem = 3, 111 em_num_media_types 112 } em_media_type; 113 114 typedef enum { 115 em_10_half = 0, 116 em_10_full = 1, 117 em_100_half = 2, 118 em_100_full = 3 119 } em_speed_duplex_type; 120 121 struct em_shadow_ram { 122 uint16_t eeprom_word; 123 boolean_t modified; 124 }; 125 126 /* PCI bus types */ 127 typedef enum { 128 em_bus_type_unknown = 0, 129 em_bus_type_pci, 130 em_bus_type_pcix, 131 em_bus_type_pci_express, 132 em_bus_type_cpp, 133 em_bus_type_reserved 134 } em_bus_type; 135 136 /* PCI bus speeds */ 137 typedef enum { 138 em_bus_speed_unknown = 0, 139 em_bus_speed_33, 140 em_bus_speed_66, 141 em_bus_speed_100, 142 em_bus_speed_120, 143 em_bus_speed_133, 144 em_bus_speed_2500, 145 em_bus_speed_reserved 146 } em_bus_speed; 147 148 /* PCI bus widths */ 149 typedef enum { 150 em_bus_width_unknown = 0, 151 /* These PCIe values should literally match the possible return values 152 * from config space */ 153 em_bus_width_pciex_1 = 1, 154 em_bus_width_pciex_2 = 2, 155 em_bus_width_pciex_4 = 4, 156 em_bus_width_32, 157 em_bus_width_64, 158 em_bus_width_reserved 159 } em_bus_width; 160 161 /* PHY status info structure and supporting enums */ 162 typedef enum { 163 em_cable_length_50 = 0, 164 em_cable_length_50_80, 165 em_cable_length_80_110, 166 em_cable_length_110_140, 167 em_cable_length_140, 168 em_cable_length_undefined = 0xFF 169 } em_cable_length; 170 171 typedef enum { 172 em_gg_cable_length_60 = 0, 173 em_gg_cable_length_60_115 = 1, 174 em_gg_cable_length_115_150 = 2, 175 em_gg_cable_length_150 = 4 176 } em_gg_cable_length; 177 178 typedef enum { 179 em_igp_cable_length_10 = 10, 180 em_igp_cable_length_20 = 20, 181 em_igp_cable_length_30 = 30, 182 em_igp_cable_length_40 = 40, 183 em_igp_cable_length_50 = 50, 184 em_igp_cable_length_60 = 60, 185 em_igp_cable_length_70 = 70, 186 em_igp_cable_length_80 = 80, 187 em_igp_cable_length_90 = 90, 188 em_igp_cable_length_100 = 100, 189 em_igp_cable_length_110 = 110, 190 em_igp_cable_length_115 = 115, 191 em_igp_cable_length_120 = 120, 192 em_igp_cable_length_130 = 130, 193 em_igp_cable_length_140 = 140, 194 em_igp_cable_length_150 = 150, 195 em_igp_cable_length_160 = 160, 196 em_igp_cable_length_170 = 170, 197 em_igp_cable_length_180 = 180 198 } em_igp_cable_length; 199 200 typedef enum { 201 em_10bt_ext_dist_enable_normal = 0, 202 em_10bt_ext_dist_enable_lower, 203 em_10bt_ext_dist_enable_undefined = 0xFF 204 } em_10bt_ext_dist_enable; 205 206 typedef enum { 207 em_rev_polarity_normal = 0, 208 em_rev_polarity_reversed, 209 em_rev_polarity_undefined = 0xFF 210 } em_rev_polarity; 211 212 typedef enum { 213 em_downshift_normal = 0, 214 em_downshift_activated, 215 em_downshift_undefined = 0xFF 216 } em_downshift; 217 218 typedef enum { 219 em_smart_speed_default = 0, 220 em_smart_speed_on, 221 em_smart_speed_off 222 } em_smart_speed; 223 224 typedef enum { 225 em_polarity_reversal_enabled = 0, 226 em_polarity_reversal_disabled, 227 em_polarity_reversal_undefined = 0xFF 228 } em_polarity_reversal; 229 230 typedef enum { 231 em_auto_x_mode_manual_mdi = 0, 232 em_auto_x_mode_manual_mdix, 233 em_auto_x_mode_auto1, 234 em_auto_x_mode_auto2, 235 em_auto_x_mode_undefined = 0xFF 236 } em_auto_x_mode; 237 238 typedef enum { 239 em_1000t_rx_status_not_ok = 0, 240 em_1000t_rx_status_ok, 241 em_1000t_rx_status_undefined = 0xFF 242 } em_1000t_rx_status; 243 244 typedef enum { 245 em_phy_m88 = 0, 246 em_phy_igp, 247 em_phy_igp_2, 248 em_phy_gg82563, 249 em_phy_igp_3, 250 em_phy_ife, 251 em_phy_bm, /* phy used in i82574L, ICH10 and some ICH9 */ 252 em_phy_oem, 253 em_phy_82577, 254 em_phy_82578, 255 em_phy_82579, 256 em_phy_i217, 257 em_phy_82580, 258 em_phy_rtl8211, 259 em_phy_undefined = 0xFF 260 } em_phy_type; 261 262 typedef enum { 263 em_ms_hw_default = 0, 264 em_ms_force_master, 265 em_ms_force_slave, 266 em_ms_auto 267 } em_ms_type; 268 269 typedef enum { 270 em_ffe_config_enabled = 0, 271 em_ffe_config_active, 272 em_ffe_config_blocked 273 } em_ffe_config; 274 275 typedef enum { 276 em_dsp_config_disabled = 0, 277 em_dsp_config_enabled, 278 em_dsp_config_activated, 279 em_dsp_config_undefined = 0xFF 280 } em_dsp_config; 281 282 struct em_phy_info { 283 em_cable_length cable_length; 284 em_10bt_ext_dist_enable extended_10bt_distance; 285 em_rev_polarity cable_polarity; 286 em_downshift downshift; 287 em_polarity_reversal polarity_correction; 288 em_auto_x_mode mdix_mode; 289 em_1000t_rx_status local_rx; 290 em_1000t_rx_status remote_rx; 291 }; 292 293 struct em_phy_stats { 294 uint32_t idle_errors; 295 uint32_t receive_errors; 296 }; 297 298 struct em_eeprom_info { 299 em_eeprom_type type; 300 uint16_t word_size; 301 uint16_t opcode_bits; 302 uint16_t address_bits; 303 uint16_t delay_usec; 304 uint16_t page_size; 305 boolean_t use_eerd; 306 boolean_t use_eewr; 307 }; 308 309 /* Flex ASF Information */ 310 #define E1000_HOST_IF_MAX_SIZE 2048 311 312 typedef enum { 313 em_byte_align = 0, 314 em_word_align = 1, 315 em_dword_align = 2 316 } em_align_type; 317 318 /* Error Codes */ 319 #define E1000_SUCCESS 0 320 #define E1000_ERR_EEPROM 1 321 #define E1000_ERR_PHY 2 322 #define E1000_ERR_CONFIG 3 323 #define E1000_ERR_PARAM 4 324 #define E1000_ERR_MAC_TYPE 5 325 #define E1000_ERR_PHY_TYPE 6 326 #define E1000_ERR_RESET 9 327 #define E1000_ERR_MASTER_REQUESTS_PENDING 10 328 #define E1000_ERR_HOST_INTERFACE_COMMAND 11 329 #define E1000_BLK_PHY_RESET 12 330 #define E1000_ERR_SWFW_SYNC 13 331 #define E1000_NOT_IMPLEMENTED 14 332 #define E1000_DEFER_INIT 15 333 334 #define E1000_BYTE_SWAP_WORD(_value) ((((_value) & 0x00ff) << 8) | \ 335 (((_value) & 0xff00) >> 8)) 336 337 /* Function prototypes */ 338 /* Initialization */ 339 struct em_softc; 340 int32_t em_reset_hw(struct em_hw *hw); 341 int32_t em_init_hw(struct em_softc *sc); 342 int32_t em_set_mac_type(struct em_hw *hw); 343 int em_max_queues(struct em_hw *hw); 344 void em_set_media_type(struct em_hw *hw); 345 346 /* Link Configuration */ 347 int32_t em_setup_link(struct em_hw *hw); 348 int32_t em_phy_setup_autoneg(struct em_hw *hw); 349 void em_config_collision_dist(struct em_hw *hw); 350 int32_t em_check_for_link(struct em_hw *hw); 351 int32_t em_get_speed_and_duplex(struct em_hw *hw, uint16_t *speed, uint16_t *duplex); 352 int32_t em_force_mac_fc(struct em_hw *hw); 353 int32_t em_copper_link_autoneg(struct em_hw *hw); 354 int32_t em_copper_link_postconfig(struct em_hw *hw); 355 356 /* PHY */ 357 int32_t em_read_phy_reg(struct em_hw *hw, uint32_t reg_addr, uint16_t *phy_data); 358 int32_t em_write_phy_reg(struct em_hw *hw, uint32_t reg_addr, uint16_t data); 359 int32_t em_phy_hw_reset(struct em_hw *hw); 360 int32_t em_phy_reset(struct em_hw *hw); 361 int32_t em_phy_get_info(struct em_hw *hw, struct em_phy_info *phy_info); 362 int32_t em_validate_mdi_setting(struct em_hw *hw); 363 void em_phy_powerdown_workaround(struct em_hw *hw); 364 365 /* EEPROM Functions */ 366 int32_t em_init_eeprom_params(struct em_hw *hw); 367 368 /* MNG HOST IF functions */ 369 uint32_t em_enable_mng_pass_thru(struct em_hw *hw); 370 371 #define E1000_MNG_DHCP_TX_PAYLOAD_CMD 64 372 #define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8 /* Host Interface data length */ 373 374 #define E1000_MNG_DHCP_COMMAND_TIMEOUT 10 /* Time in ms to process MNG command */ 375 #define E1000_MNG_DHCP_COOKIE_OFFSET 0x6F0 /* Cookie offset */ 376 #define E1000_MNG_DHCP_COOKIE_LENGTH 0x10 /* Cookie length */ 377 #define E1000_MNG_IAMT_MODE 0x3 378 #define E1000_MNG_ICH_IAMT_MODE 0x2 379 #define E1000_IAMT_SIGNATURE 0x544D4149 /* Intel(R) Active Management Technology signature */ 380 381 #define E1000_MNG_DHCP_COOKIE_STATUS_PARSING_SUPPORT 0x1 /* DHCP parsing enabled */ 382 #define E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT 0x2 /* DHCP parsing enabled */ 383 #define E1000_VFTA_ENTRY_SHIFT 0x5 384 #define E1000_VFTA_ENTRY_MASK 0x7F 385 #define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F 386 387 struct em_host_mng_command_header { 388 uint8_t command_id; 389 uint8_t checksum; 390 uint16_t reserved1; 391 uint16_t reserved2; 392 uint16_t command_length; 393 }; 394 395 struct em_host_mng_command_info { 396 struct em_host_mng_command_header command_header; /* Command Head/Command Result Head has 4 bytes */ 397 uint8_t command_data[E1000_HI_MAX_MNG_DATA_LENGTH]; /* Command data can length 0..0x658*/ 398 }; 399 struct em_host_mng_dhcp_cookie{ 400 uint32_t signature; 401 uint8_t status; 402 uint8_t reserved0; 403 uint16_t vlan_id; 404 uint32_t reserved1; 405 uint16_t reserved2; 406 uint8_t reserved3; 407 uint8_t checksum; 408 }; 409 410 int32_t em_read_part_num(struct em_hw *hw, uint32_t *part_num); 411 int32_t em_mng_write_dhcp_info(struct em_hw *hw, uint8_t *buffer, 412 uint16_t length); 413 boolean_t em_check_mng_mode(struct em_hw *hw); 414 boolean_t em_enable_tx_pkt_filtering(struct em_hw *hw); 415 int32_t em_read_eeprom(struct em_hw *hw, uint16_t reg, uint16_t words, uint16_t *data); 416 int32_t em_validate_eeprom_checksum(struct em_hw *hw); 417 int32_t em_update_eeprom_checksum(struct em_hw *hw); 418 int32_t em_write_eeprom(struct em_hw *hw, uint16_t reg, uint16_t words, uint16_t *data); 419 int32_t em_read_mac_addr(struct em_hw * hw); 420 boolean_t em_get_flash_presence_i210(struct em_hw *); 421 422 /* Filters (multicast, vlan, receive) */ 423 void em_mc_addr_list_update(struct em_hw *hw, uint8_t * mc_addr_list, uint32_t mc_addr_count, 424 uint32_t pad, uint32_t rar_used_count); 425 uint32_t em_hash_mc_addr(struct em_hw *hw, uint8_t *mc_addr); 426 void em_mta_set(struct em_hw *hw, uint32_t hash_value); 427 void em_rar_set(struct em_hw *hw, uint8_t *mc_addr, uint32_t rar_index); 428 void em_write_vfta(struct em_hw *hw, uint32_t offset, uint32_t value); 429 430 /* LED functions */ 431 int32_t em_setup_led(struct em_hw *hw); 432 int32_t em_cleanup_led(struct em_hw *hw); 433 int32_t em_led_on(struct em_hw *hw); 434 int32_t em_led_off(struct em_hw *hw); 435 int32_t em_blink_led_start(struct em_hw *hw); 436 437 /* Adaptive IFS Functions */ 438 439 /* Everything else */ 440 void em_clear_hw_cntrs(struct em_hw *hw); 441 void em_reset_adaptive(struct em_hw *hw); 442 void em_update_adaptive(struct em_hw *hw); 443 void em_get_bus_info(struct em_hw *hw); 444 void em_pci_set_mwi(struct em_hw *hw); 445 void em_pci_clear_mwi(struct em_hw *hw); 446 void em_read_pci_cfg(struct em_hw *hw, uint32_t reg, uint16_t *value); 447 void em_write_pci_cfg(struct em_hw *hw, uint32_t reg, uint16_t *value); 448 int32_t em_read_pcie_cap_reg(struct em_hw *hw, uint32_t reg, uint16_t *value); 449 /* Port I/O is only supported on 82544 and newer */ 450 int32_t em_disable_pciex_master(struct em_hw *hw); 451 int32_t em_check_phy_reset_block(struct em_hw *hw); 452 uint32_t em_translate_82542_register(uint32_t); 453 454 #ifndef E1000_READ_REG_IO 455 #define E1000_READ_REG_IO(a, reg) \ 456 em_read_reg_io((a), E1000_##reg) 457 #define E1000_WRITE_REG_IO(a, reg, val) \ 458 em_write_reg_io((a), E1000_##reg, val) 459 #endif 460 461 /* PCI Device IDs */ 462 #define E1000_DEV_ID_82542 0x1000 463 #define E1000_DEV_ID_82543GC_FIBER 0x1001 464 #define E1000_DEV_ID_82543GC_COPPER 0x1004 465 #define E1000_DEV_ID_82544EI_COPPER 0x1008 466 #define E1000_DEV_ID_82544EI_FIBER 0x1009 467 #define E1000_DEV_ID_82544GC_COPPER 0x100C 468 #define E1000_DEV_ID_82544GC_LOM 0x100D 469 #define E1000_DEV_ID_82540EM 0x100E 470 #define E1000_DEV_ID_82540EM_LOM 0x1015 471 #define E1000_DEV_ID_82540EP_LOM 0x1016 472 #define E1000_DEV_ID_82540EP 0x1017 473 #define E1000_DEV_ID_82540EP_LP 0x101E 474 #define E1000_DEV_ID_82545EM_COPPER 0x100F 475 #define E1000_DEV_ID_82545EM_FIBER 0x1011 476 #define E1000_DEV_ID_82545GM_COPPER 0x1026 477 #define E1000_DEV_ID_82545GM_FIBER 0x1027 478 #define E1000_DEV_ID_82545GM_SERDES 0x1028 479 #define E1000_DEV_ID_82546EB_COPPER 0x1010 480 #define E1000_DEV_ID_82546EB_FIBER 0x1012 481 #define E1000_DEV_ID_82546EB_QUAD_COPPER 0x101D 482 #define E1000_DEV_ID_82541EI 0x1013 483 #define E1000_DEV_ID_82541EI_MOBILE 0x1018 484 #define E1000_DEV_ID_82541ER_LOM 0x1014 485 #define E1000_DEV_ID_82541ER 0x1078 486 #define E1000_DEV_ID_82547GI 0x1075 487 #define E1000_DEV_ID_82541GI 0x1076 488 #define E1000_DEV_ID_82541GI_MOBILE 0x1077 489 #define E1000_DEV_ID_82541GI_LF 0x107C 490 #define E1000_DEV_ID_82546GB_COPPER 0x1079 491 #define E1000_DEV_ID_82546GB_FIBER 0x107A 492 #define E1000_DEV_ID_82546GB_SERDES 0x107B 493 #define E1000_DEV_ID_82546GB_PCIE 0x108A 494 #define E1000_DEV_ID_82546GB_QUAD_COPPER 0x1099 495 #define E1000_DEV_ID_82547EI 0x1019 496 #define E1000_DEV_ID_82547EI_MOBILE 0x101A 497 #define E1000_DEV_ID_82571EB_COPPER 0x105E 498 #define E1000_DEV_ID_82571EB_FIBER 0x105F 499 #define E1000_DEV_ID_82571EB_SERDES 0x1060 500 #define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9 501 #define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA 502 #define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4 503 #define E1000_DEV_ID_82571EB_QUAD_FIBER 0x10A5 504 #define E1000_DEV_ID_82571EB_QUAD_COPPER_LP 0x10BC 505 #define E1000_DEV_ID_82571PT_QUAD_COPPER 0x10D5 506 #define E1000_DEV_ID_82572EI_COPPER 0x107D 507 #define E1000_DEV_ID_82572EI_FIBER 0x107E 508 #define E1000_DEV_ID_82572EI_SERDES 0x107F 509 #define E1000_DEV_ID_82572EI 0x10B9 510 #define E1000_DEV_ID_82573E 0x108B 511 #define E1000_DEV_ID_82573E_IAMT 0x108C 512 #define E1000_DEV_ID_82573L 0x109A 513 #define E1000_DEV_ID_82574L 0x10D3 514 #define E1000_DEV_ID_82574LA 0x10F6 515 #define E1000_DEV_ID_82546GB_2 0x109B 516 #define E1000_DEV_ID_82571EB_AT 0x10A0 517 #define E1000_DEV_ID_82571EB_AF 0x10A1 518 #define E1000_DEV_ID_82573L_PL_1 0x10B0 519 #define E1000_DEV_ID_82573V_PM 0x10B2 520 #define E1000_DEV_ID_82573E_PM 0x10B3 521 #define E1000_DEV_ID_82573L_PL_2 0x10B4 522 #define E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3 0x10B5 523 #define E1000_DEV_ID_80003ES2LAN_COPPER_DPT 0x1096 524 #define E1000_DEV_ID_80003ES2LAN_SERDES_DPT 0x1098 525 #define E1000_DEV_ID_80003ES2LAN_COPPER_SPT 0x10BA 526 #define E1000_DEV_ID_80003ES2LAN_SERDES_SPT 0x10BB 527 #define E1000_DEV_ID_ICH8_82567V_3 0x1501 528 #define E1000_DEV_ID_ICH8_IGP_M_AMT 0x1049 529 #define E1000_DEV_ID_ICH8_IGP_AMT 0x104A 530 #define E1000_DEV_ID_ICH8_IGP_C 0x104B 531 #define E1000_DEV_ID_ICH8_IFE 0x104C 532 #define E1000_DEV_ID_ICH8_IFE_GT 0x10C4 533 #define E1000_DEV_ID_ICH8_IFE_G 0x10C5 534 #define E1000_DEV_ID_ICH8_IGP_M 0x104D 535 #define E1000_DEV_ID_ICH9_IGP_M 0x10BF 536 #define E1000_DEV_ID_ICH9_IGP_M_AMT 0x10F5 537 #define E1000_DEV_ID_ICH9_IGP_M_V 0x10CB 538 #define E1000_DEV_ID_ICH9_IGP_AMT 0x10BD 539 #define E1000_DEV_ID_ICH9_BM 0x10E5 540 #define E1000_DEV_ID_ICH9_IGP_C 0x294C 541 #define E1000_DEV_ID_ICH9_IFE 0x10C0 542 #define E1000_DEV_ID_ICH9_IFE_GT 0x10C3 543 #define E1000_DEV_ID_ICH9_IFE_G 0x10C2 544 #define E1000_DEV_ID_ICH10_R_BM_LM 0x10CC 545 #define E1000_DEV_ID_ICH10_R_BM_LF 0x10CD 546 #define E1000_DEV_ID_ICH10_R_BM_V 0x10CE 547 #define E1000_DEV_ID_ICH10_D_BM_LM 0x10DE 548 #define E1000_DEV_ID_ICH10_D_BM_LF 0x10DF 549 #define E1000_DEV_ID_ICH10_D_BM_V 0x1525 550 #define E1000_DEV_ID_PCH_M_HV_LM 0x10EA 551 #define E1000_DEV_ID_PCH_M_HV_LC 0x10EB 552 #define E1000_DEV_ID_PCH_D_HV_DM 0x10EF 553 #define E1000_DEV_ID_PCH_D_HV_DC 0x10F0 554 #define E1000_DEV_ID_PCH2_LV_LM 0x1502 555 #define E1000_DEV_ID_PCH2_LV_V 0x1503 556 #define E1000_DEV_ID_PCH_LPT_I217_LM 0x153A 557 #define E1000_DEV_ID_PCH_LPT_I217_V 0x153B 558 #define E1000_DEV_ID_PCH_LPTLP_I218_LM 0x155A 559 #define E1000_DEV_ID_PCH_LPTLP_I218_V 0x1559 560 #define E1000_DEV_ID_PCH_I218_LM2 0x15A0 561 #define E1000_DEV_ID_PCH_I218_V2 0x15A1 562 #define E1000_DEV_ID_PCH_I218_LM3 0x15A2 563 #define E1000_DEV_ID_PCH_I218_V3 0x15A3 564 #define E1000_DEV_ID_PCH_SPT_I219_LM 0x156F 565 #define E1000_DEV_ID_PCH_SPT_I219_V 0x1570 566 #define E1000_DEV_ID_PCH_SPT_I219_LM2 0x15B7 567 #define E1000_DEV_ID_PCH_SPT_I219_V2 0x15B8 568 #define E1000_DEV_ID_PCH_LBG_I219_LM3 0x15B9 569 #define E1000_DEV_ID_PCH_SPT_I219_LM4 0x15D7 570 #define E1000_DEV_ID_PCH_SPT_I219_V4 0x15D8 571 #define E1000_DEV_ID_PCH_SPT_I219_LM5 0x15E3 572 #define E1000_DEV_ID_PCH_SPT_I219_V5 0x15D6 573 #define E1000_DEV_ID_PCH_CNP_I219_LM6 0x15BD 574 #define E1000_DEV_ID_PCH_CNP_I219_V6 0x15BE 575 #define E1000_DEV_ID_PCH_CNP_I219_LM7 0x15BB 576 #define E1000_DEV_ID_PCH_CNP_I219_V7 0x15BC 577 #define E1000_DEV_ID_PCH_ICP_I219_LM8 0x15DF 578 #define E1000_DEV_ID_PCH_ICP_I219_V8 0x15E0 579 #define E1000_DEV_ID_PCH_ICP_I219_LM9 0x15E1 580 #define E1000_DEV_ID_PCH_ICP_I219_V9 0x15E2 581 #define E1000_DEV_ID_PCH_CMP_I219_LM10 0x0D4E 582 #define E1000_DEV_ID_PCH_CMP_I219_V10 0x0D4F 583 #define E1000_DEV_ID_PCH_CMP_I219_LM11 0x0D4C 584 #define E1000_DEV_ID_PCH_CMP_I219_V11 0x0D4D 585 #define E1000_DEV_ID_PCH_CMP_I219_LM12 0x0D53 586 #define E1000_DEV_ID_PCH_CMP_I219_V12 0x0D55 587 #define E1000_DEV_ID_PCH_TGP_I219_LM13 0x15FB 588 #define E1000_DEV_ID_PCH_TGP_I219_V13 0x15FC 589 #define E1000_DEV_ID_PCH_TGP_I219_LM14 0x15F9 590 #define E1000_DEV_ID_PCH_TGP_I219_V14 0x15FA 591 #define E1000_DEV_ID_PCH_TGP_I219_LM15 0x15F4 592 #define E1000_DEV_ID_82575EB_PT 0x10A7 593 #define E1000_DEV_ID_82575EB_PF 0x10A9 594 #define E1000_DEV_ID_82575GB_QP 0x10D6 595 #define E1000_DEV_ID_82575GB_QP_PM 0x10E2 596 #define E1000_DEV_ID_82576 0x10C9 597 #define E1000_DEV_ID_82576_FIBER 0x10E6 598 #define E1000_DEV_ID_82576_SERDES 0x10E7 599 #define E1000_DEV_ID_82576_QUAD_COPPER 0x10E8 600 #define E1000_DEV_ID_82576_NS 0x150A 601 #define E1000_DEV_ID_82583V 0x150C 602 #define E1000_DEV_ID_82576_NS_SERDES 0x1518 603 #define E1000_DEV_ID_82576_SERDES_QUAD 0x150D 604 #define E1000_DEV_ID_PCH2_LV_LM 0x1502 605 #define E1000_DEV_ID_PCH2_LV_V 0x1503 606 #define E1000_DEV_ID_82580_COPPER 0x150E 607 #define E1000_DEV_ID_82580_FIBER 0x150F 608 #define E1000_DEV_ID_82580_SERDES 0x1510 609 #define E1000_DEV_ID_82580_SGMII 0x1511 610 #define E1000_DEV_ID_82580_COPPER_DUAL 0x1516 611 #define E1000_DEV_ID_82580_QUAD_FIBER 0x1527 612 #define E1000_DEV_ID_DH89XXCC_SGMII 0x0438 613 #define E1000_DEV_ID_DH89XXCC_SERDES 0x043A 614 #define E1000_DEV_ID_DH89XXCC_BACKPLANE 0x043C 615 #define E1000_DEV_ID_DH89XXCC_SFP 0x0440 616 #define E1000_DEV_ID_I350_COPPER 0x1521 617 #define E1000_DEV_ID_I350_FIBER 0x1522 618 #define E1000_DEV_ID_I350_SERDES 0x1523 619 #define E1000_DEV_ID_I350_SGMII 0x1524 620 #define E1000_DEV_ID_82576_QUAD_CU_ET2 0x1526 621 #define E1000_DEV_ID_I210_COPPER 0x1533 622 #define E1000_DEV_ID_I210_COPPER_OEM1 0x1534 623 #define E1000_DEV_ID_I210_COPPER_IT 0x1535 624 #define E1000_DEV_ID_I210_FIBER 0x1536 625 #define E1000_DEV_ID_I210_SERDES 0x1537 626 #define E1000_DEV_ID_I210_SGMII 0x1538 627 #define E1000_DEV_ID_I210_COPPER_FLASHLESS 0x157B 628 #define E1000_DEV_ID_I210_SERDES_FLASHLESS 0x157C 629 #define E1000_DEV_ID_I211_COPPER 0x1539 630 #define E1000_DEV_ID_I350_DA4 0x1546 631 #define E1000_DEV_ID_I354_BACKPLANE_1GBPS 0x1F40 632 #define E1000_DEV_ID_I354_SGMII 0x1F41 633 #define E1000_DEV_ID_I354_BACKPLANE_2_5GBPS 0x1F45 634 #define E1000_DEV_ID_EP80579_LAN_1 0x5040 635 #define E1000_DEV_ID_EP80579_LAN_2 0x5044 636 #define E1000_DEV_ID_EP80579_LAN_3 0x5048 637 #define E1000_DEV_ID_EP80579_LAN_4 0x5041 638 #define E1000_DEV_ID_EP80579_LAN_5 0x5045 639 #define E1000_DEV_ID_EP80579_LAN_6 0x5049 640 641 #define NODE_ADDRESS_SIZE 6 642 #define ETH_LENGTH_OF_ADDRESS 6 643 644 /* MAC decode size is 128K - This is the size of BAR0 */ 645 #define MAC_DECODE_SIZE (128 * 1024) 646 647 #define E1000_82542_2_0_REV_ID 2 648 #define E1000_82542_2_1_REV_ID 3 649 #define E1000_REVISION_0 0 650 #define E1000_REVISION_1 1 651 #define E1000_REVISION_2 2 652 #define E1000_REVISION_3 3 653 654 #define SPEED_10 10 655 #define SPEED_100 100 656 #define SPEED_1000 1000 657 #define HALF_DUPLEX 1 658 #define FULL_DUPLEX 2 659 660 /* The sizes (in bytes) of a ethernet packet */ 661 #define ENET_HEADER_SIZE 14 662 #define MAXIMUM_ETHERNET_FRAME_SIZE 1518 /* With FCS */ 663 #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */ 664 #define ETHERNET_FCS_SIZE 4 665 #define MAXIMUM_ETHERNET_PACKET_SIZE \ 666 (MAXIMUM_ETHERNET_FRAME_SIZE - ETHERNET_FCS_SIZE) 667 #define MINIMUM_ETHERNET_PACKET_SIZE \ 668 (MINIMUM_ETHERNET_FRAME_SIZE - ETHERNET_FCS_SIZE) 669 #define CRC_LENGTH ETHERNET_FCS_SIZE 670 #define MAX_JUMBO_FRAME_SIZE 0x3F00 671 672 /* 802.1q VLAN Packet Sizes */ 673 #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMAed) */ 674 675 /* Ethertype field values */ 676 #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */ 677 #define ETHERNET_IP_TYPE 0x0800 /* IP packets */ 678 #define ETHERNET_ARP_TYPE 0x0806 /* Address Resolution Protocol (ARP) */ 679 680 /* Packet Header defines */ 681 #define IP_PROTOCOL_TCP 6 682 #define IP_PROTOCOL_UDP 0x11 683 684 /* This defines the bits that are set in the Interrupt Mask 685 * Set/Read Register. Each bit is documented below: 686 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 687 * o RXSEQ = Receive Sequence Error 688 */ 689 #define POLL_IMS_ENABLE_MASK ( \ 690 E1000_IMS_RXDMT0 | \ 691 E1000_IMS_RXSEQ) 692 693 /* This defines the bits that are set in the Interrupt Mask 694 * Set/Read Register. Each bit is documented below: 695 * o RXT0 = Receiver Timer Interrupt (ring 0) 696 * o TXDW = Transmit Descriptor Written Back 697 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 698 * o RXSEQ = Receive Sequence Error 699 * o RXO = Receive Overrun 700 * o LSC = Link Status Change 701 */ 702 #define IMS_ENABLE_MASK ( \ 703 E1000_IMS_RXT0 | \ 704 E1000_IMS_TXDW | \ 705 E1000_IMS_RXDMT0 | \ 706 E1000_IMS_RXSEQ | \ 707 E1000_IMS_RXO | \ 708 E1000_IMS_LSC) 709 710 /* Additional interrupts need to be handled for em_ich8lan: 711 DSW = The FW changed the status of the DISSW bit in FWSM 712 PHYINT = The LAN connected device generates an interrupt 713 EPRST = Manageability reset event */ 714 #define IMS_ICH8LAN_ENABLE_MASK (\ 715 E1000_IMS_DSW | \ 716 E1000_IMS_PHYINT | \ 717 E1000_IMS_EPRST) 718 719 /* Number of high/low register pairs in the RAR. The RAR (Receive Address 720 * Registers) holds the directed and multicast addresses that we monitor. We 721 * reserve one of these spots for our directed address, allowing us room for 722 * E1000_RAR_ENTRIES - 1 multicast addresses. 723 */ 724 #define E1000_RAR_ENTRIES 15 725 #define E1000_RAR_ENTRIES_ICH8LAN 7 726 #define E1000_RAR_ENTRIES_82575 16 727 #define E1000_RAR_ENTRIES_82576 24 728 #define E1000_RAR_ENTRIES_82580 24 729 #define E1000_RAR_ENTRIES_I350 32 730 731 #define MIN_NUMBER_OF_DESCRIPTORS 8 732 #define MAX_NUMBER_OF_DESCRIPTORS 0xFFF8 733 734 /* Receive Descriptor */ 735 struct em_rx_desc { 736 uint64_t buffer_addr; /* Address of the descriptor's data buffer */ 737 uint16_t length; /* Length of data DMAed into data buffer */ 738 uint16_t csum; /* Packet checksum */ 739 uint8_t status; /* Descriptor status */ 740 uint8_t errors; /* Descriptor Errors */ 741 uint16_t special; 742 }; 743 744 /* Receive Descriptor - Extended */ 745 union em_rx_desc_extended { 746 struct { 747 uint64_t buffer_addr; 748 uint64_t reserved; 749 } read; 750 struct { 751 struct { 752 uint32_t mrq; /* Multiple Rx Queues */ 753 union { 754 uint32_t rss; /* RSS Hash */ 755 struct { 756 uint16_t ip_id; /* IP id */ 757 uint16_t csum; /* Packet Checksum */ 758 } csum_ip; 759 } hi_dword; 760 } lower; 761 struct { 762 uint32_t status_error; /* ext status/error */ 763 uint16_t length; 764 uint16_t vlan; /* VLAN tag */ 765 } upper; 766 } wb; /* writeback */ 767 }; 768 769 #define MAX_PS_BUFFERS 4 770 /* Receive Descriptor - Packet Split */ 771 union em_rx_desc_packet_split { 772 struct { 773 /* one buffer for protocol header(s), three data buffers */ 774 uint64_t buffer_addr[MAX_PS_BUFFERS]; 775 } read; 776 struct { 777 struct { 778 uint32_t mrq; /* Multiple Rx Queues */ 779 union { 780 uint32_t rss; /* RSS Hash */ 781 struct { 782 uint16_t ip_id; /* IP id */ 783 uint16_t csum; /* Packet Checksum */ 784 } csum_ip; 785 } hi_dword; 786 } lower; 787 struct { 788 uint32_t status_error; /* ext status/error */ 789 uint16_t length0; /* length of buffer 0 */ 790 uint16_t vlan; /* VLAN tag */ 791 } middle; 792 struct { 793 uint16_t header_status; 794 uint16_t length[3]; /* length of buffers 1-3 */ 795 } upper; 796 uint64_t reserved; 797 } wb; /* writeback */ 798 }; 799 800 /* Receive Decriptor bit definitions */ 801 #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */ 802 #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */ 803 #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */ 804 #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */ 805 #define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum caculated */ 806 #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */ 807 #define E1000_RXD_STAT_IPCS 0x40 /* IP xsum calculated */ 808 #define E1000_RXD_STAT_PIF 0x80 /* passed in-exact filter */ 809 #define E1000_RXD_STAT_IPIDV 0x200 /* IP identification valid */ 810 #define E1000_RXD_STAT_UDPV 0x400 /* Valid UDP checksum */ 811 #define E1000_RXD_STAT_ACK 0x8000 /* ACK Packet indication */ 812 #define E1000_RXD_STAT_STRIPCRC 0x1000 /* CRC has been stripped */ 813 #define E1000_RXD_ERR_CE 0x01 /* CRC Error */ 814 #define E1000_RXD_ERR_SE 0x02 /* Symbol Error */ 815 #define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */ 816 #define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */ 817 #define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */ 818 #define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */ 819 #define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */ 820 #define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */ 821 #define E1000_RXD_SPC_PRI_MASK 0xE000 /* Priority is in upper 3 bits */ 822 #define E1000_RXD_SPC_PRI_SHIFT 13 823 #define E1000_RXD_SPC_CFI_MASK 0x1000 /* CFI is bit 12 */ 824 #define E1000_RXD_SPC_CFI_SHIFT 12 825 826 #define E1000_RXDEXT_STATERR_CE 0x01000000 827 #define E1000_RXDEXT_STATERR_SE 0x02000000 828 #define E1000_RXDEXT_STATERR_SEQ 0x04000000 829 #define E1000_RXDEXT_STATERR_CXE 0x10000000 830 #define E1000_RXDEXT_STATERR_TCPE 0x20000000 831 #define E1000_RXDEXT_STATERR_IPE 0x40000000 832 #define E1000_RXDEXT_STATERR_RXE 0x80000000 833 834 #define E1000_RXDPS_HDRSTAT_HDRSP 0x00008000 835 #define E1000_RXDPS_HDRSTAT_HDRLEN_MASK 0x000003FF 836 837 /* mask to determine if packets should be dropped due to frame errors */ 838 #define E1000_RXD_ERR_FRAME_ERR_MASK ( \ 839 E1000_RXD_ERR_CE | \ 840 E1000_RXD_ERR_SE | \ 841 E1000_RXD_ERR_SEQ | \ 842 E1000_RXD_ERR_CXE | \ 843 E1000_RXD_ERR_RXE) 844 845 /* Same mask, but for extended and packet split descriptors */ 846 #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \ 847 E1000_RXDEXT_STATERR_CE | \ 848 E1000_RXDEXT_STATERR_SE | \ 849 E1000_RXDEXT_STATERR_SEQ | \ 850 E1000_RXDEXT_STATERR_CXE | \ 851 E1000_RXDEXT_STATERR_RXE) 852 853 /* Transmit Descriptor */ 854 struct em_tx_desc { 855 uint64_t buffer_addr; /* Address of the descriptor's data buffer */ 856 union { 857 uint32_t data; 858 struct { 859 uint16_t length; /* Data buffer length */ 860 uint8_t cso; /* Checksum offset */ 861 uint8_t cmd; /* Descriptor control */ 862 } flags; 863 } lower; 864 union { 865 uint32_t data; 866 struct { 867 uint8_t status; /* Descriptor status */ 868 uint8_t css; /* Checksum start */ 869 uint16_t special; 870 } fields; 871 } upper; 872 }; 873 874 /* Transmit Descriptor bit definitions */ 875 #define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */ 876 #define E1000_TXD_DTYP_C 0x00000000 /* Context Descriptor */ 877 #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */ 878 #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */ 879 #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */ 880 #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ 881 #define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */ 882 #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */ 883 #define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */ 884 #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */ 885 #define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */ 886 #define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */ 887 #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */ 888 #define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */ 889 #define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */ 890 #define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */ 891 #define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */ 892 #define E1000_TXD_CMD_IP 0x02000000 /* IP packet */ 893 #define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */ 894 #define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */ 895 896 /* Offload Context Descriptor */ 897 struct em_context_desc { 898 union { 899 uint32_t ip_config; 900 struct { 901 uint8_t ipcss; /* IP checksum start */ 902 uint8_t ipcso; /* IP checksum offset */ 903 uint16_t ipcse; /* IP checksum end */ 904 } ip_fields; 905 } lower_setup; 906 union { 907 uint32_t tcp_config; 908 struct { 909 uint8_t tucss; /* TCP checksum start */ 910 uint8_t tucso; /* TCP checksum offset */ 911 uint16_t tucse; /* TCP checksum end */ 912 } tcp_fields; 913 } upper_setup; 914 uint32_t cmd_and_length; /* */ 915 union { 916 uint32_t data; 917 struct { 918 uint8_t status; /* Descriptor status */ 919 uint8_t hdr_len; /* Header length */ 920 uint16_t mss; /* Maximum segment size */ 921 } fields; 922 } tcp_seg_setup; 923 }; 924 925 /* Offload data descriptor */ 926 struct em_data_desc { 927 uint64_t buffer_addr; /* Address of the descriptor's buffer address */ 928 union { 929 uint32_t data; 930 struct { 931 uint16_t length; /* Data buffer length */ 932 uint8_t typ_len_ext; /* */ 933 uint8_t cmd; /* */ 934 } flags; 935 } lower; 936 union { 937 uint32_t data; 938 struct { 939 uint8_t status; /* Descriptor status */ 940 uint8_t popts; /* Packet Options */ 941 uint16_t special; /* */ 942 } fields; 943 } upper; 944 }; 945 946 /* Filters */ 947 #define E1000_NUM_UNICAST 16 /* Unicast filter entries */ 948 #define E1000_MC_TBL_SIZE 128 /* Multicast Filter Table (4096 bits) */ 949 #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */ 950 951 #define E1000_NUM_UNICAST_ICH8LAN 7 952 #define E1000_MC_TBL_SIZE_ICH8LAN 32 953 954 /* Receive Address Register */ 955 struct em_rar { 956 volatile uint32_t low; /* receive address low */ 957 volatile uint32_t high; /* receive address high */ 958 }; 959 960 /* Number of entries in the Multicast Table Array (MTA). */ 961 #define E1000_NUM_MTA_REGISTERS 128 962 #define E1000_NUM_MTA_REGISTERS_ICH8LAN 32 963 964 /* IPv4 Address Table Entry */ 965 struct em_ipv4_at_entry { 966 volatile uint32_t ipv4_addr; /* IP Address (RW) */ 967 volatile uint32_t reserved; 968 }; 969 970 /* Four wakeup IP addresses are supported */ 971 #define E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 4 972 #define E1000_IP4AT_SIZE E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 973 #define E1000_IP4AT_SIZE_ICH8LAN 3 974 #define E1000_IP6AT_SIZE 1 975 976 /* IPv6 Address Table Entry */ 977 struct em_ipv6_at_entry { 978 volatile uint8_t ipv6_addr[16]; 979 }; 980 981 /* Flexible Filter Length Table Entry */ 982 struct em_fflt_entry { 983 volatile uint32_t length; /* Flexible Filter Length (RW) */ 984 volatile uint32_t reserved; 985 }; 986 987 /* Flexible Filter Mask Table Entry */ 988 struct em_ffmt_entry { 989 volatile uint32_t mask; /* Flexible Filter Mask (RW) */ 990 volatile uint32_t reserved; 991 }; 992 993 /* Flexible Filter Value Table Entry */ 994 struct em_ffvt_entry { 995 volatile uint32_t value; /* Flexible Filter Value (RW) */ 996 volatile uint32_t reserved; 997 }; 998 999 /* Four Flexible Filters are supported */ 1000 #define E1000_FLEXIBLE_FILTER_COUNT_MAX 4 1001 1002 /* Each Flexible Filter is at most 128 (0x80) bytes in length */ 1003 #define E1000_FLEXIBLE_FILTER_SIZE_MAX 128 1004 1005 #define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX 1006 #define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX 1007 #define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX 1008 1009 #define E1000_DISABLE_SERDES_LOOPBACK 0x0400 1010 1011 /* Register Set. (82543, 82544) 1012 * 1013 * Registers are defined to be 32 bits and should be accessed as 32 bit values. 1014 * These registers are physically located on the NIC, but are mapped into the 1015 * host memory address space. 1016 * 1017 * RW - register is both readable and writable 1018 * RO - register is read only 1019 * WO - register is write only 1020 * R/clr - register is read only and is cleared when read 1021 * A - register array 1022 */ 1023 #define E1000_CTRL 0x00000 /* Device Control - RW */ 1024 #define E1000_CTRL_DUP 0x00004 /* Device Control Duplicate (Shadow) - RW */ 1025 #define E1000_STATUS 0x00008 /* Device Status - RO */ 1026 #define E1000_EECD 0x00010 /* EEPROM/Flash Control - RW */ 1027 #define E1000_EERD 0x00014 /* EEPROM Read - RW */ 1028 #define E1000_CTRL_EXT 0x00018 /* Extended Device Control - RW */ 1029 #define E1000_FLA 0x0001C /* Flash Access - RW */ 1030 #define E1000_MDIC 0x00020 /* MDI Control - RW */ 1031 #define E1000_MDICNFG 0x00E04 /* MDI Config - RW */ 1032 #define E1000_SCTL 0x00024 /* SerDes Control - RW */ 1033 #define E1000_FEXTNVM 0x00028 /* Future Extended NVM register */ 1034 #define E1000_FEXTNVM3 0x0003C /* Future Extended NVM 3 - RW */ 1035 #define E1000_FEXTNVM4 0x00024 /* Future Extended NVM 4 - RW */ 1036 #define E1000_FEXTNVM6 0x00010 /* Future Extended NVM 6 - RW */ 1037 #define E1000_FCAL 0x00028 /* Flow Control Address Low - RW */ 1038 #define E1000_FCAH 0x0002C /* Flow Control Address High -RW */ 1039 #define E1000_FCT 0x00030 /* Flow Control Type - RW */ 1040 #define E1000_CONNSW 0x00034 /* Copper/Fiber switch control - RW */ 1041 #define E1000_VET 0x00038 /* VLAN Ether Type - RW */ 1042 #define E1000_ICR 0x000C0 /* Interrupt Cause Read - R/clr */ 1043 #define E1000_ITR 0x000C4 /* Interrupt Throttling Rate - RW */ 1044 #define E1000_ICS 0x000C8 /* Interrupt Cause Set - WO */ 1045 #define E1000_IMS 0x000D0 /* Interrupt Mask Set - RW */ 1046 #define E1000_IMC 0x000D8 /* Interrupt Mask Clear - WO */ 1047 #define E1000_IAM 0x000E0 /* Interrupt Acknowledge Auto Mask */ 1048 #define E1000_RCTL 0x00100 /* RX Control - RW */ 1049 #define E1000_GPIE 0x01514 /* General Purpose Interrupt Enable - RW */ 1050 #define E1000_EICS 0x01520 /* Ext. Interrupt Cause Set - W0 */ 1051 #define E1000_EIMS 0x01524 /* Ext. Interrupt Mask Set/Read - RW */ 1052 #define E1000_EIMC 0x01528 /* Ext. Interrupt Mask Clear - WO */ 1053 #define E1000_EIAC 0x0152C /* Ext. Interrupt Auto Clear - RW */ 1054 #define E1000_EIAM 0x01530 /* Ext. Interrupt Ack Auto Clear Mask - RW */ 1055 #define E1000_EICR 0x01580 /* Ext. Interrupt Cause Read - R/clr */ 1056 #define E1000_EITR(_n) (0x01680 + (0x4 * (_n))) 1057 #define E1000_IVAR0 0x01700 /* Interrupt Vector Allocation (array) - RW */ 1058 #define E1000_IVAR_MISC 0x01740 /* IVAR for "other" causes - RW */ 1059 #define E1000_RDTR1 0x02820 /* RX Delay Timer (1) - RW */ 1060 #define E1000_RDBAL1 0x02900 /* RX Descriptor Base Address Low (1) - RW */ 1061 #define E1000_RDBAH1 0x02904 /* RX Descriptor Base Address High (1) - RW */ 1062 #define E1000_RDLEN1 0x02908 /* RX Descriptor Length (1) - RW */ 1063 #define E1000_FCTTV 0x00170 /* Flow Control Transmit Timer Value - RW */ 1064 #define E1000_TXCW 0x00178 /* TX Configuration Word - RW */ 1065 #define E1000_RXCW 0x00180 /* RX Configuration Word - RO */ 1066 #define E1000_TCTL 0x00400 /* TX Control - RW */ 1067 #define E1000_TCTL_EXT 0x00404 /* Extended TX Control - RW */ 1068 #define E1000_TIPG 0x00410 /* TX Inter-packet gap -RW */ 1069 #define E1000_TBT 0x00448 /* TX Burst Timer - RW */ 1070 #define E1000_AIT 0x00458 /* Adaptive Interframe Spacing Throttle - RW */ 1071 #define E1000_LEDCTL 0x00E00 /* LED Control - RW */ 1072 #define E1000_EXTCNF_CTRL 0x00F00 /* Extended Configuration Control */ 1073 #define E1000_EXTCNF_SIZE 0x00F08 /* Extended Configuration Size */ 1074 #define E1000_PHY_CTRL 0x00F10 /* PHY Control Register in CSR */ 1075 #define FEXTNVM_SW_CONFIG 1 1076 #define FEXTNVM_SW_CONFIG_ICH8M (1 << 27) /* Bit redefined for ICH8M :/ */ 1077 #define E1000_PBA 0x01000 /* Packet Buffer Allocation - RW */ 1078 #define E1000_PBS 0x01008 /* Packet Buffer Size */ 1079 #define E1000_IOSFPC 0x00F28 /* TX corrupted data */ 1080 #define E1000_EEMNGCTL 0x01010 /* MNG EEprom Control */ 1081 #define E1000_FLASH_UPDATES 1000 1082 #define E1000_EEARBC 0x01024 /* EEPROM Auto Read Bus Control */ 1083 #define E1000_FLASHT 0x01028 /* FLASH Timer Register */ 1084 #define E1000_EEWR 0x0102C /* EEPROM Write Register - RW */ 1085 #define E1000_FLSWCTL 0x01030 /* FLASH control register */ 1086 #define E1000_FLSWDATA 0x01034 /* FLASH data register */ 1087 #define E1000_FLSWCNT 0x01038 /* FLASH Access Counter */ 1088 #define E1000_FLOP 0x0103C /* FLASH Opcode Register */ 1089 #define E1000_ERT 0x02008 /* Early Rx Threshold - RW */ 1090 #define E1000_FCRTL 0x02160 /* Flow Control Receive Threshold Low - RW */ 1091 #define E1000_FCRTH 0x02168 /* Flow Control Receive Threshold High - RW */ 1092 #define E1000_PSRCTL 0x02170 /* Packet Split Receive Control - RW */ 1093 /* RX Descriptor Base Address Low - RW */ 1094 #define E1000_RDBAL(_n) ((_n) < 4 ? (0x02800 + ((_n) * 0x100)) : \ 1095 (0x0C000 + ((_n) * 0x40))) 1096 /* RX Descriptor Base Address High - RW */ 1097 #define E1000_RDBAH(_n) ((_n) < 4 ? (0x02804 + ((_n) * 0x100)) : \ 1098 (0x0C004 + ((_n) * 0x40))) 1099 /* RX Descriptor Length - RW */ 1100 #define E1000_RDLEN(_n) ((_n) < 4 ? (0x02808 + ((_n) * 0x100)) : \ 1101 (0x0C008 + ((_n) * 0x40))) 1102 /* Split and Replication Receive CTRL - RW */ 1103 #define E1000_SRRCTL(_n) ((_n) < 4 ? (0x0280C + ((_n) * 0x100)) : \ 1104 (0x0C00C + ((_n) * 0x40))) 1105 /* RX Descriptor Head - RW */ 1106 #define E1000_RDH(_n) ((_n) < 4 ? (0x02810 + ((_n) * 0x100)) : \ 1107 (0x0C010 + ((_n) * 0x40))) 1108 /* RX Descriptor Tail - RW */ 1109 #define E1000_RDT(_n) ((_n) < 4 ? (0x02818 + ((_n) * 0x100)) : \ 1110 (0x0C018 + ((_n) * 0x40))) 1111 #define E1000_RDTR 0x02820 /* RX Delay Timer - RW */ 1112 #define E1000_RDBAL0 E1000_RDBAL /* RX Desc Base Address Low (0) - RW */ 1113 #define E1000_RDBAH0 E1000_RDBAH /* RX Desc Base Address High (0) - RW */ 1114 #define E1000_RDLEN0 E1000_RDLEN /* RX Desc Length (0) - RW */ 1115 #define E1000_RDTR0 E1000_RDTR /* RX Delay Timer (0) - RW */ 1116 #define E1000_RXDCTL(_n) ((_n) < 4 ? (0x02828 + ((_n) * 0x100)) : \ 1117 (0x0C028 + ((_n) * 0x40))) 1118 #define E1000_RADV 0x0282C /* RX Interrupt Absolute Delay Timer - RW */ 1119 #define E1000_RSRPD 0x02C00 /* RX Small Packet Detect - RW */ 1120 #define E1000_RAID 0x02C08 /* Receive Ack Interrupt Delay - RW */ 1121 #define E1000_TXDMAC 0x03000 /* TX DMA Control - RW */ 1122 #define E1000_KABGTXD 0x03004 /* AFE Band Gap Transmit Ref Data */ 1123 #define E1000_TDFH 0x03410 /* TX Data FIFO Head - RW */ 1124 #define E1000_TDFT 0x03418 /* TX Data FIFO Tail - RW */ 1125 #define E1000_TDFHS 0x03420 /* TX Data FIFO Head Saved - RW */ 1126 #define E1000_TDFTS 0x03428 /* TX Data FIFO Tail Saved - RW */ 1127 #define E1000_TDFPC 0x03430 /* TX Data FIFO Packet Count - RW */ 1128 /* TX Descriptor Base Address Low - RW */ 1129 #define E1000_TDBAL(_n) ((_n) < 4 ? (0x03800 + ((_n) * 0x100)) : \ 1130 (0x0E000 + ((_n) * 0x40))) 1131 /* TX Descriptor Base Address High - RW */ 1132 #define E1000_TDBAH(_n) ((_n) < 4 ? (0x03804 + ((_n) * 0x100)) : \ 1133 (0x0E004 + ((_n) * 0x40))) 1134 /* TX Descriptor Length - RW */ 1135 #define E1000_TDLEN(_n) ((_n) < 4 ? (0x03808 + ((_n) * 0x100)) : \ 1136 (0x0E008 + ((_n) * 0x40))) 1137 /* TX Descriptor Head - RW */ 1138 #define E1000_TDH(_n) ((_n) < 4 ? (0x03810 + ((_n) * 0x100)) : \ 1139 (0x0E010 + ((_n) * 0x40))) 1140 /* TX Descriptor Tail - RW */ 1141 #define E1000_TDT(_n) ((_n) < 4 ? (0x03818 + ((_n) * 0x100)) : \ 1142 (0x0E018 + ((_n) * 0x40))) 1143 #define E1000_TIDV 0x03820 /* TX Interrupt Delay Value - RW */ 1144 #define E1000_TXDCTL(_n) ((_n) < 4 ? (0x03828 + ((_n) * 0x100)) : \ 1145 (0x0E028 + ((_n) * 0x40))) 1146 #define E1000_TADV 0x0382C /* TX Interrupt Absolute Delay Val - RW */ 1147 #define E1000_TSPMT 0x03830 /* TCP Segmentation PAD & Min Threshold - RW */ 1148 #define E1000_TARC0 0x03840 /* TX Arbitration Count (0) */ 1149 #define E1000_TDBAL1 0x03900 /* TX Desc Base Address Low (1) - RW */ 1150 #define E1000_TDBAH1 0x03904 /* TX Desc Base Address High (1) - RW */ 1151 #define E1000_TDLEN1 0x03908 /* TX Desc Length (1) - RW */ 1152 #define E1000_TDH1 0x03910 /* TX Desc Head (1) - RW */ 1153 #define E1000_TDT1 0x03918 /* TX Desc Tail (1) - RW */ 1154 #define E1000_TARC1 0x03940 /* TX Arbitration Count (1) */ 1155 #define E1000_CRCERRS 0x04000 /* CRC Error Count - R/clr */ 1156 #define E1000_ALGNERRC 0x04004 /* Alignment Error Count - R/clr */ 1157 #define E1000_SYMERRS 0x04008 /* Symbol Error Count - R/clr */ 1158 #define E1000_RXERRC 0x0400C /* Receive Error Count - R/clr */ 1159 #define E1000_MPC 0x04010 /* Missed Packet Count - R/clr */ 1160 #define E1000_SCC 0x04014 /* Single Collision Count - R/clr */ 1161 #define E1000_ECOL 0x04018 /* Excessive Collision Count - R/clr */ 1162 #define E1000_MCC 0x0401C /* Multiple Collision Count - R/clr */ 1163 #define E1000_LATECOL 0x04020 /* Late Collision Count - R/clr */ 1164 #define E1000_COLC 0x04028 /* Collision Count - R/clr */ 1165 #define E1000_DC 0x04030 /* Defer Count - R/clr */ 1166 #define E1000_TNCRS 0x04034 /* TX-No CRS - R/clr */ 1167 #define E1000_SEC 0x04038 /* Sequence Error Count - R/clr */ 1168 #define E1000_CEXTERR 0x0403C /* Carrier Extension Error Count - R/clr */ 1169 #define E1000_RLEC 0x04040 /* Receive Length Error Count - R/clr */ 1170 #define E1000_XONRXC 0x04048 /* XON RX Count - R/clr */ 1171 #define E1000_XONTXC 0x0404C /* XON TX Count - R/clr */ 1172 #define E1000_XOFFRXC 0x04050 /* XOFF RX Count - R/clr */ 1173 #define E1000_XOFFTXC 0x04054 /* XOFF TX Count - R/clr */ 1174 #define E1000_FCRUC 0x04058 /* Flow Control RX Unsupported Count- R/clr */ 1175 #define E1000_PRC64 0x0405C /* Packets RX (64 bytes) - R/clr */ 1176 #define E1000_PRC127 0x04060 /* Packets RX (65-127 bytes) - R/clr */ 1177 #define E1000_PRC255 0x04064 /* Packets RX (128-255 bytes) - R/clr */ 1178 #define E1000_PRC511 0x04068 /* Packets RX (255-511 bytes) - R/clr */ 1179 #define E1000_PRC1023 0x0406C /* Packets RX (512-1023 bytes) - R/clr */ 1180 #define E1000_PRC1522 0x04070 /* Packets RX (1024-1522 bytes) - R/clr */ 1181 #define E1000_GPRC 0x04074 /* Good Packets RX Count - R/clr */ 1182 #define E1000_BPRC 0x04078 /* Broadcast Packets RX Count - R/clr */ 1183 #define E1000_MPRC 0x0407C /* Multicast Packets RX Count - R/clr */ 1184 #define E1000_GPTC 0x04080 /* Good Packets TX Count - R/clr */ 1185 #define E1000_GORCL 0x04088 /* Good Octets RX Count Low - R/clr */ 1186 #define E1000_GORCH 0x0408C /* Good Octets RX Count High - R/clr */ 1187 #define E1000_GOTCL 0x04090 /* Good Octets TX Count Low - R/clr */ 1188 #define E1000_GOTCH 0x04094 /* Good Octets TX Count High - R/clr */ 1189 #define E1000_RNBC 0x040A0 /* RX No Buffers Count - R/clr */ 1190 #define E1000_RUC 0x040A4 /* RX Undersize Count - R/clr */ 1191 #define E1000_RFC 0x040A8 /* RX Fragment Count - R/clr */ 1192 #define E1000_ROC 0x040AC /* RX Oversize Count - R/clr */ 1193 #define E1000_RJC 0x040B0 /* RX Jabber Count - R/clr */ 1194 #define E1000_MGTPRC 0x040B4 /* Management Packets RX Count - R/clr */ 1195 #define E1000_MGTPDC 0x040B8 /* Management Packets Dropped Count - R/clr */ 1196 #define E1000_MGTPTC 0x040BC /* Management Packets TX Count - R/clr */ 1197 #define E1000_TORL 0x040C0 /* Total Octets RX Low - R/clr */ 1198 #define E1000_TORH 0x040C4 /* Total Octets RX High - R/clr */ 1199 #define E1000_TOTL 0x040C8 /* Total Octets TX Low - R/clr */ 1200 #define E1000_TOTH 0x040CC /* Total Octets TX High - R/clr */ 1201 #define E1000_TPR 0x040D0 /* Total Packets RX - R/clr */ 1202 #define E1000_TPT 0x040D4 /* Total Packets TX - R/clr */ 1203 #define E1000_PTC64 0x040D8 /* Packets TX (64 bytes) - R/clr */ 1204 #define E1000_PTC127 0x040DC /* Packets TX (65-127 bytes) - R/clr */ 1205 #define E1000_PTC255 0x040E0 /* Packets TX (128-255 bytes) - R/clr */ 1206 #define E1000_PTC511 0x040E4 /* Packets TX (256-511 bytes) - R/clr */ 1207 #define E1000_PTC1023 0x040E8 /* Packets TX (512-1023 bytes) - R/clr */ 1208 #define E1000_PTC1522 0x040EC /* Packets TX (1024-1522 Bytes) - R/clr */ 1209 #define E1000_MPTC 0x040F0 /* Multicast Packets TX Count - R/clr */ 1210 #define E1000_BPTC 0x040F4 /* Broadcast Packets TX Count - R/clr */ 1211 #define E1000_TSCTC 0x040F8 /* TCP Segmentation Context TX - R/clr */ 1212 #define E1000_TSCTFC 0x040FC /* TCP Segmentation Context TX Fail - R/clr */ 1213 #define E1000_IAC 0x04100 /* Interrupt Assertion Count */ 1214 #define E1000_RPTHC 0x04104 /* CONFLICT Rx Packets to Host Count */ 1215 #define E1000_ICRXPTC 0x04104 /* Interrupt Cause Rx Packet Timer Expire Count */ 1216 #define E1000_ICRXATC 0x04108 /* Interrupt Cause Rx Absolute Timer Expire Count */ 1217 #define E1000_ICTXPTC 0x0410C /* Interrupt Cause Tx Packet Timer Expire Count */ 1218 #define E1000_ICTXATC 0x04110 /* Interrupt Cause Tx Absolute Timer Expire Count */ 1219 #define E1000_ICTXQEC 0x04118 /* Interrupt Cause Tx Queue Empty Count */ 1220 #define E1000_ICTXQMTC 0x0411C /* Interrupt Cause Tx Queue Minimum Threshold Count */ 1221 #define E1000_ICRXDMTC 0x04120 /* Interrupt Cause Rx Descriptor Minimum Threshold Count */ 1222 #define E1000_ICRXOC 0x04124 /* Interrupt Cause Receiver Overrun Count */ 1223 #define E1000_SDPC 0x041A4 /* Switch Drop Packet Count */ 1224 #define E1000_PCS_CFG0 0x04200 /* PCS Configuration 0 - RW */ 1225 #define E1000_PCS_LCTL 0x04208 /* PCS Link Control - RW */ 1226 #define E1000_PCS_LSTAT 0x0420C /* PCS Link Status - RO */ 1227 #define E1000_RXCSUM 0x05000 /* RX Checksum Control - RW */ 1228 #define E1000_RFCTL 0x05008 /* Receive Filter Control*/ 1229 #define E1000_MTA 0x05200 /* Multicast Table Array - RW Array */ 1230 #define E1000_RA 0x05400 /* Receive Address - RW Array */ 1231 #define E1000_VFTA 0x05600 /* VLAN Filter Table Array - RW Array */ 1232 #define E1000_WUC 0x05800 /* Wakeup Control - RW */ 1233 #define E1000_WUFC 0x05808 /* Wakeup Filter Control - RW */ 1234 #define E1000_WUS 0x05810 /* Wakeup Status - RO */ 1235 #define E1000_MANC 0x05820 /* Management Control - RW */ 1236 #define E1000_IPAV 0x05838 /* IP Address Valid - RW */ 1237 #define E1000_IP4AT 0x05840 /* IPv4 Address Table - RW Array */ 1238 #define E1000_IP6AT 0x05880 /* IPv6 Address Table - RW Array */ 1239 #define E1000_WUPL 0x05900 /* Wakeup Packet Length - RW */ 1240 #define E1000_WUPM 0x05A00 /* Wakeup Packet Memory - RO A */ 1241 #define E1000_FFLT 0x05F00 /* Flexible Filter Length Table - RW Array */ 1242 #define E1000_FCRTV_PCH 0x05F40 /* PCH Flow Control Refresh Timer Value */ 1243 #define E1000_CRC_OFFSET 0x05F50 /* CRC Offset Register */ 1244 #define E1000_HOST_IF 0x08800 /* Host Interface */ 1245 #define E1000_FFMT 0x09000 /* Flexible Filter Mask Table - RW Array */ 1246 #define E1000_FFVT 0x09800 /* Flexible Filter Value Table - RW Array */ 1247 1248 #define E1000_KUMCTRLSTA 0x00034 /* MAC-PHY interface - RW */ 1249 #define E1000_MDPHYA 0x0003C /* PHY address - RW */ 1250 #define E1000_MANC2H 0x05860 /* Managment Control To Host - RW */ 1251 #define E1000_SW_FW_SYNC 0x05B5C /* Software-Firmware Synchronization - RW */ 1252 1253 #define E1000_GCR 0x05B00 /* PCI-Ex Control */ 1254 #define E1000_GSCL_1 0x05B10 /* PCI-Ex Statistic Control #1 */ 1255 #define E1000_GSCL_2 0x05B14 /* PCI-Ex Statistic Control #2 */ 1256 #define E1000_GSCL_3 0x05B18 /* PCI-Ex Statistic Control #3 */ 1257 #define E1000_GSCL_4 0x05B1C /* PCI-Ex Statistic Control #4 */ 1258 #define E1000_FACTPS 0x05B30 /* Function Active and Power State to MNG */ 1259 #define E1000_SWSM 0x05B50 /* SW Semaphore */ 1260 #define E1000_H2ME E1000_SWSM /* Host to ME */ 1261 #define E1000_FWSM 0x05B54 /* FW Semaphore */ 1262 #define E1000_FFLT_DBG 0x05F04 /* Debug Register */ 1263 #define E1000_HICR 0x08F00 /* Host Interface Control */ 1264 1265 /* RSS registers */ 1266 #define E1000_CPUVEC 0x02C10 /* CPU Vector Register - RW */ 1267 #define E1000_MRQC 0x05818 /* Multiple Receive Control - RW */ 1268 #define E1000_RETA(_i) (0x05C00 + ((_i) * 4))/* Redirection Table - RW Array */ 1269 #define E1000_RSSRK(_i) (0x05C80 + ((_i) * 4))/* RSS Random Key - RW Array */ 1270 #define E1000_RSSIM 0x05864 /* RSS Interrupt Mask */ 1271 #define E1000_RSSIR 0x05868 /* RSS Interrupt Request */ 1272 1273 /* BMC2OS Registers */ 1274 #define E1000_B2OSPC 0x8FE0 1275 #define E1000_B2OGPRC 0x4158 1276 #define E1000_O2BGPTC 0x8FE4 1277 #define E1000_O2BSPC 0x415C 1278 1279 /* Per Queue Packets Count */ 1280 #define E1000_PQGPRC(_i) (0x010010 + ((_i) * 0x100)) 1281 #define E1000_PQGPTC(_i) (0x010014 + ((_i) * 0x100)) 1282 1283 /* Phy Power Management (i210 8.27.2 pag 542) */ 1284 #define E1000_PHPM 0x0E14 1285 #define E1000_PHPM_SPD_EN (1 << 0) 1286 #define E1000_PHPM_D0LPLU (1 << 1) 1287 #define E1000_PHPM_LPLU (1 << 2) 1288 #define E1000_PHPM_DIS_1000_ND0 (1 << 3) 1289 #define E1000_PHPM_LINK_ED (1 << 4) 1290 #define E1000_PHPM_GOLINK_DISC (1 << 5) 1291 #define E1000_PHPM_DIS_1000 (1 << 6) 1292 #define E1000_PHPM_SPD_B2B_EN (1 << 7) 1293 #define E1000_PHPM_RST_COMPL (1 << 8) 1294 #define E1000_PHPM_DIS_100_ND0 (1 << 9) 1295 1296 /* Energy Efficient Ethernet "EEE" registers */ 1297 #define E1000_IPCNFG 0x0E38 /* Internal PHY Configuration */ 1298 #define E1000_LTRC 0x01A0 /* Latency Tolerance Reporting Control */ 1299 #define E1000_EEER 0x0E30 /* Energy Efficient Ethernet "EEE" */ 1300 #define E1000_EEE_SU 0x0E34 /* EEE Setup */ 1301 #define E1000_TLPIC 0x4148 /* EEE Tx LPI Count - TLPIC */ 1302 #define E1000_RLPIC 0x414C /* EEE Rx LPI Count - RLPIC */ 1303 1304 #define E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK 0x0C000000 1305 #define E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC 0x08000000 1306 1307 #define E1000_FEXTNVM4_BEACON_DURATION_MASK 0x7 1308 #define E1000_FEXTNVM4_BEACON_DURATION_8USEC 0x7 1309 #define E1000_FEXTNVM4_BEACON_DURATION_16USEC 0x3 1310 1311 #define E1000_FEXTNVM6_REQ_PLL_CLK 0x00000100 1312 #define E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION 0x00000200 1313 1314 /* Statistics counters collected by the MAC */ 1315 struct em_hw_stats { 1316 uint64_t crcerrs; 1317 uint64_t algnerrc; 1318 uint64_t symerrs; 1319 uint64_t rxerrc; 1320 uint64_t mpc; 1321 uint64_t scc; 1322 uint64_t ecol; 1323 uint64_t mcc; 1324 uint64_t latecol; 1325 uint64_t colc; 1326 uint64_t dc; 1327 uint64_t tncrs; 1328 uint64_t sec; 1329 uint64_t cexterr; 1330 uint64_t rlec; 1331 uint64_t xonrxc; 1332 uint64_t xontxc; 1333 uint64_t xoffrxc; 1334 uint64_t xofftxc; 1335 uint64_t fcruc; 1336 uint64_t prc64; 1337 uint64_t prc127; 1338 uint64_t prc255; 1339 uint64_t prc511; 1340 uint64_t prc1023; 1341 uint64_t prc1522; 1342 uint64_t gprc; 1343 uint64_t bprc; 1344 uint64_t mprc; 1345 uint64_t gptc; 1346 uint64_t gorcl; 1347 uint64_t gorch; 1348 uint64_t gotcl; 1349 uint64_t gotch; 1350 uint64_t rnbc; 1351 uint64_t ruc; 1352 uint64_t rfc; 1353 uint64_t roc; 1354 uint64_t rjc; 1355 uint64_t mgprc; 1356 uint64_t mgpdc; 1357 uint64_t mgptc; 1358 uint64_t torl; 1359 uint64_t torh; 1360 uint64_t totl; 1361 uint64_t toth; 1362 uint64_t tpr; 1363 uint64_t tpt; 1364 uint64_t ptc64; 1365 uint64_t ptc127; 1366 uint64_t ptc255; 1367 uint64_t ptc511; 1368 uint64_t ptc1023; 1369 uint64_t ptc1522; 1370 uint64_t mptc; 1371 uint64_t bptc; 1372 uint64_t tsctc; 1373 uint64_t tsctfc; 1374 uint64_t iac; 1375 uint64_t icrxptc; 1376 uint64_t icrxatc; 1377 uint64_t ictxptc; 1378 uint64_t ictxatc; 1379 uint64_t ictxqec; 1380 uint64_t ictxqmtc; 1381 uint64_t icrxdmtc; 1382 uint64_t icrxoc; 1383 uint64_t sdpc; 1384 uint64_t mngpdc; 1385 uint64_t mngptc; 1386 uint64_t mngprc; 1387 uint64_t b2ospc; 1388 uint64_t o2bgptc; 1389 uint64_t b2ogprc; 1390 uint64_t o2bspc; 1391 uint64_t rpthc; 1392 }; 1393 1394 /* Structure containing variables used by the shared code (em_hw.c) */ 1395 struct em_hw { 1396 uint8_t *hw_addr; 1397 uint8_t *flash_address; 1398 em_mac_type mac_type; 1399 em_phy_type phy_type; 1400 uint32_t phy_init_script; 1401 em_media_type media_type; 1402 void *back; 1403 struct em_shadow_ram *eeprom_shadow_ram; 1404 uint32_t flash_bank_size; 1405 uint32_t flash_base_addr; 1406 uint32_t fc; 1407 em_bus_speed bus_speed; 1408 em_bus_width bus_width; 1409 em_bus_type bus_type; 1410 struct em_eeprom_info eeprom; 1411 em_ms_type master_slave; 1412 em_ms_type original_master_slave; 1413 em_ffe_config ffe_config_state; 1414 uint32_t asf_firmware_present; 1415 uint32_t eeprom_semaphore_present; 1416 uint32_t swfw_sync_present; 1417 uint32_t swfwhw_semaphore_present; 1418 unsigned long io_base; 1419 uint32_t phy_id; 1420 uint32_t phy_revision; 1421 uint32_t phy_addr; 1422 uint32_t original_fc; 1423 uint32_t txcw; 1424 uint32_t autoneg_failed; 1425 uint32_t max_frame_size; 1426 uint32_t min_frame_size; 1427 uint32_t mc_filter_type; 1428 uint32_t num_mc_addrs; 1429 uint32_t collision_delta; 1430 uint32_t tx_packet_delta; 1431 uint32_t ledctl_default; 1432 uint32_t ledctl_mode1; 1433 uint32_t ledctl_mode2; 1434 boolean_t tx_pkt_filtering; 1435 struct em_host_mng_dhcp_cookie mng_cookie; 1436 uint16_t phy_spd_default; 1437 uint16_t autoneg_advertised; 1438 uint16_t pci_cmd_word; 1439 uint16_t fc_high_water; 1440 uint16_t fc_low_water; 1441 uint16_t fc_pause_time; 1442 uint16_t current_ifs_val; 1443 uint16_t ifs_min_val; 1444 uint16_t ifs_max_val; 1445 uint16_t ifs_step_size; 1446 uint16_t ifs_ratio; 1447 uint16_t device_id; 1448 uint16_t vendor_id; 1449 uint16_t subsystem_id; 1450 uint16_t subsystem_vendor_id; 1451 uint8_t revision_id; 1452 uint8_t autoneg; 1453 uint8_t mdix; 1454 uint8_t forced_speed_duplex; 1455 uint8_t wait_autoneg_complete; 1456 uint8_t dma_fairness; 1457 uint8_t mac_addr[NODE_ADDRESS_SIZE]; 1458 uint8_t perm_mac_addr[NODE_ADDRESS_SIZE]; 1459 boolean_t disable_polarity_correction; 1460 boolean_t speed_downgraded; 1461 em_smart_speed smart_speed; 1462 em_dsp_config dsp_config_state; 1463 boolean_t get_link_status; 1464 boolean_t serdes_link_down; 1465 boolean_t tbi_compatibility_en; 1466 boolean_t tbi_compatibility_on; 1467 boolean_t laa_is_present; 1468 boolean_t phy_reset_disable; 1469 boolean_t initialize_hw_bits_disable; 1470 boolean_t fc_send_xon; 1471 boolean_t fc_strict_ieee; 1472 boolean_t report_tx_early; 1473 boolean_t adaptive_ifs; 1474 boolean_t ifs_params_forced; 1475 boolean_t in_ifs_mode; 1476 boolean_t mng_reg_access_disabled; 1477 boolean_t leave_av_bit_off; 1478 boolean_t kmrn_lock_loss_workaround_disabled; 1479 boolean_t icp_xxxx_is_link_up; 1480 uint32_t icp_xxxx_port_num; 1481 struct gcu_softc * gcu; 1482 uint8_t bus_func; 1483 uint16_t swfw; 1484 boolean_t eee_enable; 1485 int sw_flag; 1486 }; 1487 1488 #define E1000_EEPROM_SWDPIN0 0x0001 /* SWDPIN 0 EEPROM Value */ 1489 #define E1000_EEPROM_LED_LOGIC 0x0020 /* Led Logic Word */ 1490 #define E1000_EEPROM_RW_REG_DATA 16 /* Offset to data in EEPROM read/write registers */ 1491 #define E1000_EEPROM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */ 1492 #define E1000_EEPROM_RW_REG_START 1 /* First bit for telling part to start operation */ 1493 #define E1000_EEPROM_RW_ADDR_SHIFT 2 /* Shift to the address bits */ 1494 #define E1000_EEPROM_POLL_WRITE 1 /* Flag for polling for write complete */ 1495 #define E1000_EEPROM_POLL_READ 0 /* Flag for polling for read complete */ 1496 /* Register Bit Masks */ 1497 /* Device Control */ 1498 #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */ 1499 #define E1000_CTRL_BEM 0x00000002 /* Endian Mode.0=little,1=big */ 1500 #define E1000_CTRL_PRIOR 0x00000004 /* Priority on PCI. 0=rx,1=fair */ 1501 #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */ 1502 #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */ 1503 #define E1000_CTRL_TME 0x00000010 /* Test mode. 0=normal,1=test */ 1504 #define E1000_CTRL_SLE 0x00000020 /* Serial Link on 0=dis,1=en */ 1505 #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */ 1506 #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */ 1507 #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */ 1508 #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */ 1509 #define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */ 1510 #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */ 1511 #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */ 1512 #define E1000_CTRL_BEM32 0x00000400 /* Big Endian 32 mode */ 1513 #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */ 1514 #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */ 1515 #define E1000_CTRL_D_UD_EN 0x00002000 /* Dock/Undock enable */ 1516 #define E1000_CTRL_D_UD_POLARITY 0x00004000 /* Defined polarity of Dock/Undock indication in SDP[0] */ 1517 #define E1000_CTRL_FORCE_PHY_RESET 0x00008000 /* Reset both PHY ports, through PHYRST_N pin */ 1518 #define E1000_CTRL_LANPHYPC_OVERRIDE 0x00010000 /* SW control of LANPHYPC */ 1519 #define E1000_CTRL_LANPHYPC_VALUE 0x00020000 /* SW value of LANPHYPC */ 1520 #define E1000_CTRL_EXT_FORCE_SMBUS 0x00000800 /* Force SMBus mode */ 1521 #define E1000_CTRL_EXT_PHYPDEN 0x00100000 1522 1523 #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */ 1524 #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */ 1525 #define E1000_CTRL_SWDPIN2 0x00100000 /* SWDPIN 2 value */ 1526 #define E1000_CTRL_SWDPIN3 0x00200000 /* SWDPIN 3 value */ 1527 #define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */ 1528 #define E1000_CTRL_SWDPIO1 0x00800000 /* SWDPIN 1 input or output */ 1529 #define E1000_CTRL_SWDPIO2 0x01000000 /* SWDPIN 2 input or output */ 1530 #define E1000_CTRL_SWDPIO3 0x02000000 /* SWDPIN 3 input or output */ 1531 #define E1000_CTRL_RST 0x04000000 /* Global reset */ 1532 #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */ 1533 #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */ 1534 #define E1000_CTRL_RTE 0x20000000 /* Routing tag enable */ 1535 #define E1000_CTRL_DEV_RST 0x20000000 /* Device Reset */ 1536 #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */ 1537 #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */ 1538 #define E1000_CTRL_SW2FW_INT 0x02000000 /* Initiate an interrupt to manageability engine */ 1539 #define E1000_CTRL_I2C_ENA 0x02000000 /* I2C enable */ 1540 1541 #define E1000_CONNSW_ENRGSRC 0x4 1542 #define E1000_PCS_CFG_PCS_EN 8 1543 #define E1000_PCS_LCTL_FSV_1000 4 1544 #define E1000_PCS_LCTL_FDV_FULL 8 1545 #define E1000_PCS_LCTL_FSD 0x10 1546 #define E1000_PCS_LCTL_FORCE_FCTRL 0x80 1547 1548 #define E1000_PCS_LSTS_LINK_OK 0x01 1549 #define E1000_PCS_LSTS_SPEED_100 0x02 1550 #define E1000_PCS_LSTS_SPEED_1000 0x04 1551 #define E1000_PCS_LSTS_DUPLEX_FULL 0x08 1552 #define E1000_PCS_LSTS_SYNK_OK 0x10 1553 1554 /* Device Status */ 1555 #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */ 1556 #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */ 1557 #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */ 1558 #define E1000_STATUS_FUNC_SHIFT 2 1559 #define E1000_STATUS_FUNC_0 0x00000000 /* Function 0 */ 1560 #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */ 1561 #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */ 1562 #define E1000_STATUS_TBIMODE 0x00000020 /* TBI mode */ 1563 #define E1000_STATUS_SPEED_MASK 0x000000C0 1564 #define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */ 1565 #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */ 1566 #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */ 1567 #define E1000_STATUS_LAN_INIT_DONE 0x00000200 /* Lan Init Completion 1568 by EEPROM/Flash */ 1569 #define E1000_STATUS_ASDV 0x00000300 /* Auto speed detect value */ 1570 #define E1000_STATUS_DOCK_CI 0x00000800 /* Change in Dock/Undock state. Clear on write '0'. */ 1571 #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 /* Status of Master requests. */ 1572 #define E1000_STATUS_MTXCKOK 0x00000400 /* MTX clock running OK */ 1573 #define E1000_STATUS_PCI66 0x00000800 /* In 66MHz slot */ 1574 #define E1000_STATUS_BUS64 0x00001000 /* In 64 bit slot */ 1575 #define E1000_STATUS_PCIX_MODE 0x00002000 /* PCI-X mode */ 1576 #define E1000_STATUS_PCIX_SPEED 0x0000C000 /* PCI-X bus speed */ 1577 #define E1000_STATUS_BMC_SKU_0 0x00100000 /* BMC USB redirect disabled */ 1578 #define E1000_STATUS_DEV_RST_SET 0x00100000 1579 #define E1000_STATUS_BMC_SKU_1 0x00200000 /* BMC SRAM disabled */ 1580 #define E1000_STATUS_BMC_SKU_2 0x00400000 /* BMC SDRAM disabled */ 1581 #define E1000_STATUS_BMC_CRYPTO 0x00800000 /* BMC crypto disabled */ 1582 #define E1000_STATUS_BMC_LITE 0x01000000 /* BMC external code execution disabled */ 1583 #define E1000_STATUS_RGMII_ENABLE 0x02000000 /* RGMII disabled */ 1584 #define E1000_STATUS_FUSE_8 0x04000000 1585 #define E1000_STATUS_FUSE_9 0x08000000 1586 #define E1000_STATUS_SERDES0_DIS 0x10000000 /* SERDES disabled on port 0 */ 1587 #define E1000_STATUS_SERDES1_DIS 0x20000000 /* SERDES disabled on port 1 */ 1588 1589 /* Constants used to intrepret the masked PCI-X bus speed. */ 1590 #define E1000_STATUS_PCIX_SPEED_66 0x00000000 /* PCI-X bus speed 50-66 MHz */ 1591 #define E1000_STATUS_PCIX_SPEED_100 0x00004000 /* PCI-X bus speed 66-100 MHz */ 1592 #define E1000_STATUS_PCIX_SPEED_133 0x00008000 /* PCI-X bus speed 100-133 MHz */ 1593 1594 /* EEPROM/Flash Control */ 1595 #define E1000_EECD_SK 0x00000001 /* EEPROM Clock */ 1596 #define E1000_EECD_CS 0x00000002 /* EEPROM Chip Select */ 1597 #define E1000_EECD_DI 0x00000004 /* EEPROM Data In */ 1598 #define E1000_EECD_DO 0x00000008 /* EEPROM Data Out */ 1599 #define E1000_EECD_FWE_MASK 0x00000030 1600 #define E1000_EECD_FWE_DIS 0x00000010 /* Disable FLASH writes */ 1601 #define E1000_EECD_FWE_EN 0x00000020 /* Enable FLASH writes */ 1602 #define E1000_EECD_FWE_SHIFT 4 1603 #define E1000_EECD_REQ 0x00000040 /* EEPROM Access Request */ 1604 #define E1000_EECD_GNT 0x00000080 /* EEPROM Access Grant */ 1605 #define E1000_EECD_PRES 0x00000100 /* EEPROM Present */ 1606 #define E1000_EECD_SIZE 0x00000200 /* EEPROM Size (0=64 word 1=256 word) */ 1607 #define E1000_EECD_ADDR_BITS 0x00000400 /* EEPROM Addressing bits based on type 1608 * (0-small, 1-large) */ 1609 #define E1000_EECD_TYPE 0x00002000 /* EEPROM Type (1-SPI, 0-Microwire) */ 1610 #ifndef E1000_EEPROM_GRANT_ATTEMPTS 1611 #define E1000_EEPROM_GRANT_ATTEMPTS 1000 /* EEPROM # attempts to gain grant */ 1612 #endif 1613 #define E1000_EECD_AUTO_RD 0x00000200 /* EEPROM Auto Read done */ 1614 #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* EEprom Size */ 1615 #define E1000_EECD_SIZE_EX_SHIFT 11 1616 #define E1000_EECD_NVADDS 0x00018000 /* NVM Address Size */ 1617 #define E1000_EECD_SELSHAD 0x00020000 /* Select Shadow RAM */ 1618 #define E1000_EECD_INITSRAM 0x00040000 /* Initialize Shadow RAM */ 1619 #define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */ 1620 #define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */ 1621 #define E1000_EECD_SHADV 0x00200000 /* Shadow RAM Data Valid */ 1622 #define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */ 1623 #define E1000_EECD_SEC1VAL_VALID_MASK (E1000_EECD_AUTO_RD | E1000_EECD_PRES) 1624 #define E1000_EECD_SECVAL_SHIFT 22 1625 #define E1000_STM_OPCODE 0xDB00 1626 #define E1000_HICR_FW_RESET 0xC0 1627 1628 #define E1000_SHADOW_RAM_WORDS 2048 1629 #define E1000_ICH_NVM_SIG_WORD 0x13 1630 #define E1000_ICH_NVM_SIG_MASK 0xC000 1631 #define E1000_ICH_NVM_VALID_SIG_MASK 0xC0 1632 #define E1000_ICH_NVM_SIG_VALUE 0x80 1633 1634 /* EEPROM Read */ 1635 #define E1000_EERD_START 0x00000001 /* Start Read */ 1636 #define E1000_EERD_DONE 0x00000010 /* Read Done */ 1637 #define E1000_EERD_ADDR_SHIFT 8 1638 #define E1000_EERD_ADDR_MASK 0x0000FF00 /* Read Address */ 1639 #define E1000_EERD_DATA_SHIFT 16 1640 #define E1000_EERD_DATA_MASK 0xFFFF0000 /* Read Data */ 1641 1642 /* SPI EEPROM Status Register */ 1643 #define EEPROM_STATUS_RDY_SPI 0x01 1644 #define EEPROM_STATUS_WEN_SPI 0x02 1645 #define EEPROM_STATUS_BP0_SPI 0x04 1646 #define EEPROM_STATUS_BP1_SPI 0x08 1647 #define EEPROM_STATUS_WPEN_SPI 0x80 1648 1649 /* Extended Device Control */ 1650 #define E1000_CTRL_EXT_GPI0_EN 0x00000001 /* Maps SDP4 to GPI0 */ 1651 #define E1000_CTRL_EXT_GPI1_EN 0x00000002 /* Maps SDP5 to GPI1 */ 1652 #define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN 1653 #define E1000_CTRL_EXT_GPI2_EN 0x00000004 /* Maps SDP6 to GPI2 */ 1654 #define E1000_CTRL_EXT_LPCD 0x00000004 /* LCD Power Cycle Done */ 1655 #define E1000_CTRL_EXT_GPI3_EN 0x00000008 /* Maps SDP7 to GPI3 */ 1656 #define E1000_CTRL_EXT_SDP4_DATA 0x00000010 /* Value of SW Defineable Pin 4 */ 1657 #define E1000_CTRL_EXT_SDP5_DATA 0x00000020 /* Value of SW Defineable Pin 5 */ 1658 #define E1000_CTRL_EXT_PHY_INT E1000_CTRL_EXT_SDP5_DATA 1659 #define E1000_CTRL_EXT_SDP6_DATA 0x00000040 /* Value of SW Defineable Pin 6 */ 1660 #define E1000_CTRL_EXT_SDP7_DATA 0x00000080 /* Value of SW Defineable Pin 7 */ 1661 #define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Defineable Pin 3 */ 1662 #define E1000_CTRL_EXT_SDP4_DIR 0x00000100 /* Direction of SDP4 0=in 1=out */ 1663 #define E1000_CTRL_EXT_SDP5_DIR 0x00000200 /* Direction of SDP5 0=in 1=out */ 1664 #define E1000_CTRL_EXT_SDP6_DIR 0x00000400 /* Direction of SDP6 0=in 1=out */ 1665 #define E1000_CTRL_EXT_SDP7_DIR 0x00000800 /* Direction of SDP7 0=in 1=out */ 1666 #define E1000_CTRL_EXT_ASDCHK 0x00001000 /* Initiate an ASD sequence */ 1667 #define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */ 1668 #define E1000_CTRL_EXT_IPS 0x00004000 /* Invert Power State */ 1669 #define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */ 1670 #define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */ 1671 #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000 1672 #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000 1673 #define E1000_CTRL_EXT_LINK_MODE_TBI 0x00C00000 1674 #define E1000_CTRL_EXT_LINK_MODE_KMRN 0x00000000 1675 #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000 1676 #define E1000_CTRL_EXT_LINK_MODE_1000BASE_KX 0x00400000 1677 #define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000 1678 #define E1000_CTRL_EXT_WR_WMARK_MASK 0x03000000 1679 #define E1000_CTRL_EXT_WR_WMARK_256 0x00000000 1680 #define E1000_CTRL_EXT_WR_WMARK_320 0x01000000 1681 #define E1000_CTRL_EXT_WR_WMARK_384 0x02000000 1682 #define E1000_CTRL_EXT_WR_WMARK_448 0x03000000 1683 #define E1000_CTRL_EXT_EXT_VLAN 0x04000000 1684 #define E1000_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */ 1685 #define E1000_CTRL_EXT_IAME 0x08000000 /* Interrupt acknowledge Auto-mask */ 1686 #define E1000_CTRL_EXT_INT_TIMER_CLR 0x20000000 /* Clear Interrupt timers after IMS clear */ 1687 #define E1000_CRTL_EXT_PB_PAREN 0x01000000 /* packet buffer parity error detection enabled */ 1688 #define E1000_CTRL_EXT_DF_PAREN 0x02000000 /* descriptor FIFO parity error detection enable */ 1689 #define E1000_CTRL_EXT_GHOST_PAREN 0x40000000 1690 1691 /* MDI Control */ 1692 #define E1000_MDIC_DATA_MASK 0x0000FFFF 1693 #define E1000_MDIC_REG_MASK 0x001F0000 1694 #define E1000_MDIC_REG_SHIFT 16 1695 #define E1000_MDIC_PHY_MASK 0x03E00000 1696 #define E1000_MDIC_PHY_SHIFT 21 1697 #define E1000_MDIC_OP_WRITE 0x04000000 1698 #define E1000_MDIC_OP_READ 0x08000000 1699 #define E1000_MDIC_READY 0x10000000 1700 #define E1000_MDIC_INT_EN 0x20000000 1701 #define E1000_MDIC_ERROR 0x40000000 1702 #define E1000_MDIC_DEST 0x80000000 1703 1704 #define E1000_KUMCTRLSTA_MASK 0x0000FFFF 1705 #define E1000_KUMCTRLSTA_OFFSET 0x001F0000 1706 #define E1000_KUMCTRLSTA_OFFSET_SHIFT 16 1707 #define E1000_KUMCTRLSTA_REN 0x00200000 1708 1709 #define E1000_KUMCTRLSTA_OFFSET_FIFO_CTRL 0x00000000 1710 #define E1000_KUMCTRLSTA_OFFSET_CTRL 0x00000001 1711 #define E1000_KUMCTRLSTA_OFFSET_INB_CTRL 0x00000002 1712 #define E1000_KUMCTRLSTA_OFFSET_DIAG 0x00000003 1713 #define E1000_KUMCTRLSTA_OFFSET_TIMEOUTS 0x00000004 1714 #define E1000_KUMCTRLSTA_OFFSET_INB_PARAM 0x00000009 1715 #define E1000_KUMCTRLSTA_OFFSET_HD_CTRL 0x00000010 1716 #define E1000_KUMCTRLSTA_OFFSET_M2P_SERDES 0x0000001E 1717 #define E1000_KUMCTRLSTA_OFFSET_M2P_MODES 0x0000001F 1718 1719 /* FIFO Control */ 1720 #define E1000_KUMCTRLSTA_FIFO_CTRL_RX_BYPASS 0x00000008 1721 #define E1000_KUMCTRLSTA_FIFO_CTRL_TX_BYPASS 0x00000800 1722 1723 /* In-Band Control */ 1724 #define E1000_KUMCTRLSTA_INB_CTRL_LINK_STATUS_TX_TIMEOUT_DEFAULT 0x00000500 1725 #define E1000_KUMCTRLSTA_INB_CTRL_DIS_PADDING 0x00000010 1726 1727 /* Half-Duplex Control */ 1728 #define E1000_KUMCTRLSTA_HD_CTRL_10_100_DEFAULT 0x00000004 1729 #define E1000_KUMCTRLSTA_HD_CTRL_1000_DEFAULT 0x00000000 1730 1731 #define E1000_KUMCTRLSTA_OFFSET_K0S_CTRL 0x0000001E 1732 1733 #define E1000_KUMCTRLSTA_DIAG_FELPBK 0x2000 1734 #define E1000_KUMCTRLSTA_DIAG_NELPBK 0x1000 1735 1736 #define E1000_KUMCTRLSTA_K0S_100_EN 0x2000 1737 #define E1000_KUMCTRLSTA_K0S_GBE_EN 0x1000 1738 #define E1000_KUMCTRLSTA_K0S_ENTRY_LATENCY_MASK 0x0003 1739 1740 #define E1000_KABGTXD_BGSQLBIAS 0x00050000 1741 1742 #define E1000_PHY_CTRL_SPD_EN 0x00000001 1743 #define E1000_PHY_CTRL_D0A_LPLU 0x00000002 1744 #define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004 1745 #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008 1746 #define E1000_PHY_CTRL_GBE_DISABLE 0x00000040 1747 #define E1000_PHY_CTRL_B2B_EN 0x00000080 1748 #define E1000_PHY_CTRL_LOOPBACK 0x00004000 1749 1750 /* LED Control */ 1751 #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F 1752 #define E1000_LEDCTL_LED0_MODE_SHIFT 0 1753 #define E1000_LEDCTL_LED0_BLINK_RATE 0x0000020 1754 #define E1000_LEDCTL_LED0_IVRT 0x00000040 1755 #define E1000_LEDCTL_LED0_BLINK 0x00000080 1756 #define E1000_LEDCTL_LED1_MODE_MASK 0x00000F00 1757 #define E1000_LEDCTL_LED1_MODE_SHIFT 8 1758 #define E1000_LEDCTL_LED1_BLINK_RATE 0x0002000 1759 #define E1000_LEDCTL_LED1_IVRT 0x00004000 1760 #define E1000_LEDCTL_LED1_BLINK 0x00008000 1761 #define E1000_LEDCTL_LED2_MODE_MASK 0x000F0000 1762 #define E1000_LEDCTL_LED2_MODE_SHIFT 16 1763 #define E1000_LEDCTL_LED2_BLINK_RATE 0x00200000 1764 #define E1000_LEDCTL_LED2_IVRT 0x00400000 1765 #define E1000_LEDCTL_LED2_BLINK 0x00800000 1766 #define E1000_LEDCTL_LED3_MODE_MASK 0x0F000000 1767 #define E1000_LEDCTL_LED3_MODE_SHIFT 24 1768 #define E1000_LEDCTL_LED3_BLINK_RATE 0x20000000 1769 #define E1000_LEDCTL_LED3_IVRT 0x40000000 1770 #define E1000_LEDCTL_LED3_BLINK 0x80000000 1771 1772 #define E1000_LEDCTL_MODE_LINK_10_1000 0x0 1773 #define E1000_LEDCTL_MODE_LINK_100_1000 0x1 1774 #define E1000_LEDCTL_MODE_LINK_UP 0x2 1775 #define E1000_LEDCTL_MODE_ACTIVITY 0x3 1776 #define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4 1777 #define E1000_LEDCTL_MODE_LINK_10 0x5 1778 #define E1000_LEDCTL_MODE_LINK_100 0x6 1779 #define E1000_LEDCTL_MODE_LINK_1000 0x7 1780 #define E1000_LEDCTL_MODE_PCIX_MODE 0x8 1781 #define E1000_LEDCTL_MODE_FULL_DUPLEX 0x9 1782 #define E1000_LEDCTL_MODE_COLLISION 0xA 1783 #define E1000_LEDCTL_MODE_BUS_SPEED 0xB 1784 #define E1000_LEDCTL_MODE_BUS_SIZE 0xC 1785 #define E1000_LEDCTL_MODE_PAUSED 0xD 1786 #define E1000_LEDCTL_MODE_LED_ON 0xE 1787 #define E1000_LEDCTL_MODE_LED_OFF 0xF 1788 1789 /* Receive Address */ 1790 #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */ 1791 1792 /* Interrupt Cause Read */ 1793 #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */ 1794 #define E1000_ICR_TXQE 0x00000002 /* Transmit Queue empty */ 1795 #define E1000_ICR_LSC 0x00000004 /* Link Status Change */ 1796 #define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */ 1797 #define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */ 1798 #define E1000_ICR_RXO 0x00000040 /* rx overrun */ 1799 #define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */ 1800 #define E1000_ICR_MDAC 0x00000200 /* MDIO access complete */ 1801 #define E1000_ICR_RXCFG 0x00000400 /* RX /c/ ordered set */ 1802 #define E1000_ICR_GPI_EN0 0x00000800 /* GP Int 0 */ 1803 #define E1000_ICR_GPI_EN1 0x00001000 /* GP Int 1 */ 1804 #define E1000_ICR_GPI_EN2 0x00002000 /* GP Int 2 */ 1805 #define E1000_ICR_GPI_EN3 0x00004000 /* GP Int 3 */ 1806 #define E1000_ICR_TXD_LOW 0x00008000 1807 #define E1000_ICR_SRPD 0x00010000 1808 #define E1000_ICR_ACK 0x00020000 /* Receive Ack frame */ 1809 #define E1000_ICR_MNG 0x00040000 /* Manageability event */ 1810 #define E1000_ICR_DOCK 0x00080000 /* Dock/Undock */ 1811 #define E1000_ICR_INT_ASSERTED 0x80000000 /* If this bit asserted, the driver should claim the interrupt */ 1812 #define E1000_ICR_RXD_FIFO_PAR0 0x00100000 /* queue 0 Rx descriptor FIFO parity error */ 1813 #define E1000_ICR_TXD_FIFO_PAR0 0x00200000 /* queue 0 Tx descriptor FIFO parity error */ 1814 #define E1000_ICR_HOST_ARB_PAR 0x00400000 /* host arb read buffer parity error */ 1815 #define E1000_ICR_PB_PAR 0x00800000 /* packet buffer parity error */ 1816 #define E1000_ICR_RXD_FIFO_PAR1 0x01000000 /* queue 1 Rx descriptor FIFO parity error */ 1817 #define E1000_ICR_TXD_FIFO_PAR1 0x02000000 /* queue 1 Tx descriptor FIFO parity error */ 1818 #define E1000_ICR_ALL_PARITY 0x03F00000 /* all parity error bits */ 1819 #define E1000_ICR_DSW 0x00000020 /* FW changed the status of DISSW bit in the FWSM */ 1820 #define E1000_ICR_PHYINT 0x00001000 /* LAN connected device generates an interrupt */ 1821 #define E1000_ICR_EPRST 0x00100000 /* ME handware reset occurs */ 1822 #define E1000_ICR_DRSTA 0x40000000 /* Device Reset Asserted */ 1823 1824 /* Interrupt Cause Set */ 1825 #define E1000_ICS_TXDW E1000_ICR_TXDW /* Transmit desc written back */ 1826 #define E1000_ICS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 1827 #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */ 1828 #define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 1829 #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 1830 #define E1000_ICS_RXO E1000_ICR_RXO /* rx overrun */ 1831 #define E1000_ICS_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 1832 #define E1000_ICS_MDAC E1000_ICR_MDAC /* MDIO access complete */ 1833 #define E1000_ICS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */ 1834 #define E1000_ICS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 1835 #define E1000_ICS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 1836 #define E1000_ICS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 1837 #define E1000_ICS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 1838 #define E1000_ICS_TXD_LOW E1000_ICR_TXD_LOW 1839 #define E1000_ICS_SRPD E1000_ICR_SRPD 1840 #define E1000_ICS_ACK E1000_ICR_ACK /* Receive Ack frame */ 1841 #define E1000_ICS_MNG E1000_ICR_MNG /* Manageability event */ 1842 #define E1000_ICS_DOCK E1000_ICR_DOCK /* Dock/Undock */ 1843 #define E1000_ICS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */ 1844 #define E1000_ICS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */ 1845 #define E1000_ICS_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR /* host arb read buffer parity error */ 1846 #define E1000_ICS_PB_PAR E1000_ICR_PB_PAR /* packet buffer parity error */ 1847 #define E1000_ICS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */ 1848 #define E1000_ICS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */ 1849 #define E1000_ICS_DSW E1000_ICR_DSW 1850 #define E1000_ICS_PHYINT E1000_ICR_PHYINT 1851 #define E1000_ICS_EPRST E1000_ICR_EPRST 1852 #define E1000_ICS_DRSTA E1000_ICR_DRSTA 1853 1854 /* Interrupt Mask Set */ 1855 #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */ 1856 #define E1000_IMS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 1857 #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */ 1858 #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 1859 #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 1860 #define E1000_IMS_RXO E1000_ICR_RXO /* rx overrun */ 1861 #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 1862 #define E1000_IMS_MDAC E1000_ICR_MDAC /* MDIO access complete */ 1863 #define E1000_IMS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */ 1864 #define E1000_IMS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 1865 #define E1000_IMS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 1866 #define E1000_IMS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 1867 #define E1000_IMS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 1868 #define E1000_IMS_TXD_LOW E1000_ICR_TXD_LOW 1869 #define E1000_IMS_SRPD E1000_ICR_SRPD 1870 #define E1000_IMS_ACK E1000_ICR_ACK /* Receive Ack frame */ 1871 #define E1000_IMS_MNG E1000_ICR_MNG /* Manageability event */ 1872 #define E1000_IMS_DOCK E1000_ICR_DOCK /* Dock/Undock */ 1873 #define E1000_IMS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */ 1874 #define E1000_IMS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */ 1875 #define E1000_IMS_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR /* host arb read buffer parity error */ 1876 #define E1000_IMS_PB_PAR E1000_ICR_PB_PAR /* packet buffer parity error */ 1877 #define E1000_IMS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */ 1878 #define E1000_IMS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */ 1879 #define E1000_IMS_DSW E1000_ICR_DSW 1880 #define E1000_IMS_PHYINT E1000_ICR_PHYINT 1881 #define E1000_IMS_EPRST E1000_ICR_EPRST 1882 #define E1000_IMS_DRSTA E1000_ICR_DRSTA 1883 1884 /* Interrupt Mask Clear */ 1885 #define E1000_IMC_TXDW E1000_ICR_TXDW /* Transmit desc written back */ 1886 #define E1000_IMC_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 1887 #define E1000_IMC_LSC E1000_ICR_LSC /* Link Status Change */ 1888 #define E1000_IMC_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 1889 #define E1000_IMC_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 1890 #define E1000_IMC_RXO E1000_ICR_RXO /* rx overrun */ 1891 #define E1000_IMC_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 1892 #define E1000_IMC_MDAC E1000_ICR_MDAC /* MDIO access complete */ 1893 #define E1000_IMC_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */ 1894 #define E1000_IMC_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 1895 #define E1000_IMC_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 1896 #define E1000_IMC_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 1897 #define E1000_IMC_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 1898 #define E1000_IMC_TXD_LOW E1000_ICR_TXD_LOW 1899 #define E1000_IMC_SRPD E1000_ICR_SRPD 1900 #define E1000_IMC_ACK E1000_ICR_ACK /* Receive Ack frame */ 1901 #define E1000_IMC_MNG E1000_ICR_MNG /* Manageability event */ 1902 #define E1000_IMC_DOCK E1000_ICR_DOCK /* Dock/Undock */ 1903 #define E1000_IMC_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */ 1904 #define E1000_IMC_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */ 1905 #define E1000_IMC_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR /* host arb read buffer parity error */ 1906 #define E1000_IMC_PB_PAR E1000_ICR_PB_PAR /* packet buffer parity error */ 1907 #define E1000_IMC_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */ 1908 #define E1000_IMC_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */ 1909 #define E1000_IMC_DSW E1000_ICR_DSW 1910 #define E1000_IMC_PHYINT E1000_ICR_PHYINT 1911 #define E1000_IMC_EPRST E1000_ICR_EPRST 1912 #define E1000_IMC_DRSTA E1000_ICR_DRSTA 1913 1914 /* Receive Control */ 1915 #define E1000_RCTL_RST 0x00000001 /* Software reset */ 1916 #define E1000_RCTL_EN 0x00000002 /* enable */ 1917 #define E1000_RCTL_SBP 0x00000004 /* store bad packet */ 1918 #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */ 1919 #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */ 1920 #define E1000_RCTL_LPE 0x00000020 /* long packet enable */ 1921 #define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */ 1922 #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */ 1923 #define E1000_RCTL_LBM_SLP 0x00000080 /* serial link loopback mode */ 1924 #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */ 1925 #define E1000_RCTL_DTYP_MASK 0x00000C00 /* Descriptor type mask */ 1926 #define E1000_RCTL_DTYP_PS 0x00000400 /* Packet Split descriptor */ 1927 #define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */ 1928 #define E1000_RCTL_RDMTS_QUAT 0x00000100 /* rx desc min threshold size */ 1929 #define E1000_RCTL_RDMTS_EIGTH 0x00000200 /* rx desc min threshold size */ 1930 #define E1000_RCTL_RDMTS_HEX 0x00010000 1931 #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */ 1932 #define E1000_RCTL_MO_0 0x00000000 /* multicast offset 11:0 */ 1933 #define E1000_RCTL_MO_1 0x00001000 /* multicast offset 12:1 */ 1934 #define E1000_RCTL_MO_2 0x00002000 /* multicast offset 13:2 */ 1935 #define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */ 1936 #define E1000_RCTL_MDR 0x00004000 /* multicast desc ring 0 */ 1937 #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */ 1938 /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */ 1939 #define E1000_RCTL_SZ_2048 0x00000000 /* rx buffer size 2048 */ 1940 #define E1000_RCTL_SZ_1024 0x00010000 /* rx buffer size 1024 */ 1941 #define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */ 1942 #define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */ 1943 /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */ 1944 #define E1000_RCTL_SZ_16384 0x00010000 /* rx buffer size 16384 */ 1945 #define E1000_RCTL_SZ_8192 0x00020000 /* rx buffer size 8192 */ 1946 #define E1000_RCTL_SZ_4096 0x00030000 /* rx buffer size 4096 */ 1947 #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */ 1948 #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */ 1949 #define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */ 1950 #define E1000_RCTL_DPF 0x00400000 /* discard pause frames */ 1951 #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */ 1952 #define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */ 1953 #define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */ 1954 #define E1000_RCTL_FLXBUF_MASK 0x78000000 /* Flexible buffer size */ 1955 #define E1000_RCTL_FLXBUF_SHIFT 27 /* Flexible buffer shift */ 1956 1957 /* Use byte values for the following shift parameters 1958 * Usage: 1959 * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) & 1960 * E1000_PSRCTL_BSIZE0_MASK) | 1961 * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) & 1962 * E1000_PSRCTL_BSIZE1_MASK) | 1963 * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) & 1964 * E1000_PSRCTL_BSIZE2_MASK) | 1965 * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |; 1966 * E1000_PSRCTL_BSIZE3_MASK)) 1967 * where value0 = [128..16256], default=256 1968 * value1 = [1024..64512], default=4096 1969 * value2 = [0..64512], default=4096 1970 * value3 = [0..64512], default=0 1971 */ 1972 1973 #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F 1974 #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00 1975 #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000 1976 #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000 1977 1978 #define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */ 1979 #define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */ 1980 #define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */ 1981 #define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */ 1982 1983 /* SW_W_SYNC definitions */ 1984 #define E1000_SWFW_EEP_SM 0x0001 1985 #define E1000_SWFW_PHY0_SM 0x0002 1986 #define E1000_SWFW_PHY1_SM 0x0004 1987 #define E1000_SWFW_MAC_CSR_SM 0x0008 1988 #define E1000_SWFW_PHY2_SM 0x0020 1989 #define E1000_SWFW_PHY3_SM 0x0040 1990 1991 /* Receive Descriptor */ 1992 #define E1000_RDT_DELAY 0x0000ffff /* Delay timer (1=1024us) */ 1993 #define E1000_RDT_FPDB 0x80000000 /* Flush descriptor block */ 1994 #define E1000_RDLEN_LEN 0x0007ff80 /* descriptor length */ 1995 #define E1000_RDH_RDH 0x0000ffff /* receive descriptor head */ 1996 #define E1000_RDT_RDT 0x0000ffff /* receive descriptor tail */ 1997 1998 /* Flow Control */ 1999 #define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */ 2000 #define E1000_FCRTH_XFCE 0x80000000 /* External Flow Control Enable */ 2001 #define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */ 2002 #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */ 2003 2004 /* Flow Control Settings */ 2005 #define E1000_FC_NONE 0 2006 #define E1000_FC_RX_PAUSE 1 2007 #define E1000_FC_TX_PAUSE 2 2008 #define E1000_FC_FULL 3 2009 #define E1000_FC_DEFAULT 0xFF 2010 2011 /* Header split receive */ 2012 #define E1000_RFCTL_ISCSI_DIS 0x00000001 2013 #define E1000_RFCTL_ISCSI_DWC_MASK 0x0000003E 2014 #define E1000_RFCTL_ISCSI_DWC_SHIFT 1 2015 #define E1000_RFCTL_NFSW_DIS 0x00000040 2016 #define E1000_RFCTL_NFSR_DIS 0x00000080 2017 #define E1000_RFCTL_NFS_VER_MASK 0x00000300 2018 #define E1000_RFCTL_NFS_VER_SHIFT 8 2019 #define E1000_RFCTL_IPV6_DIS 0x00000400 2020 #define E1000_RFCTL_IPV6_XSUM_DIS 0x00000800 2021 #define E1000_RFCTL_ACK_DIS 0x00001000 2022 #define E1000_RFCTL_ACKD_DIS 0x00002000 2023 #define E1000_RFCTL_IPFRSP_DIS 0x00004000 2024 #define E1000_RFCTL_EXTEN 0x00008000 2025 #define E1000_RFCTL_IPV6_EX_DIS 0x00010000 2026 #define E1000_RFCTL_NEW_IPV6_EXT_DIS 0x00020000 2027 2028 /* Receive Descriptor Control */ 2029 #define E1000_RXDCTL_PTHRESH 0x0000003F /* RXDCTL Prefetch Threshold */ 2030 #define E1000_RXDCTL_HTHRESH 0x00003F00 /* RXDCTL Host Threshold */ 2031 #define E1000_RXDCTL_WTHRESH 0x003F0000 /* RXDCTL Writeback Threshold */ 2032 #define E1000_RXDCTL_THRESH_UNIT_DESC 0x1000000 2033 #define E1000_RXDCTL_QUEUE_ENABLE 0x2000000 2034 2035 #define E1000_EITR_ITR_INT_MASK 0x0000FFFF 2036 /* E1000_EITR_CNT_IGNR is only for 82576 and newer */ 2037 #define E1000_EITR_CNT_IGNR 0x80000000 /* Don't reset counters on write */ 2038 #define E1000_EITR_INTERVAL 0x00007FFC 2039 2040 /* Transmit Descriptor Control */ 2041 #define E1000_TXDCTL_PTHRESH 0x000000FF /* TXDCTL Prefetch Threshold */ 2042 #define E1000_TXDCTL_HTHRESH 0x0000FF00 /* TXDCTL Host Threshold */ 2043 #define E1000_TXDCTL_WTHRESH 0x00FF0000 /* TXDCTL Writeback Threshold */ 2044 #define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */ 2045 #define E1000_TXDCTL_LWTHRESH 0xFE000000 /* TXDCTL Low Threshold */ 2046 #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */ 2047 #define E1000_TXDCTL_COUNT_DESC 0x00400000 /* Enable the counting of desc. 2048 still to be processed. */ 2049 #define E1000_TXDCTL_QUEUE_ENABLE 0x02000000 2050 2051 /* Transmit Configuration Word */ 2052 #define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */ 2053 #define E1000_TXCW_HD 0x00000040 /* TXCW half duplex */ 2054 #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */ 2055 #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */ 2056 #define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */ 2057 #define E1000_TXCW_RF 0x00003000 /* TXCW remote fault */ 2058 #define E1000_TXCW_NP 0x00008000 /* TXCW next page */ 2059 #define E1000_TXCW_CW 0x0000ffff /* TxConfigWord mask */ 2060 #define E1000_TXCW_TXC 0x40000000 /* Transmit Config control */ 2061 #define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */ 2062 2063 /* Receive Configuration Word */ 2064 #define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */ 2065 #define E1000_RXCW_NC 0x04000000 /* Receive config no carrier */ 2066 #define E1000_RXCW_IV 0x08000000 /* Receive config invalid */ 2067 #define E1000_RXCW_CC 0x10000000 /* Receive config change */ 2068 #define E1000_RXCW_C 0x20000000 /* Receive config */ 2069 #define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */ 2070 #define E1000_RXCW_ANC 0x80000000 /* Auto-neg complete */ 2071 2072 /* Transmit Control */ 2073 #define E1000_TCTL_RST 0x00000001 /* software reset */ 2074 #define E1000_TCTL_EN 0x00000002 /* enable tx */ 2075 #define E1000_TCTL_BCE 0x00000004 /* busy check enable */ 2076 #define E1000_TCTL_PSP 0x00000008 /* pad short packets */ 2077 #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */ 2078 #define E1000_TCTL_COLD 0x003ff000 /* collision distance */ 2079 #define E1000_TCTL_SWXOFF 0x00400000 /* SW Xoff transmission */ 2080 #define E1000_TCTL_PBE 0x00800000 /* Packet Burst Enable */ 2081 #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */ 2082 #define E1000_TCTL_NRTU 0x02000000 /* No Re-transmit on underrun */ 2083 #define E1000_TCTL_MULR 0x10000000 /* Multiple request support */ 2084 /* Extended Transmit Control */ 2085 #define E1000_TCTL_EXT_BST_MASK 0x000003FF /* Backoff Slot Time */ 2086 #define E1000_TCTL_EXT_GCEX_MASK 0x000FFC00 /* Gigabit Carry Extend Padding */ 2087 2088 #define DEFAULT_80003ES2LAN_TCTL_EXT_GCEX 0x00010000 2089 2090 /* Receive Checksum Control */ 2091 #define E1000_RXCSUM_PCSS_MASK 0x000000FF /* Packet Checksum Start */ 2092 #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */ 2093 #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */ 2094 #define E1000_RXCSUM_IPV6OFL 0x00000400 /* IPv6 checksum offload */ 2095 #define E1000_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */ 2096 #define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */ 2097 2098 /* Multiple Receive Queue Control */ 2099 #define E1000_MRQC_ENABLE_MASK 0x00000003 2100 #define E1000_MRQC_ENABLE_RSS_2Q 0x00000001 2101 #define E1000_MRQC_ENABLE_RSS_INT 0x00000004 2102 #define E1000_MRQC_RSS_FIELD_MASK 0xFFFF0000 2103 #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000 2104 #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000 2105 #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000 2106 #define E1000_MRQC_RSS_FIELD_IPV6_EX 0x00080000 2107 #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000 2108 #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000 2109 2110 /* Definitions for power management and wakeup registers */ 2111 /* Wake Up Control */ 2112 #define E1000_WUC_APME 0x00000001 /* APM Enable */ 2113 #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */ 2114 #define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */ 2115 #define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */ 2116 #define E1000_WUC_SPM 0x80000000 /* Enable SPM */ 2117 /* Flexible Host Filter Table */ 2118 #define E1000_FHFT(_n) (0x09000 + ((_n) * 0x100)) 2119 /* Ext Flexible Host Filter Table */ 2120 #define E1000_FHFT_EXT(_n) (0x09A00 + ((_n) * 0x100)) 2121 2122 /* Wake Up Filter Control */ 2123 #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ 2124 #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */ 2125 #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */ 2126 #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */ 2127 #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */ 2128 #define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */ 2129 #define E1000_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */ 2130 #define E1000_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */ 2131 #define E1000_WUFC_IGNORE_TCO 0x00008000 /* Ignore WakeOn TCO packets */ 2132 #define E1000_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */ 2133 #define E1000_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */ 2134 #define E1000_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */ 2135 #define E1000_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */ 2136 #define E1000_WUFC_ALL_FILTERS 0x000F00FF /* Mask for all wakeup filters */ 2137 #define E1000_WUFC_FLX_OFFSET 16 /* Offset to the Flexible Filters bits */ 2138 #define E1000_WUFC_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */ 2139 2140 /* Wake Up Status */ 2141 #define E1000_WUS_LNKC 0x00000001 /* Link Status Changed */ 2142 #define E1000_WUS_MAG 0x00000002 /* Magic Packet Received */ 2143 #define E1000_WUS_EX 0x00000004 /* Directed Exact Received */ 2144 #define E1000_WUS_MC 0x00000008 /* Directed Multicast Received */ 2145 #define E1000_WUS_BC 0x00000010 /* Broadcast Received */ 2146 #define E1000_WUS_ARP 0x00000020 /* ARP Request Packet Received */ 2147 #define E1000_WUS_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Received */ 2148 #define E1000_WUS_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Received */ 2149 #define E1000_WUS_FLX0 0x00010000 /* Flexible Filter 0 Match */ 2150 #define E1000_WUS_FLX1 0x00020000 /* Flexible Filter 1 Match */ 2151 #define E1000_WUS_FLX2 0x00040000 /* Flexible Filter 2 Match */ 2152 #define E1000_WUS_FLX3 0x00080000 /* Flexible Filter 3 Match */ 2153 #define E1000_WUS_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */ 2154 2155 /* TRAC0 bits */ 2156 #define E1000_TARC0_CB_MULTIQ_2_REQ (1 << 29) 2157 #define E1000_TARC0_CB_MULTIQ_3_REQ (1 << 28 | 1 << 29) 2158 2159 /* Management Control */ 2160 #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */ 2161 #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */ 2162 #define E1000_MANC_R_ON_FORCE 0x00000004 /* Reset on Force TCO - RO */ 2163 #define E1000_MANC_RMCP_EN 0x00000100 /* Enable RCMP 026Fh Filtering */ 2164 #define E1000_MANC_0298_EN 0x00000200 /* Enable RCMP 0298h Filtering */ 2165 #define E1000_MANC_IPV4_EN 0x00000400 /* Enable IPv4 */ 2166 #define E1000_MANC_IPV6_EN 0x00000800 /* Enable IPv6 */ 2167 #define E1000_MANC_SNAP_EN 0x00001000 /* Accept LLC/SNAP */ 2168 #define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */ 2169 #define E1000_MANC_NEIGHBOR_EN 0x00004000 /* Enable Neighbor Discovery 2170 * Filtering */ 2171 #define E1000_MANC_ARP_RES_EN 0x00008000 /* Enable ARP response Filtering */ 2172 #define E1000_MANC_TCO_RESET 0x00010000 /* TCO Reset Occurred */ 2173 #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */ 2174 #define E1000_MANC_REPORT_STATUS 0x00040000 /* Status Reporting Enabled */ 2175 #define E1000_MANC_RCV_ALL 0x00080000 /* Receive All Enabled */ 2176 #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */ 2177 #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000 /* Enable MAC address 2178 * filtering */ 2179 #define E1000_MANC_EN_MNG2HOST 0x00200000 /* Enable MNG packets to host 2180 * memory */ 2181 #define E1000_MANC_EN_IP_ADDR_FILTER 0x00400000 /* Enable IP address 2182 * filtering */ 2183 #define E1000_MANC_EN_XSUM_FILTER 0x00800000 /* Enable checksum filtering */ 2184 #define E1000_MANC_BR_EN 0x01000000 /* Enable broadcast filtering */ 2185 #define E1000_MANC_SMB_REQ 0x01000000 /* SMBus Request */ 2186 #define E1000_MANC_SMB_GNT 0x02000000 /* SMBus Grant */ 2187 #define E1000_MANC_SMB_CLK_IN 0x04000000 /* SMBus Clock In */ 2188 #define E1000_MANC_SMB_DATA_IN 0x08000000 /* SMBus Data In */ 2189 #define E1000_MANC_SMB_DATA_OUT 0x10000000 /* SMBus Data Out */ 2190 #define E1000_MANC_SMB_CLK_OUT 0x20000000 /* SMBus Clock Out */ 2191 2192 #define E1000_MANC_SMB_DATA_OUT_SHIFT 28 /* SMBus Data Out Shift */ 2193 #define E1000_MANC_SMB_CLK_OUT_SHIFT 29 /* SMBus Clock Out Shift */ 2194 2195 /* SW Semaphore Register */ 2196 #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */ 2197 #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */ 2198 #define E1000_SWSM_WMNG 0x00000004 /* Wake MNG Clock */ 2199 #define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */ 2200 /* Host to ME */ 2201 #define E1000_H2ME_ULP 0x00000800 /* ULP Indication Bit */ 2202 #define E1000_H2ME_ENFORCE_SETTINGS 0x00001000 /* Enforce Settings */ 2203 2204 /* FW Semaphore Register */ 2205 #define E1000_FWSM_MODE_MASK 0x0000000E /* FW mode */ 2206 #define E1000_FWSM_MODE_SHIFT 1 2207 #define E1000_FWSM_ULP_CFG_DONE 0x00000400 /* Low power cfg done */ 2208 #define E1000_FWSM_FW_VALID 0x00008000 /* FW established a valid mode */ 2209 2210 #define E1000_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI reset */ 2211 #define E1000_FWSM_DISSW 0x10000000 /* FW disable SW Write Access */ 2212 #define E1000_FWSM_SKUSEL_MASK 0x60000000 /* LAN SKU select */ 2213 #define E1000_FWSM_SKUEL_SHIFT 29 2214 #define E1000_FWSM_SKUSEL_EMB 0x0 /* Embedded SKU */ 2215 #define E1000_FWSM_SKUSEL_CONS 0x1 /* Consumer SKU */ 2216 #define E1000_FWSM_SKUSEL_PERF_100 0x2 /* Perf & Corp 10/100 SKU */ 2217 #define E1000_FWSM_SKUSEL_PERF_GBE 0x3 /* Perf & Copr GbE SKU */ 2218 2219 /* FFLT Debug Register */ 2220 #define E1000_FFLT_DBG_INVC 0x00100000 /* Invalid /C/ code handling */ 2221 2222 typedef enum { 2223 em_mng_mode_none = 0, 2224 em_mng_mode_asf, 2225 em_mng_mode_pt, 2226 em_mng_mode_ipmi, 2227 em_mng_mode_host_interface_only 2228 } em_mng_mode; 2229 2230 /* Host Interface Control Register */ 2231 #define E1000_HICR_EN 0x00000001 /* Enable Bit - RO */ 2232 #define E1000_HICR_C 0x00000002 /* Driver sets this bit when done 2233 * to put command in RAM */ 2234 #define E1000_HICR_SV 0x00000004 /* Status Validity */ 2235 #define E1000_HICR_FWR 0x00000080 /* FW reset. Set by the Host */ 2236 2237 /* Host Interface Command Interface - Address range 0x8800-0x8EFF */ 2238 #define E1000_HI_MAX_DATA_LENGTH 252 /* Host Interface data length */ 2239 #define E1000_HI_MAX_BLOCK_BYTE_LENGTH 1792 /* Number of bytes in range */ 2240 #define E1000_HI_MAX_BLOCK_DWORD_LENGTH 448 /* Number of dwords in range */ 2241 #define E1000_HI_COMMAND_TIMEOUT 500 /* Time in ms to process HI command */ 2242 2243 struct em_host_command_header { 2244 uint8_t command_id; 2245 uint8_t command_length; 2246 uint8_t command_options; /* I/F bits for command, status for return */ 2247 uint8_t checksum; 2248 }; 2249 struct em_host_command_info { 2250 struct em_host_command_header command_header; /* Command Head/Command Result Head has 4 bytes */ 2251 uint8_t command_data[E1000_HI_MAX_DATA_LENGTH]; /* Command data can length 0..252 */ 2252 }; 2253 2254 /* Host SMB register #0 */ 2255 #define E1000_HSMC0R_CLKIN 0x00000001 /* SMB Clock in */ 2256 #define E1000_HSMC0R_DATAIN 0x00000002 /* SMB Data in */ 2257 #define E1000_HSMC0R_DATAOUT 0x00000004 /* SMB Data out */ 2258 #define E1000_HSMC0R_CLKOUT 0x00000008 /* SMB Clock out */ 2259 2260 /* Host SMB register #1 */ 2261 #define E1000_HSMC1R_CLKIN E1000_HSMC0R_CLKIN 2262 #define E1000_HSMC1R_DATAIN E1000_HSMC0R_DATAIN 2263 #define E1000_HSMC1R_DATAOUT E1000_HSMC0R_DATAOUT 2264 #define E1000_HSMC1R_CLKOUT E1000_HSMC0R_CLKOUT 2265 2266 /* FW Status Register */ 2267 #define E1000_FWSTS_FWS_MASK 0x000000FF /* FW Status */ 2268 2269 /* Wake Up Packet Length */ 2270 #define E1000_WUPL_LENGTH_MASK 0x0FFF /* Only the lower 12 bits are valid */ 2271 2272 #define E1000_MDALIGN 4096 2273 2274 #define E1000_MDICNFG_EXT_MDIO 0x80000000 /* MDI ext/int destination */ 2275 #define E1000_MDICNFG_COM_MDIO 0x40000000 /* MDI shared w/ lan 0 */ 2276 #define E1000_MDICNFG_PHY_MASK 0x03E00000 2277 #define E1000_MDICNFG_PHY_SHIFT 21 2278 2279 /* I350 EEE defines */ 2280 #define E1000_IPCNFG_EEE_1G_AN 0x00000008 /* IPCNFG EEE Ena 1G AN */ 2281 #define E1000_IPCNFG_EEE_100M_AN 0x00000004 /* IPCNFG EEE Ena 100M AN */ 2282 #define E1000_EEER_TX_LPI_EN 0x00010000 /* EEER Tx LPI Enable */ 2283 #define E1000_EEER_RX_LPI_EN 0x00020000 /* EEER Rx LPI Enable */ 2284 #define E1000_EEER_LPI_FC 0x00040000 /* EEER Ena on Flow Cntrl */ 2285 /* EEE status */ 2286 #define E1000_EEER_EEE_NEG 0x20000000 /* EEE capability nego */ 2287 #define E1000_EEER_RX_LPI_STATUS 0x40000000 /* Rx in LPI state */ 2288 #define E1000_EEER_TX_LPI_STATUS 0x80000000 /* Tx in LPI state */ 2289 2290 /* PCI-Ex registers*/ 2291 2292 /* PCI-Ex Control Register */ 2293 #define E1000_GCR_RXD_NO_SNOOP 0x00000001 2294 #define E1000_GCR_RXDSCW_NO_SNOOP 0x00000002 2295 #define E1000_GCR_RXDSCR_NO_SNOOP 0x00000004 2296 #define E1000_GCR_TXD_NO_SNOOP 0x00000008 2297 #define E1000_GCR_TXDSCW_NO_SNOOP 0x00000010 2298 #define E1000_GCR_TXDSCR_NO_SNOOP 0x00000020 2299 2300 #define E1000_GCR_CMPL_TMOUT_MASK 0x0000F000 2301 #define E1000_GCR_CMPL_TMOUT_10ms 0x00001000 2302 #define E1000_GCR_CMPL_TMOUT_RESEND 0x00010000 2303 #define E1000_GCR_CAP_VER2 0x00040000 2304 2305 #define PCI_EX_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP | \ 2306 E1000_GCR_RXDSCW_NO_SNOOP | \ 2307 E1000_GCR_RXDSCR_NO_SNOOP | \ 2308 E1000_GCR_TXD_NO_SNOOP | \ 2309 E1000_GCR_TXDSCW_NO_SNOOP | \ 2310 E1000_GCR_TXDSCR_NO_SNOOP) 2311 2312 #define PCI_EX_82566_SNOOP_ALL PCI_EX_NO_SNOOP_ALL 2313 2314 #define E1000_GCR_L1_ACT_WITHOUT_L0S_RX 0x08000000 2315 /* Function Active and Power State to MNG */ 2316 #define E1000_FACTPS_FUNC0_POWER_STATE_MASK 0x00000003 2317 #define E1000_FACTPS_LAN0_VALID 0x00000004 2318 #define E1000_FACTPS_FUNC0_AUX_EN 0x00000008 2319 #define E1000_FACTPS_FUNC1_POWER_STATE_MASK 0x000000C0 2320 #define E1000_FACTPS_FUNC1_POWER_STATE_SHIFT 6 2321 #define E1000_FACTPS_LAN1_VALID 0x00000100 2322 #define E1000_FACTPS_FUNC1_AUX_EN 0x00000200 2323 #define E1000_FACTPS_FUNC2_POWER_STATE_MASK 0x00003000 2324 #define E1000_FACTPS_FUNC2_POWER_STATE_SHIFT 12 2325 #define E1000_FACTPS_IDE_ENABLE 0x00004000 2326 #define E1000_FACTPS_FUNC2_AUX_EN 0x00008000 2327 #define E1000_FACTPS_FUNC3_POWER_STATE_MASK 0x000C0000 2328 #define E1000_FACTPS_FUNC3_POWER_STATE_SHIFT 18 2329 #define E1000_FACTPS_SP_ENABLE 0x00100000 2330 #define E1000_FACTPS_FUNC3_AUX_EN 0x00200000 2331 #define E1000_FACTPS_FUNC4_POWER_STATE_MASK 0x03000000 2332 #define E1000_FACTPS_FUNC4_POWER_STATE_SHIFT 24 2333 #define E1000_FACTPS_IPMI_ENABLE 0x04000000 2334 #define E1000_FACTPS_FUNC4_AUX_EN 0x08000000 2335 #define E1000_FACTPS_MNGCG 0x20000000 2336 #define E1000_FACTPS_LAN_FUNC_SEL 0x40000000 2337 #define E1000_FACTPS_PM_STATE_CHANGED 0x80000000 2338 2339 /* IVAR0 bit definitions */ 2340 #define E1000_IVAR_VALID 0x80 2341 2342 /* GPIE bit definitions */ 2343 #define E1000_GPIE_NSICR 0x00000001 2344 #define E1000_GPIE_MSIX_MODE 0x00000010 2345 #define E1000_GPIE_EIAME 0x40000000 2346 #define E1000_GPIE_PBA 0x80000000 2347 2348 /* MRQC bit definitions */ 2349 #define E1000_MRQC_ENABLE_RSS_4Q 0x00000002 2350 #define E1000_MRQC_ENABLE_VMDQ 0x00000003 2351 #define E1000_MRQC_ENABLE_VMDQ_RSS_2Q 0x00000005 2352 #define E1000_MRQC_RSS_FIELD_IPV4_UDP 0x00400000 2353 #define E1000_MRQC_RSS_FIELD_IPV6_UDP 0x00800000 2354 #define E1000_MRQC_RSS_FIELD_IPV6_UDP_EX 0x01000000 2355 #define E1000_MRQC_ENABLE_RSS_8Q 0x00000002 2356 2357 /* SRRCTL bit definitions */ 2358 #define E1000_SRRCTL_BSIZEPKT_SHIFT 10 /* Shift _right_ */ 2359 #define E1000_SRRCTL_BSIZEHDRSIZE_MASK 0x00000F00 2360 #define E1000_SRRCTL_BSIZEHDRSIZE_SHIFT 2 /* Shift _left_ */ 2361 #define E1000_SRRCTL_DESCTYPE_LEGACY 0x00000000 2362 #define E1000_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000 2363 #define E1000_SRRCTL_DESCTYPE_HDR_SPLIT 0x04000000 2364 #define E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000 2365 #define E1000_SRRCTL_DESCTYPE_HDR_REPLICATION 0x06000000 2366 #define E1000_SRRCTL_DESCTYPE_HDR_REPLICATION_LARGE_PKT 0x08000000 2367 #define E1000_SRRCTL_DESCTYPE_MASK 0x0E000000 2368 #define E1000_SRRCTL_TIMESTAMP 0x40000000 2369 #define E1000_SRRCTL_DROP_EN 0x80000000 2370 2371 /* WUFC bit definitions */ 2372 #define E1000_WUFC_FLX(_n) (1 << (16 + _n)) 2373 #define E1000_WUFC_FLEX_HQ (1 << 14) 2374 2375 /* PCI-Ex Config Space */ 2376 #define PCI_EX_LINK_STATUS 0x12 2377 #define PCI_EX_LINK_WIDTH_MASK 0x3F0 2378 #define PCI_EX_LINK_WIDTH_SHIFT 4 2379 2380 #define PCI_EX_DEVICE_CONTROL2 0x28 2381 #define PCI_EX_DEVICE_CONTROL2_16ms 0x0005 2382 2383 /* EEPROM Commands - Microwire */ 2384 #define EEPROM_READ_OPCODE_MICROWIRE 0x6 /* EEPROM read opcode */ 2385 #define EEPROM_WRITE_OPCODE_MICROWIRE 0x5 /* EEPROM write opcode */ 2386 #define EEPROM_ERASE_OPCODE_MICROWIRE 0x7 /* EEPROM erase opcode */ 2387 #define EEPROM_EWEN_OPCODE_MICROWIRE 0x13 /* EEPROM erase/write enable */ 2388 #define EEPROM_EWDS_OPCODE_MICROWIRE 0x10 /* EEPROM erast/write disable */ 2389 2390 /* EEPROM Commands - SPI */ 2391 #define EEPROM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */ 2392 #define EEPROM_READ_OPCODE_SPI 0x03 /* EEPROM read opcode */ 2393 #define EEPROM_WRITE_OPCODE_SPI 0x02 /* EEPROM write opcode */ 2394 #define EEPROM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */ 2395 #define EEPROM_WREN_OPCODE_SPI 0x06 /* EEPROM set Write Enable latch */ 2396 #define EEPROM_WRDI_OPCODE_SPI 0x04 /* EEPROM reset Write Enable latch */ 2397 #define EEPROM_RDSR_OPCODE_SPI 0x05 /* EEPROM read Status register */ 2398 #define EEPROM_WRSR_OPCODE_SPI 0x01 /* EEPROM write Status register */ 2399 #define EEPROM_ERASE4K_OPCODE_SPI 0x20 /* EEPROM ERASE 4KB */ 2400 #define EEPROM_ERASE64K_OPCODE_SPI 0xD8 /* EEPROM ERASE 64KB */ 2401 #define EEPROM_ERASE256_OPCODE_SPI 0xDB /* EEPROM ERASE 256B */ 2402 2403 /* EEPROM Size definitions */ 2404 #define EEPROM_WORD_SIZE_SHIFT 6 2405 #define EEPROM_WORD_SIZE_SHIFT_MAX 14 2406 #define EEPROM_SIZE_SHIFT 10 2407 #define EEPROM_SIZE_MASK 0x1C00 2408 2409 /* EEPROM Word Offsets */ 2410 #define EEPROM_MAC_ADDR_WORD0 0x0000 2411 #define EEPROM_MAC_ADDR_WORD1 0x0001 2412 #define EEPROM_MAC_ADDR_WORD2 0x0002 2413 #define EEPROM_COMPAT 0x0003 2414 #define EEPROM_ID_LED_SETTINGS 0x0004 2415 #define EEPROM_VERSION 0x0005 2416 #define EEPROM_SERDES_AMPLITUDE 0x0006 /* For SERDES output amplitude adjustment. */ 2417 #define EEPROM_PHY_CLASS_WORD 0x0007 2418 #define EEPROM_INIT_CONTROL1_REG 0x000A 2419 #define EEPROM_INIT_CONTROL2_REG 0x000F 2420 #define EEPROM_SWDEF_PINS_CTRL_PORT_1 0x0010 2421 #define EEPROM_INIT_CONTROL4_REG 0x0013 2422 #define EEPROM_INIT_CONTROL3_PORT_B 0x0014 2423 #define EEPROM_INIT_3GIO_3 0x001A 2424 #define EEPROM_LED_1_CFG 0x001C 2425 #define EEPROM_LED_0_2_CFG 0x001F 2426 #define EEPROM_SWDEF_PINS_CTRL_PORT_0 0x0020 2427 #define EEPROM_INIT_CONTROL3_PORT_A 0x0024 2428 #define EEPROM_CFG 0x0012 2429 #define EEPROM_FLASH_VERSION 0x0032 2430 #define EEPROM_CHECKSUM_REG 0x003F 2431 2432 #define EEPROM_COMPAT_VALID_CSUM 0x0001 2433 #define EEPROM_FUTURE_INIT_WORD1 0x0019 2434 #define EEPROM_FUTURE_INIT_WORD1_VALID_CSUM 0x0040 2435 2436 #define E1000_NVM_CFG_DONE_PORT_0 0x040000 /* MNG config cycle done */ 2437 #define E1000_NVM_CFG_DONE_PORT_1 0x080000 /* ...for second port */ 2438 #define E1000_NVM_CFG_DONE_PORT_2 0x100000 /* ...for third port */ 2439 #define E1000_NVM_CFG_DONE_PORT_3 0x200000 /* ...for fourth port */ 2440 2441 #define NVM_82580_LAN_FUNC_OFFSET(a) (a ? (0x40 + (0x40 * a)) : 0) 2442 2443 /* Mask bits for fields in Word 0x24 of the NVM */ 2444 #define NVM_WORD24_COM_MDIO 0x0008 /* MDIO interface shared */ 2445 #define NVM_WORD24_EXT_MDIO 0x0004 /* MDIO accesses routed external */ 2446 2447 /* Word definitions for ID LED Settings */ 2448 #define ID_LED_RESERVED_0000 0x0000 2449 #define ID_LED_RESERVED_FFFF 0xFFFF 2450 #define ID_LED_RESERVED_82573 0xF746 2451 #define ID_LED_DEFAULT_82573 0x1811 2452 #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \ 2453 (ID_LED_OFF1_OFF2 << 8) | \ 2454 (ID_LED_DEF1_DEF2 << 4) | \ 2455 (ID_LED_DEF1_DEF2)) 2456 #define ID_LED_DEFAULT_ICH8LAN ((ID_LED_DEF1_DEF2 << 12) | \ 2457 (ID_LED_DEF1_OFF2 << 8) | \ 2458 (ID_LED_DEF1_ON2 << 4) | \ 2459 (ID_LED_DEF1_DEF2)) 2460 #define ID_LED_DEF1_DEF2 0x1 2461 #define ID_LED_DEF1_ON2 0x2 2462 #define ID_LED_DEF1_OFF2 0x3 2463 #define ID_LED_ON1_DEF2 0x4 2464 #define ID_LED_ON1_ON2 0x5 2465 #define ID_LED_ON1_OFF2 0x6 2466 #define ID_LED_OFF1_DEF2 0x7 2467 #define ID_LED_OFF1_ON2 0x8 2468 #define ID_LED_OFF1_OFF2 0x9 2469 2470 #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF 2471 #define IGP_ACTIVITY_LED_ENABLE 0x0300 2472 #define IGP_LED3_MODE 0x07000000 2473 2474 /* Mask bits for SERDES amplitude adjustment in Word 6 of the EEPROM */ 2475 #define EEPROM_SERDES_AMPLITUDE_MASK 0x000F 2476 2477 /* Mask bit for PHY class in Word 7 of the EEPROM */ 2478 #define EEPROM_PHY_CLASS_A 0x8000 2479 2480 /* Mask bits for fields in Word 0x0a of the EEPROM */ 2481 #define EEPROM_WORD0A_ILOS 0x0010 2482 #define EEPROM_WORD0A_SWDPIO 0x01E0 2483 #define EEPROM_WORD0A_LRST 0x0200 2484 #define EEPROM_WORD0A_FD 0x0400 2485 #define EEPROM_WORD0A_66MHZ 0x0800 2486 2487 /* Mask bits for fields in Word 0x0f of the EEPROM */ 2488 #define EEPROM_WORD0F_PAUSE_MASK 0x3000 2489 #define EEPROM_WORD0F_PAUSE 0x1000 2490 #define EEPROM_WORD0F_ASM_DIR 0x2000 2491 #define EEPROM_WORD0F_ANE 0x0800 2492 #define EEPROM_WORD0F_SWPDIO_EXT 0x00F0 2493 #define EEPROM_WORD0F_LPLU 0x0001 2494 2495 /* Mask bits for fields in Word 0x10/0x20 of the EEPROM */ 2496 #define EEPROM_WORD1020_GIGA_DISABLE 0x0010 2497 #define EEPROM_WORD1020_GIGA_DISABLE_NON_D0A 0x0008 2498 2499 /* Mask bits for fields in Word 0x1a of the EEPROM */ 2500 #define EEPROM_WORD1A_ASPM_MASK 0x000C 2501 2502 /* For checksumming, the sum of all words in the EEPROM should equal 0xBABA. */ 2503 #define EEPROM_SUM 0xBABA 2504 2505 /* EEPROM Map defines (WORD OFFSETS)*/ 2506 #define EEPROM_NODE_ADDRESS_BYTE_0 0 2507 #define EEPROM_PBA_BYTE_1 8 2508 2509 #define EEPROM_RESERVED_WORD 0xFFFF 2510 2511 /* EEPROM Map Sizes (Byte Counts) */ 2512 #define PBA_SIZE 4 2513 2514 /* Collision related configuration parameters */ 2515 #define E1000_COLLISION_THRESHOLD 15 2516 #define E1000_CT_SHIFT 4 2517 /* Collision distance is a 0-based value that applies to 2518 * half-duplex-capable hardware only. */ 2519 #define E1000_COLLISION_DISTANCE 63 2520 #define E1000_COLLISION_DISTANCE_82542 64 2521 #define E1000_FDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE 2522 #define E1000_HDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE 2523 #define E1000_COLD_SHIFT 12 2524 2525 /* Number of Transmit and Receive Descriptors must be a multiple of 8 */ 2526 #define REQ_TX_DESCRIPTOR_MULTIPLE 8 2527 #define REQ_RX_DESCRIPTOR_MULTIPLE 8 2528 2529 /* Default values for the transmit IPG register */ 2530 #define DEFAULT_82542_TIPG_IPGT 10 2531 #define DEFAULT_82543_TIPG_IPGT_FIBER 9 2532 #define DEFAULT_82543_TIPG_IPGT_COPPER 8 2533 2534 #define E1000_TIPG_IPGT_MASK 0x000003FF 2535 #define E1000_TIPG_IPGR1_MASK 0x000FFC00 2536 #define E1000_TIPG_IPGR2_MASK 0x3FF00000 2537 2538 #define DEFAULT_82542_TIPG_IPGR1 2 2539 #define DEFAULT_82543_TIPG_IPGR1 8 2540 #define E1000_TIPG_IPGR1_SHIFT 10 2541 2542 #define DEFAULT_82542_TIPG_IPGR2 10 2543 #define DEFAULT_82543_TIPG_IPGR2 6 2544 #define DEFAULT_80003ES2LAN_TIPG_IPGR2 7 2545 #define E1000_TIPG_IPGR2_SHIFT 20 2546 2547 #define DEFAULT_80003ES2LAN_TIPG_IPGT_10_100 0x00000009 2548 #define DEFAULT_80003ES2LAN_TIPG_IPGT_1000 0x00000008 2549 #define E1000_TXDMAC_DPP 0x00000001 2550 2551 /* Adaptive IFS defines */ 2552 #define TX_THRESHOLD_START 8 2553 #define TX_THRESHOLD_INCREMENT 10 2554 #define TX_THRESHOLD_DECREMENT 1 2555 #define TX_THRESHOLD_STOP 190 2556 #define TX_THRESHOLD_DISABLE 0 2557 #define TX_THRESHOLD_TIMER_MS 10000 2558 #define MIN_NUM_XMITS 1000 2559 #define IFS_MAX 80 2560 #define IFS_STEP 10 2561 #define IFS_MIN 40 2562 #define IFS_RATIO 4 2563 2564 /* Extended Configuration Control and Size */ 2565 #define E1000_EXTCNF_CTRL_PCIE_WRITE_ENABLE 0x00000001 2566 #define E1000_EXTCNF_CTRL_PHY_WRITE_ENABLE 0x00000002 2567 #define E1000_EXTCNF_CTRL_D_UD_ENABLE 0x00000004 2568 #define E1000_EXTCNF_CTRL_D_UD_LATENCY 0x00000008 2569 #define E1000_EXTCNF_CTRL_D_UD_OWNER 0x00000010 2570 #define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020 2571 #define E1000_EXTCNF_CTRL_MDIO_HW_OWNERSHIP 0x00000040 2572 #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER 0x0FFF0000 2573 2574 #define E1000_EXTCNF_SIZE_EXT_PHY_LENGTH 0x000000FF 2575 #define E1000_EXTCNF_SIZE_EXT_DOCK_LENGTH 0x0000FF00 2576 #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH 0x00FF0000 2577 #define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001 2578 #define E1000_EXTCNF_CTRL_SWFLAG 0x00000020 2579 #define E1000_EXTCNF_CTRL_GATE_PHY_CFG 0x00000080 2580 2581 /* PBA constants */ 2582 #define E1000_PBA_8K 0x0008 /* 8KB, default Rx allocation */ 2583 #define E1000_PBA_10K 0x000A 2584 #define E1000_PBA_12K 0x000C /* 12KB, default Rx allocation */ 2585 #define E1000_PBA_14K 0x000E /* 14KB */ 2586 #define E1000_PBA_16K 0x0010 /* 16KB, default TX allocation */ 2587 #define E1000_PBA_20K 0x0014 2588 #define E1000_PBA_22K 0x0016 2589 #define E1000_PBA_24K 0x0018 2590 #define E1000_PBA_26K 0x001A 2591 #define E1000_PBA_30K 0x001E 2592 #define E1000_PBA_32K 0x0020 2593 #define E1000_PBA_34K 0x0022 2594 #define E1000_PBA_38K 0x0026 2595 #define E1000_PBA_40K 0x0028 2596 #define E1000_PBA_48K 0x0030 /* 48KB, default RX allocation */ 2597 2598 #define E1000_PBS_16K E1000_PBA_16K 2599 2600 /* Flow Control Constants */ 2601 #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001 2602 #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100 2603 #define FLOW_CONTROL_TYPE 0x8808 2604 2605 /* The historical defaults for the flow control values are given below. */ 2606 #define FC_DEFAULT_HI_THRESH (0x8000) /* 32KB */ 2607 #define FC_DEFAULT_LO_THRESH (0x4000) /* 16KB */ 2608 #define FC_DEFAULT_TX_TIMER (0x100) /* ~130 us */ 2609 2610 /* PCIX Config space */ 2611 #define PCIX_COMMAND_REGISTER 0xE6 2612 #define PCIX_STATUS_REGISTER_LO 0xE8 2613 #define PCIX_STATUS_REGISTER_HI 0xEA 2614 2615 #define PCIX_COMMAND_MMRBC_MASK 0x000C 2616 #define PCIX_COMMAND_MMRBC_SHIFT 0x2 2617 #define PCIX_STATUS_HI_MMRBC_MASK 0x0060 2618 #define PCIX_STATUS_HI_MMRBC_SHIFT 0x5 2619 #define PCIX_STATUS_HI_MMRBC_4K 0x3 2620 #define PCIX_STATUS_HI_MMRBC_2K 0x2 2621 2622 /* Number of bits required to shift right the "pause" bits from the 2623 * EEPROM (bits 13:12) to the "pause" (bits 8:7) field in the TXCW register. 2624 */ 2625 #define PAUSE_SHIFT 5 2626 2627 /* Number of bits required to shift left the "SWDPIO" bits from the 2628 * EEPROM (bits 8:5) to the "SWDPIO" (bits 25:22) field in the CTRL register. 2629 */ 2630 #define SWDPIO_SHIFT 17 2631 2632 /* Number of bits required to shift left the "SWDPIO_EXT" bits from the 2633 * EEPROM word F (bits 7:4) to the bits 11:8 of The Extended CTRL register. 2634 */ 2635 #define SWDPIO__EXT_SHIFT 4 2636 2637 /* Number of bits required to shift left the "ILOS" bit from the EEPROM 2638 * (bit 4) to the "ILOS" (bit 7) field in the CTRL register. 2639 */ 2640 #define ILOS_SHIFT 3 2641 2642 #define RECEIVE_BUFFER_ALIGN_SIZE (256) 2643 2644 /* Number of milliseconds we wait for auto-negotiation to complete */ 2645 #define LINK_UP_TIMEOUT 500 2646 2647 /* Number of 100 microseconds we wait for PCI Express master disable */ 2648 #define MASTER_DISABLE_TIMEOUT 800 2649 /* Number of milliseconds we wait for Eeprom auto read bit done after MAC reset */ 2650 #define AUTO_READ_DONE_TIMEOUT 10 2651 /* Number of milliseconds we wait for PHY configuration done after MAC reset */ 2652 #define PHY_CFG_TIMEOUT 100 2653 /* SW Semaphore flag timeout in ms */ 2654 #define SW_FLAG_TIMEOUT 1000 2655 2656 #define E1000_TX_BUFFER_SIZE ((uint32_t)1514) 2657 2658 /* The carrier extension symbol, as received by the NIC. */ 2659 #define CARRIER_EXTENSION 0x0F 2660 2661 /* TBI_ACCEPT macro definition: 2662 * 2663 * This macro requires: 2664 * sc = a pointer to struct em_hw 2665 * status = the 8 bit status field of the RX descriptor with EOP set 2666 * error = the 8 bit error field of the RX descriptor with EOP set 2667 * length = the sum of all the length fields of the RX descriptors that 2668 * make up the current frame 2669 * last_byte = the last byte of the frame DMAed by the hardware 2670 * max_frame_length = the maximum frame length we want to accept. 2671 * min_frame_length = the minimum frame length we want to accept. 2672 * 2673 * This macro is a conditional that should be used in the interrupt 2674 * handler's Rx processing routine when RxErrors have been detected. 2675 * 2676 * Typical use: 2677 * ... 2678 * if (TBI_ACCEPT) { 2679 * accept_frame = TRUE; 2680 * em_tbi_adjust_stats(sc, MacAddress); 2681 * frame_length--; 2682 * } else { 2683 * accept_frame = FALSE; 2684 * } 2685 * ... 2686 */ 2687 2688 #define TBI_ACCEPT(sc, status, errors, length, last_byte) \ 2689 ((sc)->tbi_compatibility_on && \ 2690 (((errors) & E1000_RXD_ERR_FRAME_ERR_MASK) == E1000_RXD_ERR_CE) && \ 2691 ((last_byte) == CARRIER_EXTENSION) && \ 2692 (((status) & E1000_RXD_STAT_VP) ? \ 2693 (((length) > ((sc)->min_frame_size - VLAN_TAG_SIZE)) && \ 2694 ((length) <= ((sc)->max_frame_size + 1))) : \ 2695 (((length) > (sc)->min_frame_size) && \ 2696 ((length) <= ((sc)->max_frame_size + VLAN_TAG_SIZE + 1))))) 2697 2698 /* Structures, enums, and macros for the PHY */ 2699 2700 /* Bit definitions for the Management Data IO (MDIO) and Management Data 2701 * Clock (MDC) pins in the Device Control Register. 2702 */ 2703 #define E1000_CTRL_PHY_RESET_DIR E1000_CTRL_SWDPIO0 2704 #define E1000_CTRL_PHY_RESET E1000_CTRL_SWDPIN0 2705 #define E1000_CTRL_MDIO_DIR E1000_CTRL_SWDPIO2 2706 #define E1000_CTRL_MDIO E1000_CTRL_SWDPIN2 2707 #define E1000_CTRL_MDC_DIR E1000_CTRL_SWDPIO3 2708 #define E1000_CTRL_MDC E1000_CTRL_SWDPIN3 2709 #define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR 2710 #define E1000_CTRL_PHY_RESET4 E1000_CTRL_EXT_SDP4_DATA 2711 2712 /* PHY 1000 MII Register/Bit Definitions */ 2713 /* PHY Registers defined by IEEE */ 2714 #define PHY_CTRL 0x00 /* Control Register */ 2715 #define PHY_STATUS 0x01 /* Status Regiser */ 2716 #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */ 2717 #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */ 2718 #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */ 2719 #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */ 2720 #define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */ 2721 #define PHY_NEXT_PAGE_TX 0x07 /* Next Page TX */ 2722 #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */ 2723 #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */ 2724 #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */ 2725 #define PHY_EXT_STATUS 0x0F /* Extended Status Reg */ 2726 2727 #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */ 2728 #define MAX_PHY_MULTI_PAGE_REG 0xF /* Registers equal on all pages */ 2729 2730 /* M88E1000 Specific Registers */ 2731 #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */ 2732 #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */ 2733 #define M88E1000_INT_ENABLE 0x12 /* Interrupt Enable Register */ 2734 #define M88E1000_INT_STATUS 0x13 /* Interrupt Status Register */ 2735 #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */ 2736 #define M88E1000_RX_ERR_CNTR 0x15 /* Receive Error Counter */ 2737 2738 #define M88E1000_PHY_EXT_CTRL 0x1A /* PHY extend control register */ 2739 #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */ 2740 #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */ 2741 #define M88E1000_PHY_VCO_REG_BIT8 0x100 /* Bits 8 & 11 are adjusted for */ 2742 #define M88E1000_PHY_VCO_REG_BIT11 0x800 /* improved BER performance */ 2743 2744 #define M88E1543_PAGE_ADDR 0x16 /* Page Offset Register */ 2745 #define M88E1543_EEE_CTRL_1 0x0 2746 #define M88E1543_EEE_CTRL_1_MS 0x0001 /* EEE Master/Slave */ 2747 2748 #define M88E1512_CFG_REG_1 0x0010 2749 #define M88E1512_CFG_REG_2 0x0011 2750 #define M88E1512_CFG_REG_3 0x0007 2751 #define M88E1512_MODE 0x0014 2752 2753 /* BME1000 PHY Specific Control Register */ 2754 #define BME1000_PSCR_ENABLE_DOWNSHIFT 0x0800 /* 1 = enable downshift */ 2755 #define BM_PHY_PAGE_SELECT 22 /* Page Select for BM */ 2756 #define BM_REG_BIAS1 29 2757 #define BM_REG_BIAS2 30 2758 #define BM_PORT_CTRL_PAGE 769 2759 2760 #define IGP01E1000_IEEE_REGS_PAGE 0x0000 2761 #define IGP01E1000_IEEE_RESTART_AUTONEG 0x3300 2762 #define IGP01E1000_IEEE_FORCE_GIGA 0x0140 2763 2764 /* IGP01E1000 Specific Registers */ 2765 #define IGP01E1000_PHY_PORT_CONFIG 0x10 /* PHY Specific Port Config Register */ 2766 #define IGP01E1000_PHY_PORT_STATUS 0x11 /* PHY Specific Status Register */ 2767 #define IGP01E1000_PHY_PORT_CTRL 0x12 /* PHY Specific Control Register */ 2768 #define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health Register */ 2769 #define IGP01E1000_GMII_FIFO 0x14 /* GMII FIFO Register */ 2770 #define IGP01E1000_PHY_CHANNEL_QUALITY 0x15 /* PHY Channel Quality Register */ 2771 #define IGP02E1000_PHY_POWER_MGMT 0x19 2772 #define IGP01E1000_PHY_PAGE_SELECT 0x1F /* PHY Page Select Core Register */ 2773 2774 /* IGP01E1000 AGC Registers - stores the cable length values*/ 2775 #define IGP01E1000_PHY_AGC_A 0x1172 2776 #define IGP01E1000_PHY_AGC_B 0x1272 2777 #define IGP01E1000_PHY_AGC_C 0x1472 2778 #define IGP01E1000_PHY_AGC_D 0x1872 2779 2780 /* IGP02E1000 AGC Registers for cable length values */ 2781 #define IGP02E1000_PHY_AGC_A 0x11B1 2782 #define IGP02E1000_PHY_AGC_B 0x12B1 2783 #define IGP02E1000_PHY_AGC_C 0x14B1 2784 #define IGP02E1000_PHY_AGC_D 0x18B1 2785 2786 /* IGP01E1000 DSP Reset Register */ 2787 #define IGP01E1000_PHY_DSP_RESET 0x1F33 2788 #define IGP01E1000_PHY_DSP_SET 0x1F71 2789 #define IGP01E1000_PHY_DSP_FFE 0x1F35 2790 2791 #define IGP01E1000_PHY_CHANNEL_NUM 4 2792 #define IGP02E1000_PHY_CHANNEL_NUM 4 2793 2794 #define IGP01E1000_PHY_AGC_PARAM_A 0x1171 2795 #define IGP01E1000_PHY_AGC_PARAM_B 0x1271 2796 #define IGP01E1000_PHY_AGC_PARAM_C 0x1471 2797 #define IGP01E1000_PHY_AGC_PARAM_D 0x1871 2798 2799 #define IGP01E1000_PHY_EDAC_MU_INDEX 0xC000 2800 #define IGP01E1000_PHY_EDAC_SIGN_EXT_9_BITS 0x8000 2801 2802 #define IGP01E1000_PHY_ANALOG_TX_STATE 0x2890 2803 #define IGP01E1000_PHY_ANALOG_CLASS_A 0x2000 2804 #define IGP01E1000_PHY_FORCE_ANALOG_ENABLE 0x0004 2805 #define IGP01E1000_PHY_DSP_FFE_CM_CP 0x0069 2806 2807 #define IGP01E1000_PHY_DSP_FFE_DEFAULT 0x002A 2808 /* IGP01E1000 PCS Initialization register - stores the polarity status when 2809 * speed = 1000 Mbps. */ 2810 #define IGP01E1000_PHY_PCS_INIT_REG 0x00B4 2811 #define IGP01E1000_PHY_PCS_CTRL_REG 0x00B5 2812 2813 #define IGP01E1000_ANALOG_REGS_PAGE 0x20C0 2814 2815 /* 82580 specific PHY registers */ 2816 #define I82580_ADDR_REG 16 2817 #define I82580_CFG_REG 22 2818 #define I82580_CFG_ASSERT_CRS_ON_TX (1 << 15) 2819 #define I82580_CFG_ENABLE_DOWNSHIFT (3 << 10) /* auto downshift 100/10 */ 2820 #define I82580_CTRL_REG 23 2821 #define I82580_CTRL_DOWNSHIFT_MASK (7 << 10) 2822 2823 /* Bits... 2824 * 15-5: page 2825 * 4-0: register offset 2826 */ 2827 #define GG82563_PAGE_SHIFT 5 2828 #define GG82563_REG(page, reg) \ 2829 (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS)) 2830 #define GG82563_MIN_ALT_REG 30 2831 2832 /* GG82563 Specific Registers */ 2833 #define GG82563_PHY_SPEC_CTRL \ 2834 GG82563_REG(0, 16) /* PHY Specific Control */ 2835 #define GG82563_PHY_SPEC_STATUS \ 2836 GG82563_REG(0, 17) /* PHY Specific Status */ 2837 #define GG82563_PHY_INT_ENABLE \ 2838 GG82563_REG(0, 18) /* Interrupt Enable */ 2839 #define GG82563_PHY_SPEC_STATUS_2 \ 2840 GG82563_REG(0, 19) /* PHY Specific Status 2 */ 2841 #define GG82563_PHY_RX_ERR_CNTR \ 2842 GG82563_REG(0, 21) /* Receive Error Counter */ 2843 #define GG82563_PHY_PAGE_SELECT \ 2844 GG82563_REG(0, 22) /* Page Select */ 2845 #define GG82563_PHY_SPEC_CTRL_2 \ 2846 GG82563_REG(0, 26) /* PHY Specific Control 2 */ 2847 #define GG82563_PHY_PAGE_SELECT_ALT \ 2848 GG82563_REG(0, 29) /* Alternate Page Select */ 2849 #define GG82563_PHY_TEST_CLK_CTRL \ 2850 GG82563_REG(0, 30) /* Test Clock Control (use reg. 29 to select) */ 2851 2852 #define GG82563_PHY_MAC_SPEC_CTRL \ 2853 GG82563_REG(2, 21) /* MAC Specific Control Register */ 2854 #define GG82563_PHY_MAC_SPEC_CTRL_2 \ 2855 GG82563_REG(2, 26) /* MAC Specific Control 2 */ 2856 2857 #define GG82563_PHY_DSP_DISTANCE \ 2858 GG82563_REG(5, 26) /* DSP Distance */ 2859 2860 /* Page 193 - Port Control Registers */ 2861 #define GG82563_PHY_KMRN_MODE_CTRL \ 2862 GG82563_REG(193, 16) /* Kumeran Mode Control */ 2863 #define GG82563_PHY_PORT_RESET \ 2864 GG82563_REG(193, 17) /* Port Reset */ 2865 #define GG82563_PHY_REVISION_ID \ 2866 GG82563_REG(193, 18) /* Revision ID */ 2867 #define GG82563_PHY_DEVICE_ID \ 2868 GG82563_REG(193, 19) /* Device ID */ 2869 #define GG82563_PHY_PWR_MGMT_CTRL \ 2870 GG82563_REG(193, 20) /* Power Management Control */ 2871 #define GG82563_PHY_RATE_ADAPT_CTRL \ 2872 GG82563_REG(193, 25) /* Rate Adaptation Control */ 2873 2874 /* Page 194 - KMRN Registers */ 2875 #define GG82563_PHY_KMRN_FIFO_CTRL_STAT \ 2876 GG82563_REG(194, 16) /* FIFO's Control/Status */ 2877 #define GG82563_PHY_KMRN_CTRL \ 2878 GG82563_REG(194, 17) /* Control */ 2879 #define GG82563_PHY_INBAND_CTRL \ 2880 GG82563_REG(194, 18) /* Inband Control */ 2881 #define GG82563_PHY_KMRN_DIAGNOSTIC \ 2882 GG82563_REG(194, 19) /* Diagnostic */ 2883 #define GG82563_PHY_ACK_TIMEOUTS \ 2884 GG82563_REG(194, 20) /* Acknowledge Timeouts */ 2885 #define GG82563_PHY_ADV_ABILITY \ 2886 GG82563_REG(194, 21) /* Advertised Ability */ 2887 #define GG82563_PHY_LINK_PARTNER_ADV_ABILITY \ 2888 GG82563_REG(194, 23) /* Link Partner Advertised Ability */ 2889 #define GG82563_PHY_ADV_NEXT_PAGE \ 2890 GG82563_REG(194, 24) /* Advertised Next Page */ 2891 #define GG82563_PHY_LINK_PARTNER_ADV_NEXT_PAGE \ 2892 GG82563_REG(194, 25) /* Link Partner Advertised Next page */ 2893 #define GG82563_PHY_KMRN_MISC \ 2894 GG82563_REG(194, 26) /* Misc. */ 2895 2896 /* I82577 Specific Registers */ 2897 #define I82577_PHY_ADDR_REG 16 2898 #define I82577_PHY_CFG_REG 22 2899 #define I82577_PHY_CTRL_REG 23 2900 2901 /* I82577 Config Register */ 2902 #define I82577_PHY_CFG_ENABLE_CRS_ON_TX (1 << 15) 2903 #define I82577_PHY_CFG_ENABLE_DOWNSHIFT ((1 << 10) + (1 << 11)) 2904 2905 /* I82578 Specific Registers */ 2906 #define I82578_PHY_ADDR_REG 29 2907 2908 /* I82578 Downshift settings (Extended PHY Specific Control Register) */ 2909 #define I82578_EPSCR_DOWNSHIFT_ENABLE 0x0020 2910 #define I82578_EPSCR_DOWNSHIFT_COUNTER_MASK 0x001C 2911 2912 /* PHY Control Register */ 2913 #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */ 2914 #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */ 2915 #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */ 2916 #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */ 2917 #define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */ 2918 #define MII_CR_POWER_DOWN 0x0800 /* Power down */ 2919 #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */ 2920 #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */ 2921 #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */ 2922 #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */ 2923 2924 /* PHY Status Register */ 2925 #define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */ 2926 #define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */ 2927 #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */ 2928 #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */ 2929 #define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */ 2930 #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */ 2931 #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */ 2932 #define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */ 2933 #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */ 2934 #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */ 2935 #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */ 2936 #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */ 2937 #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */ 2938 #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */ 2939 #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */ 2940 2941 /* Autoneg Advertisement Register */ 2942 #define NWAY_AR_SELECTOR_FIELD 0x0001 /* indicates IEEE 802.3 CSMA/CD */ 2943 #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */ 2944 #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */ 2945 #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */ 2946 #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */ 2947 #define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */ 2948 #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */ 2949 #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */ 2950 #define NWAY_AR_REMOTE_FAULT 0x2000 /* Remote Fault detected */ 2951 #define NWAY_AR_NEXT_PAGE 0x8000 /* Next Page ability supported */ 2952 2953 /* Link Partner Ability Register (Base Page) */ 2954 #define NWAY_LPAR_SELECTOR_FIELD 0x0000 /* LP protocol selector field */ 2955 #define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP is 10T Half Duplex Capable */ 2956 #define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP is 10T Full Duplex Capable */ 2957 #define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP is 100TX Half Duplex Capable */ 2958 #define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP is 100TX Full Duplex Capable */ 2959 #define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */ 2960 #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */ 2961 #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */ 2962 #define NWAY_LPAR_REMOTE_FAULT 0x2000 /* LP has detected Remote Fault */ 2963 #define NWAY_LPAR_ACKNOWLEDGE 0x4000 /* LP has rx'd link code word */ 2964 #define NWAY_LPAR_NEXT_PAGE 0x8000 /* Next Page ability supported */ 2965 2966 /* Autoneg Expansion Register */ 2967 #define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */ 2968 #define NWAY_ER_PAGE_RXD 0x0002 /* LP is 10T Half Duplex Capable */ 2969 #define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP is 10T Full Duplex Capable */ 2970 #define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP is 100TX Half Duplex Capable */ 2971 #define NWAY_ER_PAR_DETECT_FAULT 0x0010 /* LP is 100TX Full Duplex Capable */ 2972 2973 /* Next Page TX Register */ 2974 #define NPTX_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */ 2975 #define NPTX_TOGGLE 0x0800 /* Toggles between exchanges 2976 * of different NP 2977 */ 2978 #define NPTX_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg 2979 * 0 = cannot comply with msg 2980 */ 2981 #define NPTX_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */ 2982 #define NPTX_NEXT_PAGE 0x8000 /* 1 = addition NP will follow 2983 * 0 = sending last NP 2984 */ 2985 2986 /* Link Partner Next Page Register */ 2987 #define LP_RNPR_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */ 2988 #define LP_RNPR_TOGGLE 0x0800 /* Toggles between exchanges 2989 * of different NP 2990 */ 2991 #define LP_RNPR_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg 2992 * 0 = cannot comply with msg 2993 */ 2994 #define LP_RNPR_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */ 2995 #define LP_RNPR_ACKNOWLDGE 0x4000 /* 1 = ACK / 0 = NO ACK */ 2996 #define LP_RNPR_NEXT_PAGE 0x8000 /* 1 = addition NP will follow 2997 * 0 = sending last NP 2998 */ 2999 3000 /* 1000BASE-T Control Register */ 3001 #define CR_1000T_ASYM_PAUSE 0x0080 /* Advertise asymmetric pause bit */ 3002 #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */ 3003 #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */ 3004 #define CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port */ 3005 /* 0=DTE device */ 3006 #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */ 3007 /* 0=Configure PHY as Slave */ 3008 #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */ 3009 /* 0=Automatic Master/Slave config */ 3010 #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */ 3011 #define CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */ 3012 #define CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */ 3013 #define CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */ 3014 #define CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */ 3015 3016 /* 1000BASE-T Status Register */ 3017 #define SR_1000T_IDLE_ERROR_CNT 0x00FF /* Num idle errors since last read */ 3018 #define SR_1000T_ASYM_PAUSE_DIR 0x0100 /* LP asymmetric pause direction bit */ 3019 #define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */ 3020 #define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */ 3021 #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */ 3022 #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */ 3023 #define SR_1000T_MS_CONFIG_RES 0x4000 /* 1=Local TX is Master, 0=Slave */ 3024 #define SR_1000T_MS_CONFIG_FAULT 0x8000 /* Master/Slave config fault */ 3025 #define SR_1000T_REMOTE_RX_STATUS_SHIFT 12 3026 #define SR_1000T_LOCAL_RX_STATUS_SHIFT 13 3027 #define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT 5 3028 #define FFE_IDLE_ERR_COUNT_TIMEOUT_20 20 3029 #define FFE_IDLE_ERR_COUNT_TIMEOUT_100 100 3030 3031 /* Extended Status Register */ 3032 #define IEEE_ESR_1000T_HD_CAPS 0x1000 /* 1000T HD capable */ 3033 #define IEEE_ESR_1000T_FD_CAPS 0x2000 /* 1000T FD capable */ 3034 #define IEEE_ESR_1000X_HD_CAPS 0x4000 /* 1000X HD capable */ 3035 #define IEEE_ESR_1000X_FD_CAPS 0x8000 /* 1000X FD capable */ 3036 3037 #define PHY_TX_POLARITY_MASK 0x0100 /* register 10h bit 8 (polarity bit) */ 3038 #define PHY_TX_NORMAL_POLARITY 0 /* register 10h bit 8 (normal polarity) */ 3039 3040 #define AUTO_POLARITY_DISABLE 0x0010 /* register 11h bit 4 */ 3041 /* (0=enable, 1=disable) */ 3042 3043 /* M88E1000 PHY Specific Control Register */ 3044 #define M88E1000_PSCR_JABBER_DISABLE 0x0001 /* 1=Jabber Function disabled */ 3045 #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */ 3046 #define M88E1000_PSCR_SQE_TEST 0x0004 /* 1=SQE Test enabled */ 3047 #define M88E1000_PSCR_CLK125_DISABLE 0x0010 /* 1=CLK125 low, 3048 * 0=CLK125 toggling 3049 */ 3050 #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */ 3051 /* Manual MDI configuration */ 3052 #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */ 3053 #define M88E1000_PSCR_AUTO_X_1000T 0x0040 /* 1000BASE-T: Auto crossover, 3054 * 100BASE-TX/10BASE-T: 3055 * MDI Mode 3056 */ 3057 #define M88E1000_PSCR_AUTO_X_MODE 0x0060 /* Auto crossover enabled 3058 * all speeds. 3059 */ 3060 #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE 0x0080 3061 /* 1=Enable Extended 10BASE-T distance 3062 * (Lower 10BASE-T RX Threshold) 3063 * 0=Normal 10BASE-T RX Threshold */ 3064 #define M88E1000_PSCR_MII_5BIT_ENABLE 0x0100 3065 /* 1=5-Bit interface in 100BASE-TX 3066 * 0=MII interface in 100BASE-TX */ 3067 #define M88E1000_PSCR_SCRAMBLER_DISABLE 0x0200 /* 1=Scrambler disable */ 3068 #define M88E1000_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force link good */ 3069 #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */ 3070 3071 #define M88E1000_PSCR_POLARITY_REVERSAL_SHIFT 1 3072 #define M88E1000_PSCR_AUTO_X_MODE_SHIFT 5 3073 #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE_SHIFT 7 3074 3075 /* M88E1000 PHY Specific Status Register */ 3076 #define M88E1000_PSSR_JABBER 0x0001 /* 1=Jabber */ 3077 #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */ 3078 #define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */ 3079 #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */ 3080 #define M88E1000_PSSR_CABLE_LENGTH 0x0380 /* 0=<50M;1=50-80M;2=80-110M; 3081 * 3=110-140M;4=>140M */ 3082 #define M88E1000_PSSR_LINK 0x0400 /* 1=Link up, 0=Link down */ 3083 #define M88E1000_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */ 3084 #define M88E1000_PSSR_PAGE_RCVD 0x1000 /* 1=Page received */ 3085 #define M88E1000_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */ 3086 #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */ 3087 #define M88E1000_PSSR_10MBS 0x0000 /* 00=10Mbs */ 3088 #define M88E1000_PSSR_100MBS 0x4000 /* 01=100Mbs */ 3089 #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */ 3090 3091 #define M88E1000_PSSR_REV_POLARITY_SHIFT 1 3092 #define M88E1000_PSSR_DOWNSHIFT_SHIFT 5 3093 #define M88E1000_PSSR_MDIX_SHIFT 6 3094 #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7 3095 3096 /* M88E1000 Extended PHY Specific Control Register */ 3097 #define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000 /* 1=Fiber loopback */ 3098 #define M88E1000_EPSCR_DOWN_NO_IDLE 0x8000 /* 1=Lost lock detect enabled. 3099 * Will assert lost lock and bring 3100 * link down if idle not seen 3101 * within 1ms in 1000BASE-T 3102 */ 3103 /* Number of times we will attempt to autonegotiate before downshifting if we 3104 * are the master */ 3105 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00 3106 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000 3107 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X 0x0400 3108 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X 0x0800 3109 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X 0x0C00 3110 /* Number of times we will attempt to autonegotiate before downshifting if we 3111 * are the slave */ 3112 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300 3113 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS 0x0000 3114 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100 3115 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X 0x0200 3116 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X 0x0300 3117 #define M88E1000_EPSCR_TX_CLK_2_5 0x0060 /* 2.5 MHz TX_CLK */ 3118 #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */ 3119 #define M88E1000_EPSCR_TX_CLK_0 0x0000 /* NO TX_CLK */ 3120 3121 /* M88EC018 Rev 2 specific DownShift settings */ 3122 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00 3123 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X 0x0000 3124 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X 0x0200 3125 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X 0x0400 3126 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X 0x0600 3127 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800 3128 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X 0x0A00 3129 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X 0x0C00 3130 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X 0x0E00 3131 3132 /* M88E1141 specific */ 3133 #define M88E1000_EPSCR_TX_TIME_CTRL 0x0002 /* Add Delay */ 3134 #define M88E1000_EPSCR_RX_TIME_CTRL 0x0080 /* Add Delay */ 3135 3136 /* IGP01E1000 Specific Port Config Register - R/W */ 3137 #define IGP01E1000_PSCFR_AUTO_MDIX_PAR_DETECT 0x0010 3138 #define IGP01E1000_PSCFR_PRE_EN 0x0020 3139 #define IGP01E1000_PSCFR_SMART_SPEED 0x0080 3140 #define IGP01E1000_PSCFR_DISABLE_TPLOOPBACK 0x0100 3141 #define IGP01E1000_PSCFR_DISABLE_JABBER 0x0400 3142 #define IGP01E1000_PSCFR_DISABLE_TRANSMIT 0x2000 3143 3144 /* IGP01E1000 Specific Port Status Register - R/O */ 3145 #define IGP01E1000_PSSR_AUTONEG_FAILED 0x0001 /* RO LH SC */ 3146 #define IGP01E1000_PSSR_POLARITY_REVERSED 0x0002 3147 #define IGP01E1000_PSSR_CABLE_LENGTH 0x007C 3148 #define IGP01E1000_PSSR_FULL_DUPLEX 0x0200 3149 #define IGP01E1000_PSSR_LINK_UP 0x0400 3150 #define IGP01E1000_PSSR_MDIX 0x0800 3151 #define IGP01E1000_PSSR_SPEED_MASK 0xC000 /* speed bits mask */ 3152 #define IGP01E1000_PSSR_SPEED_10MBPS 0x4000 3153 #define IGP01E1000_PSSR_SPEED_100MBPS 0x8000 3154 #define IGP01E1000_PSSR_SPEED_1000MBPS 0xC000 3155 #define IGP01E1000_PSSR_CABLE_LENGTH_SHIFT 0x0002 /* shift right 2 */ 3156 #define IGP01E1000_PSSR_MDIX_SHIFT 0x000B /* shift right 11 */ 3157 3158 /* IGP01E1000 Specific Port Control Register - R/W */ 3159 #define IGP01E1000_PSCR_TP_LOOPBACK 0x0010 3160 #define IGP01E1000_PSCR_CORRECT_NC_SCMBLR 0x0200 3161 #define IGP01E1000_PSCR_TEN_CRS_SELECT 0x0400 3162 #define IGP01E1000_PSCR_FLIP_CHIP 0x0800 3163 #define IGP01E1000_PSCR_AUTO_MDIX 0x1000 3164 #define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0-MDI, 1-MDIX */ 3165 3166 /* IGP01E1000 Specific Port Link Health Register */ 3167 #define IGP01E1000_PLHR_SS_DOWNGRADE 0x8000 3168 #define IGP01E1000_PLHR_GIG_SCRAMBLER_ERROR 0x4000 3169 #define IGP01E1000_PLHR_MASTER_FAULT 0x2000 3170 #define IGP01E1000_PLHR_MASTER_RESOLUTION 0x1000 3171 #define IGP01E1000_PLHR_GIG_REM_RCVR_NOK 0x0800 /* LH */ 3172 #define IGP01E1000_PLHR_IDLE_ERROR_CNT_OFLOW 0x0400 /* LH */ 3173 #define IGP01E1000_PLHR_DATA_ERR_1 0x0200 /* LH */ 3174 #define IGP01E1000_PLHR_DATA_ERR_0 0x0100 3175 #define IGP01E1000_PLHR_AUTONEG_FAULT 0x0040 3176 #define IGP01E1000_PLHR_AUTONEG_ACTIVE 0x0010 3177 #define IGP01E1000_PLHR_VALID_CHANNEL_D 0x0008 3178 #define IGP01E1000_PLHR_VALID_CHANNEL_C 0x0004 3179 #define IGP01E1000_PLHR_VALID_CHANNEL_B 0x0002 3180 #define IGP01E1000_PLHR_VALID_CHANNEL_A 0x0001 3181 3182 /* IGP01E1000 Channel Quality Register */ 3183 #define IGP01E1000_MSE_CHANNEL_D 0x000F 3184 #define IGP01E1000_MSE_CHANNEL_C 0x00F0 3185 #define IGP01E1000_MSE_CHANNEL_B 0x0F00 3186 #define IGP01E1000_MSE_CHANNEL_A 0xF000 3187 3188 #define IGP02E1000_PM_SPD 0x0001 /* Smart Power Down */ 3189 #define IGP02E1000_PM_D3_LPLU 0x0004 /* Enable LPLU in non-D0a modes */ 3190 #define IGP02E1000_PM_D0_LPLU 0x0002 /* Enable LPLU in D0a mode */ 3191 3192 /* IGP01E1000 DSP reset macros */ 3193 #define DSP_RESET_ENABLE 0x0 3194 #define DSP_RESET_DISABLE 0x2 3195 #define E1000_MAX_DSP_RESETS 10 3196 3197 /* IGP01E1000 & IGP02E1000 AGC Registers */ 3198 3199 #define IGP01E1000_AGC_LENGTH_SHIFT 7 /* Coarse - 13:11, Fine - 10:7 */ 3200 #define IGP02E1000_AGC_LENGTH_SHIFT 9 /* Coarse - 15:13, Fine - 12:9 */ 3201 3202 /* IGP02E1000 AGC Register Length 9-bit mask */ 3203 #define IGP02E1000_AGC_LENGTH_MASK 0x7F 3204 3205 /* 7 bits (3 Coarse + 4 Fine) --> 128 optional values */ 3206 #define IGP01E1000_AGC_LENGTH_TABLE_SIZE 128 3207 #define IGP02E1000_AGC_LENGTH_TABLE_SIZE 113 3208 3209 /* The precision error of the cable length is +/- 10 meters */ 3210 #define IGP01E1000_AGC_RANGE 10 3211 #define IGP02E1000_AGC_RANGE 15 3212 3213 /* IGP01E1000 PCS Initialization register */ 3214 /* bits 3:6 in the PCS registers stores the channels polarity */ 3215 #define IGP01E1000_PHY_POLARITY_MASK 0x0078 3216 3217 /* IGP01E1000 GMII FIFO Register */ 3218 #define IGP01E1000_GMII_FLEX_SPD 0x10 /* Enable flexible speed 3219 * on Link-Up */ 3220 #define IGP01E1000_GMII_SPD 0x20 /* Enable SPD */ 3221 3222 /* IGP01E1000 Analog Register */ 3223 #define IGP01E1000_ANALOG_SPARE_FUSE_STATUS 0x20D1 3224 #define IGP01E1000_ANALOG_FUSE_STATUS 0x20D0 3225 #define IGP01E1000_ANALOG_FUSE_CONTROL 0x20DC 3226 #define IGP01E1000_ANALOG_FUSE_BYPASS 0x20DE 3227 3228 #define IGP01E1000_ANALOG_FUSE_POLY_MASK 0xF000 3229 #define IGP01E1000_ANALOG_FUSE_FINE_MASK 0x0F80 3230 #define IGP01E1000_ANALOG_FUSE_COARSE_MASK 0x0070 3231 #define IGP01E1000_ANALOG_SPARE_FUSE_ENABLED 0x0100 3232 #define IGP01E1000_ANALOG_FUSE_ENABLE_SW_CONTROL 0x0002 3233 3234 #define IGP01E1000_ANALOG_FUSE_COARSE_THRESH 0x0040 3235 #define IGP01E1000_ANALOG_FUSE_COARSE_10 0x0010 3236 #define IGP01E1000_ANALOG_FUSE_FINE_1 0x0080 3237 #define IGP01E1000_ANALOG_FUSE_FINE_10 0x0500 3238 3239 /* GG82563 PHY Specific Status Register (Page 0, Register 16 */ 3240 #define GG82563_PSCR_DISABLE_JABBER 0x0001 /* 1=Disable Jabber */ 3241 #define GG82563_PSCR_POLARITY_REVERSAL_DISABLE 0x0002 /* 1=Polarity Reversal Disabled */ 3242 #define GG82563_PSCR_POWER_DOWN 0x0004 /* 1=Power Down */ 3243 #define GG82563_PSCR_COPPER_TRANSMITER_DISABLE 0x0008 /* 1=Transmitter Disabled */ 3244 #define GG82563_PSCR_CROSSOVER_MODE_MASK 0x0060 3245 #define GG82563_PSCR_CROSSOVER_MODE_MDI 0x0000 /* 00=Manual MDI configuration */ 3246 #define GG82563_PSCR_CROSSOVER_MODE_MDIX 0x0020 /* 01=Manual MDIX configuration */ 3247 #define GG82563_PSCR_CROSSOVER_MODE_AUTO 0x0060 /* 11=Automatic crossover */ 3248 #define GG82563_PSCR_ENALBE_EXTENDED_DISTANCE 0x0080 /* 1=Enable Extended Distance */ 3249 #define GG82563_PSCR_ENERGY_DETECT_MASK 0x0300 3250 #define GG82563_PSCR_ENERGY_DETECT_OFF 0x0000 /* 00,01=Off */ 3251 #define GG82563_PSCR_ENERGY_DETECT_RX 0x0200 /* 10=Sense on Rx only (Energy Detect) */ 3252 #define GG82563_PSCR_ENERGY_DETECT_RX_TM 0x0300 /* 11=Sense and Tx NLP */ 3253 #define GG82563_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force Link Good */ 3254 #define GG82563_PSCR_DOWNSHIFT_ENABLE 0x0800 /* 1=Enable Downshift */ 3255 #define GG82563_PSCR_DOWNSHIFT_COUNTER_MASK 0x7000 3256 #define GG82563_PSCR_DOWNSHIFT_COUNTER_SHIFT 12 3257 3258 /* PHY Specific Status Register (Page 0, Register 17) */ 3259 #define GG82563_PSSR_JABBER 0x0001 /* 1=Jabber */ 3260 #define GG82563_PSSR_POLARITY 0x0002 /* 1=Polarity Reversed */ 3261 #define GG82563_PSSR_LINK 0x0008 /* 1=Link is Up */ 3262 #define GG82563_PSSR_ENERGY_DETECT 0x0010 /* 1=Sleep, 0=Active */ 3263 #define GG82563_PSSR_DOWNSHIFT 0x0020 /* 1=Downshift */ 3264 #define GG82563_PSSR_CROSSOVER_STATUS 0x0040 /* 1=MDIX, 0=MDI */ 3265 #define GG82563_PSSR_RX_PAUSE_ENABLED 0x0100 /* 1=Receive Pause Enabled */ 3266 #define GG82563_PSSR_TX_PAUSE_ENABLED 0x0200 /* 1=Transmit Pause Enabled */ 3267 #define GG82563_PSSR_LINK_UP 0x0400 /* 1=Link Up */ 3268 #define GG82563_PSSR_SPEED_DUPLEX_RESOLVED 0x0800 /* 1=Resolved */ 3269 #define GG82563_PSSR_PAGE_RECEIVED 0x1000 /* 1=Page Received */ 3270 #define GG82563_PSSR_DUPLEX 0x2000 /* 1-Full-Duplex */ 3271 #define GG82563_PSSR_SPEED_MASK 0xC000 3272 #define GG82563_PSSR_SPEED_10MBPS 0x0000 /* 00=10Mbps */ 3273 #define GG82563_PSSR_SPEED_100MBPS 0x4000 /* 01=100Mbps */ 3274 #define GG82563_PSSR_SPEED_1000MBPS 0x8000 /* 10=1000Mbps */ 3275 3276 /* PHY Specific Status Register 2 (Page 0, Register 19) */ 3277 #define GG82563_PSSR2_JABBER 0x0001 /* 1=Jabber */ 3278 #define GG82563_PSSR2_POLARITY_CHANGED 0x0002 /* 1=Polarity Changed */ 3279 #define GG82563_PSSR2_ENERGY_DETECT_CHANGED 0x0010 /* 1=Energy Detect Changed */ 3280 #define GG82563_PSSR2_DOWNSHIFT_INTERRUPT 0x0020 /* 1=Downshift Detected */ 3281 #define GG82563_PSSR2_MDI_CROSSOVER_CHANGE 0x0040 /* 1=Crossover Changed */ 3282 #define GG82563_PSSR2_FALSE_CARRIER 0x0100 /* 1=False Carrier */ 3283 #define GG82563_PSSR2_SYMBOL_ERROR 0x0200 /* 1=Symbol Error */ 3284 #define GG82563_PSSR2_LINK_STATUS_CHANGED 0x0400 /* 1=Link Status Changed */ 3285 #define GG82563_PSSR2_AUTO_NEG_COMPLETED 0x0800 /* 1=Auto-Neg Completed */ 3286 #define GG82563_PSSR2_PAGE_RECEIVED 0x1000 /* 1=Page Received */ 3287 #define GG82563_PSSR2_DUPLEX_CHANGED 0x2000 /* 1=Duplex Changed */ 3288 #define GG82563_PSSR2_SPEED_CHANGED 0x4000 /* 1=Speed Changed */ 3289 #define GG82563_PSSR2_AUTO_NEG_ERROR 0x8000 /* 1=Auto-Neg Error */ 3290 3291 /* PHY Specific Control Register 2 (Page 0, Register 26) */ 3292 #define GG82563_PSCR2_10BT_POLARITY_FORCE 0x0002 /* 1=Force Negative Polarity */ 3293 #define GG82563_PSCR2_1000MB_TEST_SELECT_MASK 0x000C 3294 #define GG82563_PSCR2_1000MB_TEST_SELECT_NORMAL 0x0000 /* 00,01=Normal Operation */ 3295 #define GG82563_PSCR2_1000MB_TEST_SELECT_112NS 0x0008 /* 10=Select 112ns Sequence */ 3296 #define GG82563_PSCR2_1000MB_TEST_SELECT_16NS 0x000C /* 11=Select 16ns Sequence */ 3297 #define GG82563_PSCR2_REVERSE_AUTO_NEG 0x2000 /* 1=Reverse Auto-Negotiation */ 3298 #define GG82563_PSCR2_1000BT_DISABLE 0x4000 /* 1=Disable 1000BASE-T */ 3299 #define GG82563_PSCR2_TRANSMITER_TYPE_MASK 0x8000 3300 #define GG82563_PSCR2_TRANSMITTER_TYPE_CLASS_B 0x0000 /* 0=Class B */ 3301 #define GG82563_PSCR2_TRANSMITTER_TYPE_CLASS_A 0x8000 /* 1=Class A */ 3302 3303 /* MAC Specific Control Register (Page 2, Register 21) */ 3304 /* Tx clock speed for Link Down and 1000BASE-T for the following speeds */ 3305 #define GG82563_MSCR_TX_CLK_MASK 0x0007 3306 #define GG82563_MSCR_TX_CLK_10MBPS_2_5MHZ 0x0004 3307 #define GG82563_MSCR_TX_CLK_100MBPS_25MHZ 0x0005 3308 #define GG82563_MSCR_TX_CLK_1000MBPS_2_5MHZ 0x0006 3309 #define GG82563_MSCR_TX_CLK_1000MBPS_25MHZ 0x0007 3310 3311 #define GG82563_MSCR_ASSERT_CRS_ON_TX 0x0010 /* 1=Assert */ 3312 3313 /* DSP Distance Register (Page 5, Register 26) */ 3314 #define GG82563_DSPD_CABLE_LENGTH 0x0007 /* 0 = <50M; 3315 1 = 50-80M; 3316 2 = 80-110M; 3317 3 = 110-140M; 3318 4 = >140M */ 3319 3320 /* Kumeran Mode Control Register (Page 193, Register 16) */ 3321 #define GG82563_KMCR_PHY_LEDS_EN 0x0020 /* 1=PHY LEDs, 0=Kumeran Inband LEDs */ 3322 #define GG82563_KMCR_FORCE_LINK_UP 0x0040 /* 1=Force Link Up */ 3323 #define GG82563_KMCR_SUPPRESS_SGMII_EPD_EXT 0x0080 3324 #define GG82563_KMCR_MDIO_BUS_SPEED_SELECT_MASK 0x0400 3325 #define GG82563_KMCR_MDIO_BUS_SPEED_SELECT 0x0400 /* 1=6.25MHz, 0=0.8MHz */ 3326 #define GG82563_KMCR_PASS_FALSE_CARRIER 0x0800 3327 3328 /* Power Management Control Register (Page 193, Register 20) */ 3329 #define GG82563_PMCR_ENABLE_ELECTRICAL_IDLE 0x0001 /* 1=Enalbe SERDES Electrical Idle */ 3330 #define GG82563_PMCR_DISABLE_PORT 0x0002 /* 1=Disable Port */ 3331 #define GG82563_PMCR_DISABLE_SERDES 0x0004 /* 1=Disable SERDES */ 3332 #define GG82563_PMCR_REVERSE_AUTO_NEG 0x0008 /* 1=Enable Reverse Auto-Negotiation */ 3333 #define GG82563_PMCR_DISABLE_1000_NON_D0 0x0010 /* 1=Disable 1000Mbps Auto-Neg in non D0 */ 3334 #define GG82563_PMCR_DISABLE_1000 0x0020 /* 1=Disable 1000Mbps Auto-Neg Always */ 3335 #define GG82563_PMCR_REVERSE_AUTO_NEG_D0A 0x0040 /* 1=Enable D0a Reverse Auto-Negotiation */ 3336 #define GG82563_PMCR_FORCE_POWER_STATE 0x0080 /* 1=Force Power State */ 3337 #define GG82563_PMCR_PROGRAMMED_POWER_STATE_MASK 0x0300 3338 #define GG82563_PMCR_PROGRAMMED_POWER_STATE_DR 0x0000 /* 00=Dr */ 3339 #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D0U 0x0100 /* 01=D0u */ 3340 #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D0A 0x0200 /* 10=D0a */ 3341 #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D3 0x0300 /* 11=D3 */ 3342 3343 /* In-Band Control Register (Page 194, Register 18) */ 3344 #define GG82563_ICR_DIS_PADDING 0x0010 /* Disable Padding Use */ 3345 3346 /* Bit definitions for valid PHY IDs. */ 3347 /* I = Integrated 3348 * E = External 3349 */ 3350 #define M88_VENDOR 0x0141 3351 #define M88E1000_E_PHY_ID 0x01410C50 3352 #define M88E1000_I_PHY_ID 0x01410C30 3353 #define M88E1011_I_PHY_ID 0x01410C20 3354 #define IGP01E1000_I_PHY_ID 0x02A80380 3355 #define M88E1000_12_PHY_ID M88E1000_E_PHY_ID 3356 #define M88E1000_14_PHY_ID M88E1000_E_PHY_ID 3357 #define M88E1011_I_REV_4 0x04 3358 #define M88E1111_I_PHY_ID 0x01410CC0 3359 #define M88E1112_E_PHY_ID 0x01410C90 3360 #define I347AT4_E_PHY_ID 0x01410DC0 3361 #define L1LXT971A_PHY_ID 0x001378E0 3362 #define GG82563_E_PHY_ID 0x01410CA0 3363 #define BME1000_E_PHY_ID 0x01410CB0 3364 #define BME1000_E_PHY_ID_R2 0x01410CB1 3365 #define M88E1543_E_PHY_ID 0x01410EA0 3366 #define I82577_E_PHY_ID 0x01540050 3367 #define I82578_E_PHY_ID 0x004DD040 3368 #define I82579_E_PHY_ID 0x01540090 3369 #define I217_E_PHY_ID 0x015400A0 3370 #define I82580_I_PHY_ID 0x015403A0 3371 #define I350_I_PHY_ID 0x015403B0 3372 #define I210_I_PHY_ID 0x01410C00 3373 #define IGP04E1000_E_PHY_ID 0x02A80391 3374 #define M88E1141_E_PHY_ID 0x01410CD0 3375 #define M88E1512_E_PHY_ID 0x01410DD0 3376 3377 /* Bits... 3378 * 15-5: page 3379 * 4-0: register offset 3380 */ 3381 #define PHY_PAGE_SHIFT 5 3382 #define PHY_REG(page, reg) \ 3383 (((page) << PHY_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS)) 3384 3385 #define IGP3_PHY_PORT_CTRL \ 3386 PHY_REG(769, 17) /* Port General Configuration */ 3387 #define IGP3_PHY_RATE_ADAPT_CTRL \ 3388 PHY_REG(769, 25) /* Rate Adapter Control Register */ 3389 3390 #define IGP3_KMRN_FIFO_CTRL_STATS \ 3391 PHY_REG(770, 16) /* KMRN FIFO's control/status register */ 3392 #define IGP3_KMRN_POWER_MNG_CTRL \ 3393 PHY_REG(770, 17) /* KMRN Power Management Control Register */ 3394 #define IGP3_KMRN_INBAND_CTRL \ 3395 PHY_REG(770, 18) /* KMRN Inband Control Register */ 3396 #define IGP3_KMRN_DIAG \ 3397 PHY_REG(770, 19) /* KMRN Diagnostic register */ 3398 #define IGP3_KMRN_DIAG_PCS_LOCK_LOSS 0x0002 /* RX PCS is not synced */ 3399 #define IGP3_KMRN_ACK_TIMEOUT \ 3400 PHY_REG(770, 20) /* KMRN Acknowledge Timeouts register */ 3401 3402 #define IGP3_VR_CTRL \ 3403 PHY_REG(776, 18) /* Voltage regulator control register */ 3404 #define IGP3_VR_CTRL_MODE_SHUT 0x0200 /* Enter powerdown, shutdown VRs */ 3405 #define IGP3_VR_CTRL_MODE_MASK 0x0300 /* Shutdown VR Mask */ 3406 3407 #define IGP3_CAPABILITY \ 3408 PHY_REG(776, 19) /* IGP3 Capability Register */ 3409 3410 /* Capabilities for SKU Control */ 3411 #define IGP3_CAP_INITIATE_TEAM 0x0001 /* Able to initiate a team */ 3412 #define IGP3_CAP_WFM 0x0002 /* Support WoL and PXE */ 3413 #define IGP3_CAP_ASF 0x0004 /* Support ASF */ 3414 #define IGP3_CAP_LPLU 0x0008 /* Support Low Power Link Up */ 3415 #define IGP3_CAP_DC_AUTO_SPEED 0x0010 /* Support AC/DC Auto Link Speed */ 3416 #define IGP3_CAP_SPD 0x0020 /* Support Smart Power Down */ 3417 #define IGP3_CAP_MULT_QUEUE 0x0040 /* Support 2 tx & 2 rx queues */ 3418 #define IGP3_CAP_RSS 0x0080 /* Support RSS */ 3419 #define IGP3_CAP_8021PQ 0x0100 /* Support 802.1Q & 802.1p */ 3420 #define IGP3_CAP_AMT_CB 0x0200 /* Support active manageability and circuit breaker */ 3421 3422 #define IGP3_PPC_JORDAN_EN 0x0001 3423 #define IGP3_PPC_JORDAN_GIGA_SPEED 0x0002 3424 3425 #define IGP3_KMRN_PMC_EE_IDLE_LINK_DIS 0x0001 3426 #define IGP3_KMRN_PMC_K0S_ENTRY_LATENCY_MASK 0x001E 3427 #define IGP3_KMRN_PMC_K0S_MODE1_EN_GIGA 0x0020 3428 #define IGP3_KMRN_PMC_K0S_MODE1_EN_100 0x0040 3429 3430 #define IGP3E1000_PHY_MISC_CTRL 0x1B /* Misc. Ctrl register */ 3431 #define IGP3_PHY_MISC_DUPLEX_MANUAL_SET 0x1000 /* Duplex Manual Set */ 3432 3433 #define IGP3_KMRN_EXT_CTRL PHY_REG(770, 18) 3434 #define IGP3_KMRN_EC_DIS_INBAND 0x0080 3435 3436 #define IGP03E1000_E_PHY_ID 0x02A80390 3437 #define IFE_E_PHY_ID 0x02A80330 /* 10/100 PHY */ 3438 #define IFE_PLUS_E_PHY_ID 0x02A80320 3439 #define IFE_C_E_PHY_ID 0x02A80310 3440 3441 #define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10 /* 100BaseTx Extended Status, Control and Address */ 3442 #define IFE_PHY_SPECIAL_CONTROL 0x11 /* 100BaseTx PHY special control register */ 3443 #define IFE_PHY_RCV_FALSE_CARRIER 0x13 /* 100BaseTx Receive False Carrier Counter */ 3444 #define IFE_PHY_RCV_DISCONNECT 0x14 /* 100BaseTx Receive Disconnet Counter */ 3445 #define IFE_PHY_RCV_ERROT_FRAME 0x15 /* 100BaseTx Receive Error Frame Counter */ 3446 #define IFE_PHY_RCV_SYMBOL_ERR 0x16 /* Receive Symbol Error Counter */ 3447 #define IFE_PHY_PREM_EOF_ERR 0x17 /* 100BaseTx Receive Premature End Of Frame Error Counter */ 3448 #define IFE_PHY_RCV_EOF_ERR 0x18 /* 10BaseT Receive End Of Frame Error Counter */ 3449 #define IFE_PHY_TX_JABBER_DETECT 0x19 /* 10BaseT Transmit Jabber Detect Counter */ 3450 #define IFE_PHY_EQUALIZER 0x1A /* PHY Equalizer Control and Status */ 3451 #define IFE_PHY_SPECIAL_CONTROL_LED 0x1B /* PHY special control and LED configuration */ 3452 #define IFE_PHY_MDIX_CONTROL 0x1C /* MDI/MDI-X Control register */ 3453 #define IFE_PHY_HWI_CONTROL 0x1D /* Hardware Integrity Control (HWI) */ 3454 3455 #define IFE_PESC_REDUCED_POWER_DOWN_DISABLE 0x2000 /* Defaut 1 = Disable auto reduced power down */ 3456 #define IFE_PESC_100BTX_POWER_DOWN 0x0400 /* Indicates the power state of 100BASE-TX */ 3457 #define IFE_PESC_10BTX_POWER_DOWN 0x0200 /* Indicates the power state of 10BASE-T */ 3458 #define IFE_PESC_POLARITY_REVERSED 0x0100 /* Indicates 10BASE-T polarity */ 3459 #define IFE_PESC_PHY_ADDR_MASK 0x007C /* Bit 6:2 for sampled PHY address */ 3460 #define IFE_PESC_SPEED 0x0002 /* Auto-negotiation speed result 1=100Mbs, 0=10Mbs */ 3461 #define IFE_PESC_DUPLEX 0x0001 /* Auto-negotiation duplex result 1=Full, 0=Half */ 3462 #define IFE_PESC_POLARITY_REVERSED_SHIFT 8 3463 3464 #define IFE_PSC_DISABLE_DYNAMIC_POWER_DOWN 0x0100 /* 1 = Dyanmic Power Down disabled */ 3465 #define IFE_PSC_FORCE_POLARITY 0x0020 /* 1=Reversed Polarity, 0=Normal */ 3466 #define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010 /* 1=Auto Polarity Disabled, 0=Enabled */ 3467 #define IFE_PSC_JABBER_FUNC_DISABLE 0x0001 /* 1=Jabber Disabled, 0=Normal Jabber Operation */ 3468 #define IFE_PSC_FORCE_POLARITY_SHIFT 5 3469 #define IFE_PSC_AUTO_POLARITY_DISABLE_SHIFT 4 3470 3471 #define IFE_PMC_AUTO_MDIX 0x0080 /* 1=enable MDI/MDI-X feature, default 0=disabled */ 3472 #define IFE_PMC_FORCE_MDIX 0x0040 /* 1=force MDIX-X, 0=force MDI */ 3473 #define IFE_PMC_MDIX_STATUS 0x0020 /* 1=MDI-X, 0=MDI */ 3474 #define IFE_PMC_AUTO_MDIX_COMPLETE 0x0010 /* Resolution algorthm is completed */ 3475 #define IFE_PMC_MDIX_MODE_SHIFT 6 3476 #define IFE_PHC_MDIX_RESET_ALL_MASK 0x0000 /* Disable auto MDI-X */ 3477 3478 #define IFE_PHC_HWI_ENABLE 0x8000 /* Enable the HWI feature */ 3479 #define IFE_PHC_ABILITY_CHECK 0x4000 /* 1= Test Passed, 0=failed */ 3480 #define IFE_PHC_TEST_EXEC 0x2000 /* PHY launch test pulses on the wire */ 3481 #define IFE_PHC_HIGHZ 0x0200 /* 1 = Open Circuit */ 3482 #define IFE_PHC_LOWZ 0x0400 /* 1 = Short Circuit */ 3483 #define IFE_PHC_LOW_HIGH_Z_MASK 0x0600 /* Mask for indication type of problem on the line */ 3484 #define IFE_PHC_DISTANCE_MASK 0x01FF /* Mask for distance to the cable problem, in 80cm granularity */ 3485 #define IFE_PHC_RESET_ALL_MASK 0x0000 /* Disable HWI */ 3486 #define IFE_PSCL_PROBE_MODE 0x0020 /* LED Probe mode */ 3487 #define IFE_PSCL_PROBE_LEDS_OFF 0x0006 /* Force LEDs 0 and 2 off */ 3488 #define IFE_PSCL_PROBE_LEDS_ON 0x0007 /* Force LEDs 0 and 2 on */ 3489 3490 #define ICH_FLASH_COMMAND_TIMEOUT 5000 /* 5000 uSecs - adjusted */ 3491 #define ICH_FLASH_ERASE_TIMEOUT 3000000 /* Up to 3 seconds - worst case */ 3492 #define ICH_FLASH_CYCLE_REPEAT_COUNT 10 /* 10 cycles */ 3493 #define ICH_FLASH_SEG_SIZE_256 256 3494 #define ICH_FLASH_SEG_SIZE_4K 4096 3495 #define ICH_FLASH_SEG_SIZE_8K 8192 3496 #define ICH_FLASH_SEG_SIZE_64K 65536 3497 3498 #define ICH_CYCLE_READ 0x0 3499 #define ICH_CYCLE_RESERVED 0x1 3500 #define ICH_CYCLE_WRITE 0x2 3501 #define ICH_CYCLE_ERASE 0x3 3502 3503 #define ICH_FLASH_GFPREG 0x0000 3504 #define ICH_FLASH_HSFSTS 0x0004 3505 #define ICH_FLASH_HSFCTL 0x0006 3506 #define ICH_FLASH_FADDR 0x0008 3507 #define ICH_FLASH_FDATA0 0x0010 3508 #define ICH_FLASH_FRACC 0x0050 3509 #define ICH_FLASH_FREG0 0x0054 3510 #define ICH_FLASH_FREG1 0x0058 3511 #define ICH_FLASH_FREG2 0x005C 3512 #define ICH_FLASH_FREG3 0x0060 3513 #define ICH_FLASH_FPR0 0x0074 3514 #define ICH_FLASH_FPR1 0x0078 3515 #define ICH_FLASH_SSFSTS 0x0090 3516 #define ICH_FLASH_SSFCTL 0x0092 3517 #define ICH_FLASH_PREOP 0x0094 3518 #define ICH_FLASH_OPTYPE 0x0096 3519 #define ICH_FLASH_OPMENU 0x0098 3520 3521 #define ICH_FLASH_REG_MAPSIZE 0x00A0 3522 #define ICH_FLASH_SECTOR_SIZE 4096 3523 #define ICH_GFPREG_BASE_MASK 0x1FFF 3524 #define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF 3525 #define ICH_FLASH_SECT_ADDR_SHIFT 12 3526 3527 /* ICH8 GbE Flash Hardware Sequencing Flash Status Register bit breakdown */ 3528 /* Offset 04h HSFSTS */ 3529 union ich8_hws_flash_status { 3530 struct ich8_hsfsts { 3531 uint16_t flcdone :1; /* bit 0 Flash Cycle Done */ 3532 uint16_t flcerr :1; /* bit 1 Flash Cycle Error */ 3533 uint16_t dael :1; /* bit 2 Direct Access error Log */ 3534 uint16_t berasesz :2; /* bit 4:3 Block/Sector Erase Size */ 3535 uint16_t flcinprog :1; /* bit 5 flash SPI cycle in Progress */ 3536 uint16_t reserved1 :2; /* bit 13:6 Reserved */ 3537 uint16_t reserved2 :6; /* bit 13:6 Reserved */ 3538 uint16_t fldesvalid :1; /* bit 14 Flash Descriptor Valid */ 3539 uint16_t flockdn :1; /* bit 15 Flash Configuration Lock-Down */ 3540 } hsf_status; 3541 uint16_t regval; 3542 }; 3543 3544 /* ICH8 GbE Flash Hardware Sequencing Flash control Register bit breakdown */ 3545 /* Offset 06h FLCTL */ 3546 union ich8_hws_flash_ctrl { 3547 struct ich8_hsflctl { 3548 uint16_t flcgo :1; /* 0 Flash Cycle Go */ 3549 uint16_t flcycle :2; /* 2:1 Flash Cycle */ 3550 uint16_t reserved :5; /* 7:3 Reserved */ 3551 uint16_t fldbcount :2; /* 9:8 Flash Data Byte Count */ 3552 uint16_t flockdn :6; /* 15:10 Reserved */ 3553 } hsf_ctrl; 3554 uint16_t regval; 3555 }; 3556 3557 /* ICH8 Flash Region Access Permissions */ 3558 union ich8_hws_flash_regacc { 3559 struct ich8_flracc { 3560 uint32_t grra :8; /* 0:7 GbE region Read Access */ 3561 uint32_t grwa :8; /* 8:15 GbE region Write Access */ 3562 uint32_t gmrag :8; /* 23:16 GbE Master Read Access Grant */ 3563 uint32_t gmwag :8; /* 31:24 GbE Master Write Access Grant */ 3564 } hsf_flregacc; 3565 uint16_t regval; 3566 }; 3567 3568 /* Miscellaneous PHY bit definitions. */ 3569 #define PHY_PREAMBLE 0xFFFFFFFF 3570 #define PHY_SOF 0x01 3571 #define PHY_OP_READ 0x02 3572 #define PHY_OP_WRITE 0x01 3573 #define PHY_TURNAROUND 0x02 3574 #define PHY_PREAMBLE_SIZE 32 3575 #define MII_CR_SPEED_1000 0x0040 3576 #define MII_CR_SPEED_100 0x2000 3577 #define MII_CR_SPEED_10 0x0000 3578 #define E1000_PHY_ADDRESS 0x01 3579 #define PHY_AUTO_NEG_TIME 45 /* 4.5 Seconds */ 3580 #define PHY_FORCE_TIME 20 /* 2.0 Seconds */ 3581 #define PHY_REVISION_MASK 0xFFFFFFF0 3582 #define DEVICE_SPEED_MASK 0x00000300 /* Device Ctrl Reg Speed Mask */ 3583 #define REG4_SPEED_MASK 0x01E0 3584 #define REG9_SPEED_MASK 0x0300 3585 #define ADVERTISE_10_HALF 0x0001 3586 #define ADVERTISE_10_FULL 0x0002 3587 #define ADVERTISE_100_HALF 0x0004 3588 #define ADVERTISE_100_FULL 0x0008 3589 #define ADVERTISE_1000_HALF 0x0010 3590 #define ADVERTISE_1000_FULL 0x0020 3591 #define AUTONEG_ADVERTISE_SPEED_DEFAULT 0x002F /* Everything but 1000-Half */ 3592 #define AUTONEG_ADVERTISE_10_100_ALL 0x000F /* All 10/100 speeds*/ 3593 #define AUTONEG_ADVERTISE_10_ALL 0x0003 /* 10Mbps Full & Half speeds*/ 3594 3595 /* ICP PCI Dev ID xxxx macros to calculate word offsets for IA, IPv4 and IPv6 */ 3596 #define EEPROM_MGMT_CONTROL_ICP_xxxx(device_num) (((device_num) + 1) << 4) 3597 #define EEPROM_INIT_CONTROL3_ICP_xxxx(device_num) ((((device_num) + 1) << 4) + 1) 3598 #define EEPROM_IA_START_ICP_xxxx(device_num) ((((device_num) + 1) << 4) + 2) 3599 #define EEPROM_IPV4_START_ICP_xxxx(device_num) ((((device_num) + 1) << 4) + 5) 3600 #define EEPROM_IPV6_START_ICP_xxxx(device_num) ((((device_num) + 1) << 4) + 7) 3601 #define EEPROM_CHECKSUM_REG_ICP_xxxx EEPROM_CHECKSUM_REG 3602 #define PCI_CAP_ID_ST 0x09 3603 #define PCI_ST_SMIA_OFFSET 0x04 3604 3605 #define E1000_IMC1 0x008D8 /* Interrupt Mask Clear 1 - RW */ 3606 #define E1000_IMC2 0x008F8 /* Interrupt Mask Clear 2 - RW */ 3607 #define E1000_82542_IMC1 E1000_IMC1 3608 #define E1000_82542_IMC2 E1000_IMC2 3609 3610 #define E1000_NVM_K1_CONFIG 0x1B /* NVM K1 Config Word */ 3611 #define E1000_NVM_K1_ENABLE 0x1 /* NVM Enable K1 bit */ 3612 3613 #define E1000_KMRNCTRLSTA_OFFSET 0x001F0000 3614 #define E1000_KMRNCTRLSTA_OFFSET_SHIFT 16 3615 #define E1000_KMRNCTRLSTA_REN 0x00200000 3616 #define E1000_KMRNCTRLSTA_DIAG_OFFSET 0x3 /* Diagnostic */ 3617 #define E1000_KMRNCTRLSTA_TIMEOUTS 0x4 /* Timeouts */ 3618 #define E1000_KMRNCTRLSTA_INBAND_PARAM 0x9 /* InBand Parameters */ 3619 #define E1000_KMRNCTRLSTA_DIAG_NELPBK 0x1000 /* Loopback mode */ 3620 #define E1000_KMRNCTRLSTA_K1_CONFIG 0x7 3621 #define E1000_KMRNCTRLSTA_K1_ENABLE 0x0002 3622 3623 3624 /* Extended Configuration Control and Size */ 3625 #define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020 3626 #define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001 3627 #define E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE 0x00000008 3628 #define E1000_EXTCNF_CTRL_SWFLAG 0x00000020 3629 #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK 0x00FF0000 3630 #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT 16 3631 #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK 0x0FFF0000 3632 #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT 16 3633 3634 /* SMBus Control Phy Register */ 3635 #define CV_SMB_CTRL PHY_REG(769, 23) 3636 #define CV_SMB_CTRL_FORCE_SMBUS 0x0001 3637 3638 /* I218 Ultra Low Power Configuration 1 Register */ 3639 #define I218_ULP_CONFIG1 PHY_REG(779, 16) 3640 #define I218_ULP_CONFIG1_START 0x0001 /* Start auto ULP config */ 3641 #define I218_ULP_CONFIG1_IND 0x0004 /* Pwr up from ULP indication */ 3642 #define I218_ULP_CONFIG1_STICKY_ULP 0x0010 /* Set sticky ULP mode */ 3643 #define I218_ULP_CONFIG1_INBAND_EXIT 0x0020 /* Inband on ULP exit */ 3644 #define I218_ULP_CONFIG1_WOL_HOST 0x0040 /* WoL Host on ULP exit */ 3645 #define I218_ULP_CONFIG1_RESET_TO_SMBUS 0x0100 /* Reset to SMBus mode */ 3646 /* enable ULP even if when phy powered down via lanphypc */ 3647 #define I218_ULP_CONFIG1_EN_ULP_LANPHYPC 0x0400 3648 /* disable clear of sticky ULP on PERST */ 3649 #define I218_ULP_CONFIG1_DIS_CLR_STICKY_ON_PERST 0x0800 3650 #define I218_ULP_CONFIG1_DISABLE_SMB_PERST 0x1000 /* Disable on PERST# */ 3651 3652 /* Hanksville definitions */ 3653 #define HV_INTC_FC_PAGE_START 768 3654 3655 #define HV_SCC_UPPER PHY_REG(778, 16) /* Single Collision Count */ 3656 #define HV_SCC_LOWER PHY_REG(778, 17) 3657 #define HV_ECOL_UPPER PHY_REG(778, 18) /* Excessive Collision Count */ 3658 #define HV_ECOL_LOWER PHY_REG(778, 19) 3659 #define HV_MCC_UPPER PHY_REG(778, 20) /* Multiple Collision Count */ 3660 #define HV_MCC_LOWER PHY_REG(778, 21) 3661 #define HV_LATECOL_UPPER PHY_REG(778, 23) /* Late Collision Count */ 3662 #define HV_LATECOL_LOWER PHY_REG(778, 24) 3663 #define HV_COLC_UPPER PHY_REG(778, 25) /* Collision Count */ 3664 #define HV_COLC_LOWER PHY_REG(778, 26) 3665 #define HV_DC_UPPER PHY_REG(778, 27) /* Defer Count */ 3666 #define HV_DC_LOWER PHY_REG(778, 28) 3667 #define HV_TNCRS_UPPER PHY_REG(778, 29) /* Transmit with no CRS */ 3668 #define HV_TNCRS_LOWER PHY_REG(778, 30) 3669 3670 /* OEM Bits Phy Register */ 3671 #define HV_OEM_BITS PHY_REG(768, 25) 3672 #define HV_OEM_BITS_LPLU 0x0004 /* Low Power Link Up */ 3673 #define HV_OEM_BITS_GBE_DIS 0x0040 /* Gigabit Disable */ 3674 #define HV_OEM_BITS_RESTART_AN 0x0400 /* Restart Auto-negotiation */ 3675 3676 #define HV_MUX_DATA_CTRL PHY_REG(776, 16) 3677 #define HV_MUX_DATA_CTRL_GEN_TO_MAC 0x0400 3678 #define HV_MUX_DATA_CTRL_FORCE_SPEED 0x0004 3679 3680 #define HV_KMRN_MODE_CTRL PHY_REG(769, 16) 3681 #define HV_KMRN_MDIO_SLOW 0x0400 3682 3683 /* PHY Power Management Control */ 3684 #define HV_PM_CTRL PHY_REG(770, 17) 3685 #define HV_PM_CTRL_K1_CLK_REQ 0x200 3686 #define HV_PM_CTRL_K1_ENABLE 0x4000 3687 3688 /* I217 definitions */ 3689 #define I2_DFT_CTRL PHY_REG(769, 20) 3690 #define I2_SMBUS_CTRL PHY_REG(769, 23) 3691 #define I2_MODE_CTRL HV_KMRN_MODE_CTRL 3692 #define I2_PCIE_POWER_CTRL IGP3_KMRN_POWER_MNG_CTRL 3693 3694 /* FEXTNVM registers */ 3695 #define E1000_FEXTNVM7 0xe4UL 3696 #define E1000_FEXTNVM7_SIDE_CLK_UNGATE 0x04UL 3697 #define E1000_FEXTNVM7_DISABLE_SMB_PERST 0x00000020 3698 #define E1000_FEXTNVM9 0x5bb4UL 3699 #define E1000_FEXTNVM9_IOSFSB_CLKGATE_DIS 0x0800UL 3700 #define E1000_FEXTNVM9_IOSFSB_CLKREQ_DIS 0x1000UL 3701 #define E1000_FEXTNVM11 0x05bbc 3702 #define E1000_FEXTNVM11_DISABLE_MULR_FIX 0x00002000 3703 3704 /* BM/HV Specific Registers */ 3705 #define BM_PORT_CTRL_PAGE 769 3706 #define BM_PCIE_PAGE 770 3707 #define BM_WUC_PAGE 800 3708 #define BM_WUC_ADDRESS_OPCODE 0x11 3709 #define BM_WUC_DATA_OPCODE 0x12 3710 #define BM_WUC_ENABLE_PAGE BM_PORT_CTRL_PAGE 3711 #define BM_WUC_ENABLE_REG 17 3712 #define BM_WUC_ENABLE_BIT (1 << 2) 3713 #define BM_WUC_HOST_WU_BIT (1 << 4) 3714 3715 /* BM PHY Copper Specific Status */ 3716 #define BM_CS_STATUS 17 3717 #define BM_CS_STATUS_ENERGY_DETECT 0x0010 /* Energy Detect Status */ 3718 #define BM_CS_STATUS_LINK_UP 0x0400 3719 #define BM_CS_STATUS_RESOLVED 0x0800 3720 #define BM_CS_STATUS_SPEED_MASK 0xC000 3721 #define BM_CS_STATUS_SPEED_1000 0x8000 3722 3723 /* 82577 Mobile Phy Status Register */ 3724 #define HV_M_STATUS 26 3725 #define HV_M_STATUS_AUTONEG_COMPLETE 0x1000 3726 #define HV_M_STATUS_SPEED_MASK 0x0300 3727 #define HV_M_STATUS_SPEED_1000 0x0200 3728 #define HV_M_STATUS_LINK_UP 0x0040 3729 3730 /* Inband Control */ 3731 #define I217_INBAND_CTRL PHY_REG(770, 18) 3732 #define I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_MASK 0x3F00 3733 #define I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT 8 3734 3735 /* PHY Low Power Idle Control */ 3736 #define I82579_LPI_CTRL PHY_REG(772, 20) 3737 #define I82579_LPI_CTRL_ENABLE_MASK 0x6000 3738 #define I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT 0x80 3739 3740 /* EMI Registers */ 3741 #define I82579_EMI_ADDR 0x10 3742 #define I82579_EMI_DATA 0x11 3743 #define I82579_LPI_UPDATE_TIMER 0x4805 /* in 40ns units + 40 ns base value */ 3744 #define I82579_MSE_THRESHOLD 0x084F /* Mean Square Error Threshold */ 3745 #define I82579_MSE_LINK_DOWN 0x2411 /* MSE count before dropping link */ 3746 3747 /* INVM Registers for i210 */ 3748 #define E1000_INVM_DATA_REG(reg) (0x12120 + 4*(reg)) 3749 #define INVM_SIZE 64 /* Number of INVM Data Registers */ 3750 3751 /* NVM offset defaults for i211 */ 3752 #define NVM_INIT_CTRL_2_DEFAULT_I211 0x7243 3753 #define NVM_INIT_CTRL_4_DEFAULT_I211 0x00C1 3754 #define NVM_LED_1_CFG_DEFAULT_I211 0x0184 3755 #define NVM_LED_0_2_CFG_DEFAULT_I211 0x200C 3756 #define NVM_RESERVED_WORD 0xFFFF 3757 3758 #define INVM_DWORD_TO_RECORD_TYPE(dword) ((dword) & 0x7) 3759 #define INVM_DWORD_TO_WORD_ADDRESS(dword) (((dword) & 0x0000FE00) >> 9) 3760 #define INVM_DWORD_TO_WORD_DATA(dword) (((dword) & 0xFFFF0000) >> 16) 3761 3762 #define INVM_UNINITIALIZED_STRUCTURE 0x0 3763 #define INVM_WORD_AUTOLOAD_STRUCTURE 0x1 3764 #define INVM_CSR_AUTOLOAD_STRUCTURE 0x2 3765 #define INVM_PHY_REGISTER_AUTOLOAD_STRUCTURE 0x3 3766 #define INVM_RSA_KEY_SHA256_STRUCTURE 0x4 3767 #define INVM_INVALIDATED_STRUCTURE 0x5 3768 3769 #define INVM_RSA_KEY_SHA256_DATA_SIZE_IN_DWORDS 8 3770 #define INVM_CSR_AUTOLOAD_DATA_SIZE_IN_DWORDS 1 3771 3772 #define PHY_UPPER_SHIFT 21 3773 #define BM_PHY_REG(page, reg) \ 3774 (((reg) & MAX_PHY_REG_ADDRESS) |\ 3775 (((page) & 0xFFFF) << PHY_PAGE_SHIFT) |\ 3776 (((reg) & ~MAX_PHY_REG_ADDRESS) << (PHY_UPPER_SHIFT - PHY_PAGE_SHIFT))) 3777 #define BM_PHY_REG_PAGE(offset) \ 3778 ((uint16_t)(((offset) >> PHY_PAGE_SHIFT) & 0xFFFF)) 3779 #define BM_PHY_REG_NUM(offset) \ 3780 ((uint16_t)(((offset) & MAX_PHY_REG_ADDRESS) |\ 3781 (((offset) >> (PHY_UPPER_SHIFT - PHY_PAGE_SHIFT)) &\ 3782 ~MAX_PHY_REG_ADDRESS))) 3783 3784 #endif /* _EM_HW_H_ */ 3785