1*820e06f1Skettenis /* $OpenBSD: sdmmcreg.h,v 1.11 2016/05/05 11:01:08 kettenis Exp $ */ 2aae4fe77Suwe 3aae4fe77Suwe /* 4aae4fe77Suwe * Copyright (c) 2006 Uwe Stuehler <uwe@openbsd.org> 5aae4fe77Suwe * 6aae4fe77Suwe * Permission to use, copy, modify, and distribute this software for any 7aae4fe77Suwe * purpose with or without fee is hereby granted, provided that the above 8aae4fe77Suwe * copyright notice and this permission notice appear in all copies. 9aae4fe77Suwe * 10aae4fe77Suwe * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 11aae4fe77Suwe * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 12aae4fe77Suwe * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 13aae4fe77Suwe * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 14aae4fe77Suwe * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 15aae4fe77Suwe * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 16aae4fe77Suwe * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 17aae4fe77Suwe */ 18aae4fe77Suwe 19aae4fe77Suwe #ifndef _SDMMCREG_H_ 20aae4fe77Suwe #define _SDMMCREG_H_ 21aae4fe77Suwe 22aae4fe77Suwe /* MMC commands */ /* response type */ 23aae4fe77Suwe #define MMC_GO_IDLE_STATE 0 /* R0 */ 24aae4fe77Suwe #define MMC_SEND_OP_COND 1 /* R3 */ 25aae4fe77Suwe #define MMC_ALL_SEND_CID 2 /* R2 */ 26aae4fe77Suwe #define MMC_SET_RELATIVE_ADDR 3 /* R1 */ 2724518680Srapha #define MMC_SWITCH 6 /* R1B */ 28aae4fe77Suwe #define MMC_SELECT_CARD 7 /* R1 */ 2924518680Srapha #define MMC_SEND_EXT_CSD 8 /* R1 */ 30aae4fe77Suwe #define MMC_SEND_CSD 9 /* R2 */ 31f8671498Suwe #define MMC_STOP_TRANSMISSION 12 /* R1B */ 32aae4fe77Suwe #define MMC_SEND_STATUS 13 /* R1 */ 33aae4fe77Suwe #define MMC_SET_BLOCKLEN 16 /* R1 */ 34aae4fe77Suwe #define MMC_READ_BLOCK_SINGLE 17 /* R1 */ 35aae4fe77Suwe #define MMC_READ_BLOCK_MULTIPLE 18 /* R1 */ 36aae4fe77Suwe #define MMC_SET_BLOCK_COUNT 23 /* R1 */ 37aae4fe77Suwe #define MMC_WRITE_BLOCK_SINGLE 24 /* R1 */ 38aae4fe77Suwe #define MMC_WRITE_BLOCK_MULTIPLE 25 /* R1 */ 39aae4fe77Suwe #define MMC_APP_CMD 55 /* R1 */ 40aae4fe77Suwe 41aae4fe77Suwe /* SD commands */ /* response type */ 42aae4fe77Suwe #define SD_SEND_RELATIVE_ADDR 3 /* R6 */ 439ca7c972Skettenis #define SD_SEND_SWITCH_FUNC 6 /* R1 */ 448323add6Sjsg #define SD_SEND_IF_COND 8 /* R7 */ 45aae4fe77Suwe 46aae4fe77Suwe /* SD application commands */ /* response type */ 47aae4fe77Suwe #define SD_APP_SET_BUS_WIDTH 6 /* R1 */ 48aae4fe77Suwe #define SD_APP_OP_COND 41 /* R3 */ 49b140af5cSkettenis #define SD_APP_SEND_SCR 51 /* R1 */ 50aae4fe77Suwe 51aae4fe77Suwe /* OCR bits */ 52aae4fe77Suwe #define MMC_OCR_MEM_READY (1<<31) /* memory power-up status bit */ 53b5e8270eSjsg #define MMC_OCR_ACCESS_MODE_MASK 0x60000000 /* bits 30:29 */ 54b5e8270eSjsg #define MMC_OCR_SECTOR_MODE (1<<30) 55b5e8270eSjsg #define MMC_OCR_BYTE_MODE (1<<29) 56aae4fe77Suwe #define MMC_OCR_3_5V_3_6V (1<<23) 57aae4fe77Suwe #define MMC_OCR_3_4V_3_5V (1<<22) 58aae4fe77Suwe #define MMC_OCR_3_3V_3_4V (1<<21) 59aae4fe77Suwe #define MMC_OCR_3_2V_3_3V (1<<20) 60aae4fe77Suwe #define MMC_OCR_3_1V_3_2V (1<<19) 61aae4fe77Suwe #define MMC_OCR_3_0V_3_1V (1<<18) 62aae4fe77Suwe #define MMC_OCR_2_9V_3_0V (1<<17) 63aae4fe77Suwe #define MMC_OCR_2_8V_2_9V (1<<16) 64aae4fe77Suwe #define MMC_OCR_2_7V_2_8V (1<<15) 65aae4fe77Suwe #define MMC_OCR_2_6V_2_7V (1<<14) 66aae4fe77Suwe #define MMC_OCR_2_5V_2_6V (1<<13) 67aae4fe77Suwe #define MMC_OCR_2_4V_2_5V (1<<12) 68aae4fe77Suwe #define MMC_OCR_2_3V_2_4V (1<<11) 69aae4fe77Suwe #define MMC_OCR_2_2V_2_3V (1<<10) 70aae4fe77Suwe #define MMC_OCR_2_1V_2_2V (1<<9) 71aae4fe77Suwe #define MMC_OCR_2_0V_2_1V (1<<8) 72b676d50fSkettenis #define MMC_OCR_1_65V_1_95V (1<<7) 73aae4fe77Suwe 748323add6Sjsg #define SD_OCR_SDHC_CAP (1<<30) 758323add6Sjsg #define SD_OCR_VOL_MASK 0xFF8000 /* bits 23:15 */ 768323add6Sjsg 77aae4fe77Suwe /* R1 response type bits */ 78aae4fe77Suwe #define MMC_R1_READY_FOR_DATA (1<<8) /* ready for next transfer */ 79aae4fe77Suwe #define MMC_R1_APP_CMD (1<<5) /* app. commands supported */ 80aae4fe77Suwe 81cfd1c195Suwe /* 48-bit response decoding (32 bits w/o CRC) */ 82cfd1c195Suwe #define MMC_R1(resp) ((resp)[0]) 83cfd1c195Suwe #define MMC_R3(resp) ((resp)[0]) 84cfd1c195Suwe #define SD_R6(resp) ((resp)[0]) 85cfd1c195Suwe 86aae4fe77Suwe /* RCA argument and response */ 87aae4fe77Suwe #define MMC_ARG_RCA(rca) ((rca) << 16) 88cfd1c195Suwe #define SD_R6_RCA(resp) (SD_R6((resp)) >> 16) 89aae4fe77Suwe 90aae4fe77Suwe /* bus width argument */ 91aae4fe77Suwe #define SD_ARG_BUS_WIDTH_1 0 92aae4fe77Suwe #define SD_ARG_BUS_WIDTH_4 2 93aae4fe77Suwe 9424518680Srapha /* EXT_CSD fields */ 9524518680Srapha #define EXT_CSD_BUS_WIDTH 183 /* WO */ 9624518680Srapha #define EXT_CSD_HS_TIMING 185 /* R/W */ 9724518680Srapha #define EXT_CSD_REV 192 /* RO */ 9824518680Srapha #define EXT_CSD_STRUCTURE 194 /* RO */ 9924518680Srapha #define EXT_CSD_CARD_TYPE 196 /* RO */ 1002fab4ff8Srapha #define EXT_CSD_SEC_COUNT 212 /* RO */ 10124518680Srapha 10224518680Srapha /* EXT_CSD field definitions */ 10324518680Srapha #define EXT_CSD_CMD_SET_NORMAL (1U << 0) 10424518680Srapha #define EXT_CSD_CMD_SET_SECURE (1U << 1) 10524518680Srapha #define EXT_CSD_CMD_SET_CPSECURE (1U << 2) 10624518680Srapha 107*820e06f1Skettenis /* EXT_CSD_HS_TIMING */ 108*820e06f1Skettenis #define EXT_CSD_HS_TIMING_BC 0 109*820e06f1Skettenis #define EXT_CSD_HS_TIMING_HS 1 110*820e06f1Skettenis #define EXT_CSD_HS_TIMING_HS200 2 111*820e06f1Skettenis #define EXT_CSD_HS_TIMING_HS400 3 112*820e06f1Skettenis 11324518680Srapha /* EXT_CSD_BUS_WIDTH */ 11424518680Srapha #define EXT_CSD_BUS_WIDTH_1 0 11524518680Srapha #define EXT_CSD_BUS_WIDTH_4 1 11624518680Srapha #define EXT_CSD_BUS_WIDTH_8 2 117*820e06f1Skettenis #define EXT_CSD_BUS_WIDTH_4_DDR 5 118*820e06f1Skettenis #define EXT_CSD_BUS_WIDTH_8_DDR 6 11924518680Srapha 12024518680Srapha /* EXT_CSD_CARD_TYPE */ 12124518680Srapha /* The only currently valid values for this field are 0x01, 0x03, 0x07, 12224518680Srapha * 0x0B and 0x0F. */ 12324518680Srapha #define EXT_CSD_CARD_TYPE_F_26M (1 << 0) 12424518680Srapha #define EXT_CSD_CARD_TYPE_F_52M (1 << 1) 12524518680Srapha #define EXT_CSD_CARD_TYPE_F_52M_1_8V (1 << 2) 12624518680Srapha #define EXT_CSD_CARD_TYPE_F_52M_1_2V (1 << 3) 12724518680Srapha #define EXT_CSD_CARD_TYPE_26M 0x01 12824518680Srapha #define EXT_CSD_CARD_TYPE_52M 0x03 12924518680Srapha #define EXT_CSD_CARD_TYPE_52M_V18 0x07 13024518680Srapha #define EXT_CSD_CARD_TYPE_52M_V12 0x0b 13124518680Srapha #define EXT_CSD_CARD_TYPE_52M_V12_18 0x0f 13224518680Srapha 13324518680Srapha /* MMC_SWITCH access mode */ 13424518680Srapha #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */ 13524518680Srapha #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in value */ 13624518680Srapha #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in value */ 13724518680Srapha #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target to value */ 13824518680Srapha 139aae4fe77Suwe /* MMC R2 response (CSD) */ 140aae4fe77Suwe #define MMC_CSD_CSDVER(resp) MMC_RSP_BITS((resp), 126, 2) 141aae4fe77Suwe #define MMC_CSD_CSDVER_1_0 1 142aae4fe77Suwe #define MMC_CSD_CSDVER_2_0 2 14324518680Srapha #define MMC_CSD_CSDVER_EXT_CSD 3 144aae4fe77Suwe #define MMC_CSD_MMCVER(resp) MMC_RSP_BITS((resp), 122, 4) 145aae4fe77Suwe #define MMC_CSD_MMCVER_1_0 0 /* MMC 1.0 - 1.2 */ 146aae4fe77Suwe #define MMC_CSD_MMCVER_1_4 1 /* MMC 1.4 */ 147aae4fe77Suwe #define MMC_CSD_MMCVER_2_0 2 /* MMC 2.0 - 2.2 */ 148aae4fe77Suwe #define MMC_CSD_MMCVER_3_1 3 /* MMC 3.1 - 3.3 */ 149aae4fe77Suwe #define MMC_CSD_MMCVER_4_0 4 /* MMC 4 */ 150aae4fe77Suwe #define MMC_CSD_READ_BL_LEN(resp) MMC_RSP_BITS((resp), 80, 4) 151aae4fe77Suwe #define MMC_CSD_C_SIZE(resp) MMC_RSP_BITS((resp), 62, 12) 152aae4fe77Suwe #define MMC_CSD_CAPACITY(resp) ((MMC_CSD_C_SIZE((resp))+1) << \ 153aae4fe77Suwe (MMC_CSD_C_SIZE_MULT((resp))+2)) 154aae4fe77Suwe #define MMC_CSD_C_SIZE_MULT(resp) MMC_RSP_BITS((resp), 47, 3) 155aae4fe77Suwe 156aae4fe77Suwe /* MMC v1 R2 response (CID) */ 157aae4fe77Suwe #define MMC_CID_MID_V1(resp) MMC_RSP_BITS((resp), 104, 24) 158aae4fe77Suwe #define MMC_CID_PNM_V1_CPY(resp, pnm) \ 159aae4fe77Suwe do { \ 160aae4fe77Suwe (pnm)[0] = MMC_RSP_BITS((resp), 96, 8); \ 161aae4fe77Suwe (pnm)[1] = MMC_RSP_BITS((resp), 88, 8); \ 162aae4fe77Suwe (pnm)[2] = MMC_RSP_BITS((resp), 80, 8); \ 163aae4fe77Suwe (pnm)[3] = MMC_RSP_BITS((resp), 72, 8); \ 164aae4fe77Suwe (pnm)[4] = MMC_RSP_BITS((resp), 64, 8); \ 165aae4fe77Suwe (pnm)[5] = MMC_RSP_BITS((resp), 56, 8); \ 166aae4fe77Suwe (pnm)[6] = MMC_RSP_BITS((resp), 48, 8); \ 167aae4fe77Suwe (pnm)[7] = '\0'; \ 168aae4fe77Suwe } while (0) 169aae4fe77Suwe #define MMC_CID_REV_V1(resp) MMC_RSP_BITS((resp), 40, 8) 170aae4fe77Suwe #define MMC_CID_PSN_V1(resp) MMC_RSP_BITS((resp), 16, 24) 171aae4fe77Suwe #define MMC_CID_MDT_V1(resp) MMC_RSP_BITS((resp), 8, 8) 172aae4fe77Suwe 173aae4fe77Suwe /* MMC v2 R2 response (CID) */ 174aae4fe77Suwe #define MMC_CID_MID_V2(resp) MMC_RSP_BITS((resp), 120, 8) 175aae4fe77Suwe #define MMC_CID_OID_V2(resp) MMC_RSP_BITS((resp), 104, 16) 176aae4fe77Suwe #define MMC_CID_PNM_V2_CPY(resp, pnm) \ 177aae4fe77Suwe do { \ 178aae4fe77Suwe (pnm)[0] = MMC_RSP_BITS((resp), 96, 8); \ 179aae4fe77Suwe (pnm)[1] = MMC_RSP_BITS((resp), 88, 8); \ 180aae4fe77Suwe (pnm)[2] = MMC_RSP_BITS((resp), 80, 8); \ 181aae4fe77Suwe (pnm)[3] = MMC_RSP_BITS((resp), 72, 8); \ 182aae4fe77Suwe (pnm)[4] = MMC_RSP_BITS((resp), 64, 8); \ 183aae4fe77Suwe (pnm)[5] = MMC_RSP_BITS((resp), 56, 8); \ 184aae4fe77Suwe (pnm)[6] = '\0'; \ 185aae4fe77Suwe } while (0) 186aae4fe77Suwe #define MMC_CID_PSN_V2(resp) MMC_RSP_BITS((resp), 16, 32) 187aae4fe77Suwe 188aae4fe77Suwe /* SD R2 response (CSD) */ 189aae4fe77Suwe #define SD_CSD_CSDVER(resp) MMC_RSP_BITS((resp), 126, 2) 190aae4fe77Suwe #define SD_CSD_CSDVER_1_0 0 1918323add6Sjsg #define SD_CSD_CSDVER_2_0 1 192aae4fe77Suwe #define SD_CSD_TAAC(resp) MMC_RSP_BITS((resp), 112, 8) 193aae4fe77Suwe #define SD_CSD_TAAC_1_5_MSEC 0x26 194aae4fe77Suwe #define SD_CSD_NSAC(resp) MMC_RSP_BITS((resp), 104, 8) 195aae4fe77Suwe #define SD_CSD_SPEED(resp) MMC_RSP_BITS((resp), 96, 8) 196aae4fe77Suwe #define SD_CSD_SPEED_25_MHZ 0x32 197aae4fe77Suwe #define SD_CSD_SPEED_50_MHZ 0x5a 198aae4fe77Suwe #define SD_CSD_CCC(resp) MMC_RSP_BITS((resp), 84, 12) 1999ca7c972Skettenis #define SD_CSD_CCC_BASIC (1 << 0) /* basic */ 2009ca7c972Skettenis #define SD_CSD_CCC_BR (1 << 2) /* block read */ 2019ca7c972Skettenis #define SD_CSD_CCC_BW (1 << 4) /* block write */ 2029ca7c972Skettenis #define SD_CSD_CCC_ERACE (1 << 5) /* erase */ 2039ca7c972Skettenis #define SD_CSD_CCC_WP (1 << 6) /* write protection */ 2049ca7c972Skettenis #define SD_CSD_CCC_LC (1 << 7) /* lock card */ 2059ca7c972Skettenis #define SD_CSD_CCC_AS (1 << 8) /*application specific*/ 2069ca7c972Skettenis #define SD_CSD_CCC_IOM (1 << 9) /* I/O mode */ 2079ca7c972Skettenis #define SD_CSD_CCC_SWITCH (1 << 10) /* switch */ 208aae4fe77Suwe #define SD_CSD_READ_BL_LEN(resp) MMC_RSP_BITS((resp), 80, 4) 209aae4fe77Suwe #define SD_CSD_READ_BL_PARTIAL(resp) MMC_RSP_BITS((resp), 79, 1) 210aae4fe77Suwe #define SD_CSD_WRITE_BLK_MISALIGN(resp) MMC_RSP_BITS((resp), 78, 1) 211aae4fe77Suwe #define SD_CSD_READ_BLK_MISALIGN(resp) MMC_RSP_BITS((resp), 77, 1) 212aae4fe77Suwe #define SD_CSD_DSR_IMP(resp) MMC_RSP_BITS((resp), 76, 1) 213aae4fe77Suwe #define SD_CSD_C_SIZE(resp) MMC_RSP_BITS((resp), 62, 12) 214aae4fe77Suwe #define SD_CSD_CAPACITY(resp) ((SD_CSD_C_SIZE((resp))+1) << \ 215aae4fe77Suwe (SD_CSD_C_SIZE_MULT((resp))+2)) 2168323add6Sjsg #define SD_CSD_V2_C_SIZE(resp) MMC_RSP_BITS((resp), 48, 22) 2178323add6Sjsg #define SD_CSD_V2_CAPACITY(resp) ((SD_CSD_V2_C_SIZE((resp))+1) << 10) 2188323add6Sjsg #define SD_CSD_V2_BL_LEN 0x9 /* 512 */ 219aae4fe77Suwe #define SD_CSD_VDD_R_CURR_MIN(resp) MMC_RSP_BITS((resp), 59, 3) 220aae4fe77Suwe #define SD_CSD_VDD_R_CURR_MAX(resp) MMC_RSP_BITS((resp), 56, 3) 221aae4fe77Suwe #define SD_CSD_VDD_W_CURR_MIN(resp) MMC_RSP_BITS((resp), 53, 3) 222aae4fe77Suwe #define SD_CSD_VDD_W_CURR_MAX(resp) MMC_RSP_BITS((resp), 50, 3) 223aae4fe77Suwe #define SD_CSD_VDD_RW_CURR_100mA 0x7 224aae4fe77Suwe #define SD_CSD_VDD_RW_CURR_80mA 0x6 225aae4fe77Suwe #define SD_CSD_C_SIZE_MULT(resp) MMC_RSP_BITS((resp), 47, 3) 226aae4fe77Suwe #define SD_CSD_ERASE_BLK_EN(resp) MMC_RSP_BITS((resp), 46, 1) 227aae4fe77Suwe #define SD_CSD_SECTOR_SIZE(resp) MMC_RSP_BITS((resp), 39, 7) /* +1 */ 228aae4fe77Suwe #define SD_CSD_WP_GRP_SIZE(resp) MMC_RSP_BITS((resp), 32, 7) /* +1 */ 229aae4fe77Suwe #define SD_CSD_WP_GRP_ENABLE(resp) MMC_RSP_BITS((resp), 31, 1) 230aae4fe77Suwe #define SD_CSD_R2W_FACTOR(resp) MMC_RSP_BITS((resp), 26, 3) 231aae4fe77Suwe #define SD_CSD_WRITE_BL_LEN(resp) MMC_RSP_BITS((resp), 22, 4) 232aae4fe77Suwe #define SD_CSD_RW_BL_LEN_2G 0xa 233aae4fe77Suwe #define SD_CSD_RW_BL_LEN_1G 0x9 234aae4fe77Suwe #define SD_CSD_WRITE_BL_PARTIAL(resp) MMC_RSP_BITS((resp), 21, 1) 235aae4fe77Suwe #define SD_CSD_FILE_FORMAT_GRP(resp) MMC_RSP_BITS((resp), 15, 1) 236aae4fe77Suwe #define SD_CSD_COPY(resp) MMC_RSP_BITS((resp), 14, 1) 237aae4fe77Suwe #define SD_CSD_PERM_WRITE_PROTECT(resp) MMC_RSP_BITS((resp), 13, 1) 238aae4fe77Suwe #define SD_CSD_TMP_WRITE_PROTECT(resp) MMC_RSP_BITS((resp), 12, 1) 239aae4fe77Suwe #define SD_CSD_FILE_FORMAT(resp) MMC_RSP_BITS((resp), 10, 2) 240aae4fe77Suwe 241aae4fe77Suwe /* SD R2 response (CID) */ 242aae4fe77Suwe #define SD_CID_MID(resp) MMC_RSP_BITS((resp), 120, 8) 243aae4fe77Suwe #define SD_CID_OID(resp) MMC_RSP_BITS((resp), 104, 16) 244aae4fe77Suwe #define SD_CID_PNM_CPY(resp, pnm) \ 245aae4fe77Suwe do { \ 246aae4fe77Suwe (pnm)[0] = MMC_RSP_BITS((resp), 96, 8); \ 247aae4fe77Suwe (pnm)[1] = MMC_RSP_BITS((resp), 88, 8); \ 248aae4fe77Suwe (pnm)[2] = MMC_RSP_BITS((resp), 80, 8); \ 249aae4fe77Suwe (pnm)[3] = MMC_RSP_BITS((resp), 72, 8); \ 250aae4fe77Suwe (pnm)[4] = MMC_RSP_BITS((resp), 64, 8); \ 251aae4fe77Suwe (pnm)[5] = '\0'; \ 252aae4fe77Suwe } while (0) 253aae4fe77Suwe #define SD_CID_REV(resp) MMC_RSP_BITS((resp), 56, 8) 254aae4fe77Suwe #define SD_CID_PSN(resp) MMC_RSP_BITS((resp), 24, 32) 255aae4fe77Suwe #define SD_CID_MDT(resp) MMC_RSP_BITS((resp), 8, 12) 256aae4fe77Suwe 257b140af5cSkettenis /* SCR (SD Configuration Register) */ 258b140af5cSkettenis #define SCR_STRUCTURE(scr) MMC_RSP_BITS((scr), 60, 4) 259b140af5cSkettenis #define SCR_STRUCTURE_VER_1_0 0 /* Version 1.0 */ 260b140af5cSkettenis #define SCR_SD_SPEC(scr) MMC_RSP_BITS((scr), 56, 4) 261b140af5cSkettenis #define SCR_SD_SPEC_VER_1_0 0 /* Version 1.0 and 1.01 */ 262b140af5cSkettenis #define SCR_SD_SPEC_VER_1_10 1 /* Version 1.10 */ 263b140af5cSkettenis #define SCR_SD_SPEC_VER_2 2 /* Version 2.00 or Version 3.0X */ 264b140af5cSkettenis #define SCR_DATA_STAT_AFTER_ERASE(scr) MMC_RSP_BITS((scr), 55, 1) 265b140af5cSkettenis #define SCR_SD_SECURITY(scr) MMC_RSP_BITS((scr), 52, 3) 266b140af5cSkettenis #define SCR_SD_SECURITY_NONE 0 /* no security */ 267b140af5cSkettenis #define SCR_SD_SECURITY_1_0 1 /* security protocol 1.0 */ 268b140af5cSkettenis #define SCR_SD_SECURITY_1_0_2 2 /* security protocol 1.0 */ 269b140af5cSkettenis #define SCR_SD_BUS_WIDTHS(scr) MMC_RSP_BITS((scr), 48, 4) 270b140af5cSkettenis #define SCR_SD_BUS_WIDTHS_1BIT (1 << 0) /* 1bit (DAT0) */ 271b140af5cSkettenis #define SCR_SD_BUS_WIDTHS_4BIT (1 << 2) /* 4bit (DAT0-3) */ 272b140af5cSkettenis #define SCR_SD_SPEC3(scr) MMC_RSP_BITS((scr), 47, 1) 273b140af5cSkettenis #define SCR_EX_SECURITY(scr) MMC_RSP_BITS((scr), 43, 4) 274b140af5cSkettenis #define SCR_SD_SPEC4(scr) MMC_RSP_BITS((scr), 42, 1) 275b140af5cSkettenis #define SCR_RESERVED(scr) MMC_RSP_BITS((scr), 34, 8) 276b140af5cSkettenis #define SCR_CMD_SUPPORT_CMD23(scr) MMC_RSP_BITS((scr), 33, 1) 277b140af5cSkettenis #define SCR_CMD_SUPPORT_CMD20(scr) MMC_RSP_BITS((scr), 32, 1) 278b140af5cSkettenis #define SCR_RESERVED2(scr) MMC_RSP_BITS((scr), 0, 32) 279b140af5cSkettenis 2809ca7c972Skettenis /* Status of Switch Function */ 2819ca7c972Skettenis #define SFUNC_STATUS_GROUP(status, group) \ 2829ca7c972Skettenis (__bitfield((uint32_t *)(status), 400 + (group - 1) * 16, 16)) 2839ca7c972Skettenis 2849ca7c972Skettenis #define SD_ACCESS_MODE_SDR12 0 2859ca7c972Skettenis #define SD_ACCESS_MODE_SDR25 1 2869ca7c972Skettenis #define SD_ACCESS_MODE_SDR50 2 2879ca7c972Skettenis #define SD_ACCESS_MODE_SDR104 3 2889ca7c972Skettenis #define SD_ACCESS_MODE_DDR50 4 2899ca7c972Skettenis 290cfd1c195Suwe /* Might be slow, but it should work on big and little endian systems. */ 291aae4fe77Suwe #define MMC_RSP_BITS(resp, start, len) __bitfield((resp), (start)-8, (len)) 292aae4fe77Suwe static __inline int 293aae4fe77Suwe __bitfield(u_int32_t *src, int start, int len) 294aae4fe77Suwe { 295aae4fe77Suwe u_int8_t *sp; 296aae4fe77Suwe u_int32_t dst, mask; 297aae4fe77Suwe int shift, bs, bc; 298aae4fe77Suwe 299aae4fe77Suwe if (start < 0 || len < 0 || len > 32) 300aae4fe77Suwe return 0; 301aae4fe77Suwe 302aae4fe77Suwe dst = 0; 303aae4fe77Suwe mask = len % 32 ? UINT_MAX >> (32 - (len % 32)) : UINT_MAX; 304aae4fe77Suwe shift = 0; 305aae4fe77Suwe 306aae4fe77Suwe while (len > 0) { 307aae4fe77Suwe sp = (u_int8_t *)src + start / 8; 308aae4fe77Suwe bs = start % 8; 309aae4fe77Suwe bc = 8 - bs; 310aae4fe77Suwe if (bc > len) 311aae4fe77Suwe bc = len; 312aae4fe77Suwe dst |= (*sp++ >> bs) << shift; 313aae4fe77Suwe shift += bc; 314aae4fe77Suwe start += bc; 315aae4fe77Suwe len -= bc; 316aae4fe77Suwe } 317aae4fe77Suwe 318aae4fe77Suwe dst &= mask; 319aae4fe77Suwe return (int)dst; 320aae4fe77Suwe } 321aae4fe77Suwe 322aae4fe77Suwe #endif 323