xref: /qemu/hw/arm/highbank.c (revision b65cb867)
1 /*
2  * Calxeda Highbank SoC emulation
3  *
4  * Copyright (c) 2010-2012 Calxeda
5  *
6  * This program is free software; you can redistribute it and/or modify it
7  * under the terms and conditions of the GNU General Public License,
8  * version 2 or later, as published by the Free Software Foundation.
9  *
10  * This program is distributed in the hope it will be useful, but WITHOUT
11  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13  * more details.
14  *
15  * You should have received a copy of the GNU General Public License along with
16  * this program.  If not, see <http://www.gnu.org/licenses/>.
17  *
18  */
19 
20 #include "qemu/osdep.h"
21 #include "qemu-common.h"
22 #include "qapi/error.h"
23 #include "hw/sysbus.h"
24 #include "migration/vmstate.h"
25 #include "hw/arm/boot.h"
26 #include "hw/loader.h"
27 #include "net/net.h"
28 #include "sysemu/kvm.h"
29 #include "sysemu/runstate.h"
30 #include "sysemu/sysemu.h"
31 #include "hw/boards.h"
32 #include "exec/address-spaces.h"
33 #include "qemu/error-report.h"
34 #include "hw/char/pl011.h"
35 #include "hw/ide/ahci.h"
36 #include "hw/cpu/a9mpcore.h"
37 #include "hw/cpu/a15mpcore.h"
38 #include "qemu/log.h"
39 
40 #define SMP_BOOT_ADDR           0x100
41 #define SMP_BOOT_REG            0x40
42 #define MPCORE_PERIPHBASE       0xfff10000
43 
44 #define MVBAR_ADDR              0x200
45 #define BOARD_SETUP_ADDR        (MVBAR_ADDR + 8 * sizeof(uint32_t))
46 
47 #define NIRQ_GIC                160
48 
49 /* Board init.  */
50 
51 static void hb_write_board_setup(ARMCPU *cpu,
52                                  const struct arm_boot_info *info)
53 {
54     arm_write_secure_board_setup_dummy_smc(cpu, info, MVBAR_ADDR);
55 }
56 
57 static void hb_write_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
58 {
59     int n;
60     uint32_t smpboot[] = {
61         0xee100fb0, /* mrc p15, 0, r0, c0, c0, 5 - read current core id */
62         0xe210000f, /* ands r0, r0, #0x0f */
63         0xe3a03040, /* mov r3, #0x40 - jump address is 0x40 + 0x10 * core id */
64         0xe0830200, /* add r0, r3, r0, lsl #4 */
65         0xe59f2024, /* ldr r2, privbase */
66         0xe3a01001, /* mov r1, #1 */
67         0xe5821100, /* str r1, [r2, #256] - set GICC_CTLR.Enable */
68         0xe3a010ff, /* mov r1, #0xff */
69         0xe5821104, /* str r1, [r2, #260] - set GICC_PMR.Priority to 0xff */
70         0xf57ff04f, /* dsb */
71         0xe320f003, /* wfi */
72         0xe5901000, /* ldr     r1, [r0] */
73         0xe1110001, /* tst     r1, r1 */
74         0x0afffffb, /* beq     <wfi> */
75         0xe12fff11, /* bx      r1 */
76         MPCORE_PERIPHBASE   /* privbase: MPCore peripheral base address.  */
77     };
78     for (n = 0; n < ARRAY_SIZE(smpboot); n++) {
79         smpboot[n] = tswap32(smpboot[n]);
80     }
81     rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot), SMP_BOOT_ADDR);
82 }
83 
84 static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
85 {
86     CPUARMState *env = &cpu->env;
87 
88     switch (info->nb_cpus) {
89     case 4:
90         address_space_stl_notdirty(&address_space_memory,
91                                    SMP_BOOT_REG + 0x30, 0,
92                                    MEMTXATTRS_UNSPECIFIED, NULL);
93     case 3:
94         address_space_stl_notdirty(&address_space_memory,
95                                    SMP_BOOT_REG + 0x20, 0,
96                                    MEMTXATTRS_UNSPECIFIED, NULL);
97     case 2:
98         address_space_stl_notdirty(&address_space_memory,
99                                    SMP_BOOT_REG + 0x10, 0,
100                                    MEMTXATTRS_UNSPECIFIED, NULL);
101         env->regs[15] = SMP_BOOT_ADDR;
102         break;
103     default:
104         break;
105     }
106 }
107 
108 #define NUM_REGS      0x200
109 static void hb_regs_write(void *opaque, hwaddr offset,
110                           uint64_t value, unsigned size)
111 {
112     uint32_t *regs = opaque;
113 
114     if (offset == 0xf00) {
115         if (value == 1 || value == 2) {
116             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
117         } else if (value == 3) {
118             qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
119         }
120     }
121 
122     if (offset / 4 >= NUM_REGS) {
123         qemu_log_mask(LOG_GUEST_ERROR,
124                   "highbank: bad write offset 0x%" HWADDR_PRIx "\n", offset);
125         return;
126     }
127     regs[offset / 4] = value;
128 }
129 
130 static uint64_t hb_regs_read(void *opaque, hwaddr offset,
131                              unsigned size)
132 {
133     uint32_t value;
134     uint32_t *regs = opaque;
135 
136     if (offset / 4 >= NUM_REGS) {
137         qemu_log_mask(LOG_GUEST_ERROR,
138                   "highbank: bad read offset 0x%" HWADDR_PRIx "\n", offset);
139         return 0;
140     }
141     value = regs[offset / 4];
142 
143     if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) {
144         value |= 0x30000000;
145     }
146 
147     return value;
148 }
149 
150 static const MemoryRegionOps hb_mem_ops = {
151     .read = hb_regs_read,
152     .write = hb_regs_write,
153     .endianness = DEVICE_NATIVE_ENDIAN,
154 };
155 
156 #define TYPE_HIGHBANK_REGISTERS "highbank-regs"
157 #define HIGHBANK_REGISTERS(obj) \
158     OBJECT_CHECK(HighbankRegsState, (obj), TYPE_HIGHBANK_REGISTERS)
159 
160 typedef struct {
161     /*< private >*/
162     SysBusDevice parent_obj;
163     /*< public >*/
164 
165     MemoryRegion iomem;
166     uint32_t regs[NUM_REGS];
167 } HighbankRegsState;
168 
169 static VMStateDescription vmstate_highbank_regs = {
170     .name = "highbank-regs",
171     .version_id = 0,
172     .minimum_version_id = 0,
173     .fields = (VMStateField[]) {
174         VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS),
175         VMSTATE_END_OF_LIST(),
176     },
177 };
178 
179 static void highbank_regs_reset(DeviceState *dev)
180 {
181     HighbankRegsState *s = HIGHBANK_REGISTERS(dev);
182 
183     s->regs[0x40] = 0x05F20121;
184     s->regs[0x41] = 0x2;
185     s->regs[0x42] = 0x05F30121;
186     s->regs[0x43] = 0x05F40121;
187 }
188 
189 static void highbank_regs_init(Object *obj)
190 {
191     HighbankRegsState *s = HIGHBANK_REGISTERS(obj);
192     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
193 
194     memory_region_init_io(&s->iomem, obj, &hb_mem_ops, s->regs,
195                           "highbank_regs", 0x1000);
196     sysbus_init_mmio(dev, &s->iomem);
197 }
198 
199 static void highbank_regs_class_init(ObjectClass *klass, void *data)
200 {
201     DeviceClass *dc = DEVICE_CLASS(klass);
202 
203     dc->desc = "Calxeda Highbank registers";
204     dc->vmsd = &vmstate_highbank_regs;
205     dc->reset = highbank_regs_reset;
206 }
207 
208 static const TypeInfo highbank_regs_info = {
209     .name          = TYPE_HIGHBANK_REGISTERS,
210     .parent        = TYPE_SYS_BUS_DEVICE,
211     .instance_size = sizeof(HighbankRegsState),
212     .instance_init = highbank_regs_init,
213     .class_init    = highbank_regs_class_init,
214 };
215 
216 static void highbank_regs_register_types(void)
217 {
218     type_register_static(&highbank_regs_info);
219 }
220 
221 type_init(highbank_regs_register_types)
222 
223 static struct arm_boot_info highbank_binfo;
224 
225 enum cxmachines {
226     CALXEDA_HIGHBANK,
227     CALXEDA_MIDWAY,
228 };
229 
230 /* ram_size must be set to match the upper bound of memory in the
231  * device tree (linux/arch/arm/boot/dts/highbank.dts), which is
232  * normally 0xff900000 or -m 4089. When running this board on a
233  * 32-bit host, set the reg value of memory to 0xf7ff00000 in the
234  * device tree and pass -m 2047 to QEMU.
235  */
236 static void calxeda_init(MachineState *machine, enum cxmachines machine_id)
237 {
238     ram_addr_t ram_size = machine->ram_size;
239     const char *kernel_filename = machine->kernel_filename;
240     const char *kernel_cmdline = machine->kernel_cmdline;
241     const char *initrd_filename = machine->initrd_filename;
242     DeviceState *dev = NULL;
243     SysBusDevice *busdev;
244     qemu_irq pic[128];
245     int n;
246     unsigned int smp_cpus = machine->smp.cpus;
247     qemu_irq cpu_irq[4];
248     qemu_irq cpu_fiq[4];
249     qemu_irq cpu_virq[4];
250     qemu_irq cpu_vfiq[4];
251     MemoryRegion *sysram;
252     MemoryRegion *dram;
253     MemoryRegion *sysmem;
254     char *sysboot_filename;
255 
256     switch (machine_id) {
257     case CALXEDA_HIGHBANK:
258         machine->cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
259         break;
260     case CALXEDA_MIDWAY:
261         machine->cpu_type = ARM_CPU_TYPE_NAME("cortex-a15");
262         break;
263     default:
264         assert(0);
265     }
266 
267     for (n = 0; n < smp_cpus; n++) {
268         Object *cpuobj;
269         ARMCPU *cpu;
270 
271         cpuobj = object_new(machine->cpu_type);
272         cpu = ARM_CPU(cpuobj);
273 
274         object_property_set_int(cpuobj, QEMU_PSCI_CONDUIT_SMC,
275                                 "psci-conduit", &error_abort);
276 
277         if (n) {
278             /* Secondary CPUs start in PSCI powered-down state */
279             object_property_set_bool(cpuobj, true,
280                                      "start-powered-off", &error_abort);
281         }
282 
283         if (object_property_find(cpuobj, "reset-cbar", NULL)) {
284             object_property_set_int(cpuobj, MPCORE_PERIPHBASE,
285                                     "reset-cbar", &error_abort);
286         }
287         object_property_set_bool(cpuobj, true, "realized", &error_fatal);
288         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ);
289         cpu_fiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ);
290         cpu_virq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_VIRQ);
291         cpu_vfiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_VFIQ);
292     }
293 
294     sysmem = get_system_memory();
295     dram = g_new(MemoryRegion, 1);
296     memory_region_allocate_system_memory(dram, NULL, "highbank.dram", ram_size);
297     /* SDRAM at address zero.  */
298     memory_region_add_subregion(sysmem, 0, dram);
299 
300     sysram = g_new(MemoryRegion, 1);
301     memory_region_init_ram(sysram, NULL, "highbank.sysram", 0x8000,
302                            &error_fatal);
303     memory_region_add_subregion(sysmem, 0xfff88000, sysram);
304     if (bios_name != NULL) {
305         sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
306         if (sysboot_filename != NULL) {
307             if (load_image_targphys(sysboot_filename, 0xfff88000, 0x8000) < 0) {
308                 error_report("Unable to load %s", bios_name);
309                 exit(1);
310             }
311             g_free(sysboot_filename);
312         } else {
313             error_report("Unable to find %s", bios_name);
314             exit(1);
315         }
316     }
317 
318     switch (machine_id) {
319     case CALXEDA_HIGHBANK:
320         dev = qdev_create(NULL, "l2x0");
321         qdev_init_nofail(dev);
322         busdev = SYS_BUS_DEVICE(dev);
323         sysbus_mmio_map(busdev, 0, 0xfff12000);
324 
325         dev = qdev_create(NULL, TYPE_A9MPCORE_PRIV);
326         break;
327     case CALXEDA_MIDWAY:
328         dev = qdev_create(NULL, TYPE_A15MPCORE_PRIV);
329         break;
330     }
331     qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
332     qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC);
333     qdev_init_nofail(dev);
334     busdev = SYS_BUS_DEVICE(dev);
335     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
336     for (n = 0; n < smp_cpus; n++) {
337         sysbus_connect_irq(busdev, n, cpu_irq[n]);
338         sysbus_connect_irq(busdev, n + smp_cpus, cpu_fiq[n]);
339         sysbus_connect_irq(busdev, n + 2 * smp_cpus, cpu_virq[n]);
340         sysbus_connect_irq(busdev, n + 3 * smp_cpus, cpu_vfiq[n]);
341     }
342 
343     for (n = 0; n < 128; n++) {
344         pic[n] = qdev_get_gpio_in(dev, n);
345     }
346 
347     dev = qdev_create(NULL, "sp804");
348     qdev_prop_set_uint32(dev, "freq0", 150000000);
349     qdev_prop_set_uint32(dev, "freq1", 150000000);
350     qdev_init_nofail(dev);
351     busdev = SYS_BUS_DEVICE(dev);
352     sysbus_mmio_map(busdev, 0, 0xfff34000);
353     sysbus_connect_irq(busdev, 0, pic[18]);
354     pl011_create(0xfff36000, pic[20], serial_hd(0));
355 
356     dev = qdev_create(NULL, TYPE_HIGHBANK_REGISTERS);
357     qdev_init_nofail(dev);
358     busdev = SYS_BUS_DEVICE(dev);
359     sysbus_mmio_map(busdev, 0, 0xfff3c000);
360 
361     sysbus_create_simple("pl061", 0xfff30000, pic[14]);
362     sysbus_create_simple("pl061", 0xfff31000, pic[15]);
363     sysbus_create_simple("pl061", 0xfff32000, pic[16]);
364     sysbus_create_simple("pl061", 0xfff33000, pic[17]);
365     sysbus_create_simple("pl031", 0xfff35000, pic[19]);
366     sysbus_create_simple("pl022", 0xfff39000, pic[23]);
367 
368     sysbus_create_simple(TYPE_SYSBUS_AHCI, 0xffe08000, pic[83]);
369 
370     if (nd_table[0].used) {
371         qemu_check_nic_model(&nd_table[0], "xgmac");
372         dev = qdev_create(NULL, "xgmac");
373         qdev_set_nic_properties(dev, &nd_table[0]);
374         qdev_init_nofail(dev);
375         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000);
376         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]);
377         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]);
378         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]);
379 
380         qemu_check_nic_model(&nd_table[1], "xgmac");
381         dev = qdev_create(NULL, "xgmac");
382         qdev_set_nic_properties(dev, &nd_table[1]);
383         qdev_init_nofail(dev);
384         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000);
385         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]);
386         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]);
387         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]);
388     }
389 
390     /* TODO create and connect IDE devices for ide_drive_get() */
391 
392     highbank_binfo.ram_size = ram_size;
393     highbank_binfo.kernel_filename = kernel_filename;
394     highbank_binfo.kernel_cmdline = kernel_cmdline;
395     highbank_binfo.initrd_filename = initrd_filename;
396     /* highbank requires a dtb in order to boot, and the dtb will override
397      * the board ID. The following value is ignored, so set it to -1 to be
398      * clear that the value is meaningless.
399      */
400     highbank_binfo.board_id = -1;
401     highbank_binfo.nb_cpus = smp_cpus;
402     highbank_binfo.loader_start = 0;
403     highbank_binfo.write_secondary_boot = hb_write_secondary;
404     highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary;
405     if (!kvm_enabled()) {
406         highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR;
407         highbank_binfo.write_board_setup = hb_write_board_setup;
408         highbank_binfo.secure_board_setup = true;
409     } else {
410         warn_report("cannot load built-in Monitor support "
411                     "if KVM is enabled. Some guests (such as Linux) "
412                     "may not boot.");
413     }
414 
415     arm_load_kernel(ARM_CPU(first_cpu), &highbank_binfo);
416 }
417 
418 static void highbank_init(MachineState *machine)
419 {
420     calxeda_init(machine, CALXEDA_HIGHBANK);
421 }
422 
423 static void midway_init(MachineState *machine)
424 {
425     calxeda_init(machine, CALXEDA_MIDWAY);
426 }
427 
428 static void highbank_class_init(ObjectClass *oc, void *data)
429 {
430     MachineClass *mc = MACHINE_CLASS(oc);
431 
432     mc->desc = "Calxeda Highbank (ECX-1000)";
433     mc->init = highbank_init;
434     mc->block_default_type = IF_IDE;
435     mc->units_per_default_bus = 1;
436     mc->max_cpus = 4;
437     mc->ignore_memory_transaction_failures = true;
438 }
439 
440 static const TypeInfo highbank_type = {
441     .name = MACHINE_TYPE_NAME("highbank"),
442     .parent = TYPE_MACHINE,
443     .class_init = highbank_class_init,
444 };
445 
446 static void midway_class_init(ObjectClass *oc, void *data)
447 {
448     MachineClass *mc = MACHINE_CLASS(oc);
449 
450     mc->desc = "Calxeda Midway (ECX-2000)";
451     mc->init = midway_init;
452     mc->block_default_type = IF_IDE;
453     mc->units_per_default_bus = 1;
454     mc->max_cpus = 4;
455     mc->ignore_memory_transaction_failures = true;
456 }
457 
458 static const TypeInfo midway_type = {
459     .name = MACHINE_TYPE_NAME("midway"),
460     .parent = TYPE_MACHINE,
461     .class_init = midway_class_init,
462 };
463 
464 static void calxeda_machines_init(void)
465 {
466     type_register_static(&highbank_type);
467     type_register_static(&midway_type);
468 }
469 
470 type_init(calxeda_machines_init)
471