xref: /qemu/hw/arm/stellaris.c (revision 0e6aac87)
153018216SPaolo Bonzini /*
253018216SPaolo Bonzini  * Luminary Micro Stellaris peripherals
353018216SPaolo Bonzini  *
453018216SPaolo Bonzini  * Copyright (c) 2006 CodeSourcery.
553018216SPaolo Bonzini  * Written by Paul Brook
653018216SPaolo Bonzini  *
753018216SPaolo Bonzini  * This code is licensed under the GPL.
853018216SPaolo Bonzini  */
953018216SPaolo Bonzini 
1012b16722SPeter Maydell #include "qemu/osdep.h"
1153018216SPaolo Bonzini #include "hw/sysbus.h"
128fd06719SAlistair Francis #include "hw/ssi/ssi.h"
13bd2be150SPeter Maydell #include "hw/arm/arm.h"
14bd2be150SPeter Maydell #include "hw/devices.h"
1553018216SPaolo Bonzini #include "qemu/timer.h"
160d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
1753018216SPaolo Bonzini #include "net/net.h"
1853018216SPaolo Bonzini #include "hw/boards.h"
1953018216SPaolo Bonzini #include "exec/address-spaces.h"
20d69ffb5bSMichael Davidsaver #include "sysemu/sysemu.h"
2153018216SPaolo Bonzini 
2253018216SPaolo Bonzini #define GPIO_A 0
2353018216SPaolo Bonzini #define GPIO_B 1
2453018216SPaolo Bonzini #define GPIO_C 2
2553018216SPaolo Bonzini #define GPIO_D 3
2653018216SPaolo Bonzini #define GPIO_E 4
2753018216SPaolo Bonzini #define GPIO_F 5
2853018216SPaolo Bonzini #define GPIO_G 6
2953018216SPaolo Bonzini 
3053018216SPaolo Bonzini #define BP_OLED_I2C  0x01
3153018216SPaolo Bonzini #define BP_OLED_SSI  0x02
3253018216SPaolo Bonzini #define BP_GAMEPAD   0x04
3353018216SPaolo Bonzini 
348b47b7daSAlistair Francis #define NUM_IRQ_LINES 64
358b47b7daSAlistair Francis 
3653018216SPaolo Bonzini typedef const struct {
3753018216SPaolo Bonzini     const char *name;
3853018216SPaolo Bonzini     uint32_t did0;
3953018216SPaolo Bonzini     uint32_t did1;
4053018216SPaolo Bonzini     uint32_t dc0;
4153018216SPaolo Bonzini     uint32_t dc1;
4253018216SPaolo Bonzini     uint32_t dc2;
4353018216SPaolo Bonzini     uint32_t dc3;
4453018216SPaolo Bonzini     uint32_t dc4;
4553018216SPaolo Bonzini     uint32_t peripherals;
4653018216SPaolo Bonzini } stellaris_board_info;
4753018216SPaolo Bonzini 
4853018216SPaolo Bonzini /* General purpose timer module.  */
4953018216SPaolo Bonzini 
508ef1d394SAndreas Färber #define TYPE_STELLARIS_GPTM "stellaris-gptm"
518ef1d394SAndreas Färber #define STELLARIS_GPTM(obj) \
528ef1d394SAndreas Färber     OBJECT_CHECK(gptm_state, (obj), TYPE_STELLARIS_GPTM)
538ef1d394SAndreas Färber 
5453018216SPaolo Bonzini typedef struct gptm_state {
558ef1d394SAndreas Färber     SysBusDevice parent_obj;
568ef1d394SAndreas Färber 
5753018216SPaolo Bonzini     MemoryRegion iomem;
5853018216SPaolo Bonzini     uint32_t config;
5953018216SPaolo Bonzini     uint32_t mode[2];
6053018216SPaolo Bonzini     uint32_t control;
6153018216SPaolo Bonzini     uint32_t state;
6253018216SPaolo Bonzini     uint32_t mask;
6353018216SPaolo Bonzini     uint32_t load[2];
6453018216SPaolo Bonzini     uint32_t match[2];
6553018216SPaolo Bonzini     uint32_t prescale[2];
6653018216SPaolo Bonzini     uint32_t match_prescale[2];
6753018216SPaolo Bonzini     uint32_t rtc;
6853018216SPaolo Bonzini     int64_t tick[2];
6953018216SPaolo Bonzini     struct gptm_state *opaque[2];
7053018216SPaolo Bonzini     QEMUTimer *timer[2];
7153018216SPaolo Bonzini     /* The timers have an alternate output used to trigger the ADC.  */
7253018216SPaolo Bonzini     qemu_irq trigger;
7353018216SPaolo Bonzini     qemu_irq irq;
7453018216SPaolo Bonzini } gptm_state;
7553018216SPaolo Bonzini 
7653018216SPaolo Bonzini static void gptm_update_irq(gptm_state *s)
7753018216SPaolo Bonzini {
7853018216SPaolo Bonzini     int level;
7953018216SPaolo Bonzini     level = (s->state & s->mask) != 0;
8053018216SPaolo Bonzini     qemu_set_irq(s->irq, level);
8153018216SPaolo Bonzini }
8253018216SPaolo Bonzini 
8353018216SPaolo Bonzini static void gptm_stop(gptm_state *s, int n)
8453018216SPaolo Bonzini {
85bc72ad67SAlex Bligh     timer_del(s->timer[n]);
8653018216SPaolo Bonzini }
8753018216SPaolo Bonzini 
8853018216SPaolo Bonzini static void gptm_reload(gptm_state *s, int n, int reset)
8953018216SPaolo Bonzini {
9053018216SPaolo Bonzini     int64_t tick;
9153018216SPaolo Bonzini     if (reset)
92bc72ad67SAlex Bligh         tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
9353018216SPaolo Bonzini     else
9453018216SPaolo Bonzini         tick = s->tick[n];
9553018216SPaolo Bonzini 
9653018216SPaolo Bonzini     if (s->config == 0) {
9753018216SPaolo Bonzini         /* 32-bit CountDown.  */
9853018216SPaolo Bonzini         uint32_t count;
9953018216SPaolo Bonzini         count = s->load[0] | (s->load[1] << 16);
10053018216SPaolo Bonzini         tick += (int64_t)count * system_clock_scale;
10153018216SPaolo Bonzini     } else if (s->config == 1) {
10253018216SPaolo Bonzini         /* 32-bit RTC.  1Hz tick.  */
10353018216SPaolo Bonzini         tick += get_ticks_per_sec();
10453018216SPaolo Bonzini     } else if (s->mode[n] == 0xa) {
10553018216SPaolo Bonzini         /* PWM mode.  Not implemented.  */
10653018216SPaolo Bonzini     } else {
10753018216SPaolo Bonzini         hw_error("TODO: 16-bit timer mode 0x%x\n", s->mode[n]);
10853018216SPaolo Bonzini     }
10953018216SPaolo Bonzini     s->tick[n] = tick;
110bc72ad67SAlex Bligh     timer_mod(s->timer[n], tick);
11153018216SPaolo Bonzini }
11253018216SPaolo Bonzini 
11353018216SPaolo Bonzini static void gptm_tick(void *opaque)
11453018216SPaolo Bonzini {
11553018216SPaolo Bonzini     gptm_state **p = (gptm_state **)opaque;
11653018216SPaolo Bonzini     gptm_state *s;
11753018216SPaolo Bonzini     int n;
11853018216SPaolo Bonzini 
11953018216SPaolo Bonzini     s = *p;
12053018216SPaolo Bonzini     n = p - s->opaque;
12153018216SPaolo Bonzini     if (s->config == 0) {
12253018216SPaolo Bonzini         s->state |= 1;
12353018216SPaolo Bonzini         if ((s->control & 0x20)) {
12453018216SPaolo Bonzini             /* Output trigger.  */
12553018216SPaolo Bonzini 	    qemu_irq_pulse(s->trigger);
12653018216SPaolo Bonzini         }
12753018216SPaolo Bonzini         if (s->mode[0] & 1) {
12853018216SPaolo Bonzini             /* One-shot.  */
12953018216SPaolo Bonzini             s->control &= ~1;
13053018216SPaolo Bonzini         } else {
13153018216SPaolo Bonzini             /* Periodic.  */
13253018216SPaolo Bonzini             gptm_reload(s, 0, 0);
13353018216SPaolo Bonzini         }
13453018216SPaolo Bonzini     } else if (s->config == 1) {
13553018216SPaolo Bonzini         /* RTC.  */
13653018216SPaolo Bonzini         uint32_t match;
13753018216SPaolo Bonzini         s->rtc++;
13853018216SPaolo Bonzini         match = s->match[0] | (s->match[1] << 16);
13953018216SPaolo Bonzini         if (s->rtc > match)
14053018216SPaolo Bonzini             s->rtc = 0;
14153018216SPaolo Bonzini         if (s->rtc == 0) {
14253018216SPaolo Bonzini             s->state |= 8;
14353018216SPaolo Bonzini         }
14453018216SPaolo Bonzini         gptm_reload(s, 0, 0);
14553018216SPaolo Bonzini     } else if (s->mode[n] == 0xa) {
14653018216SPaolo Bonzini         /* PWM mode.  Not implemented.  */
14753018216SPaolo Bonzini     } else {
14853018216SPaolo Bonzini         hw_error("TODO: 16-bit timer mode 0x%x\n", s->mode[n]);
14953018216SPaolo Bonzini     }
15053018216SPaolo Bonzini     gptm_update_irq(s);
15153018216SPaolo Bonzini }
15253018216SPaolo Bonzini 
15353018216SPaolo Bonzini static uint64_t gptm_read(void *opaque, hwaddr offset,
15453018216SPaolo Bonzini                           unsigned size)
15553018216SPaolo Bonzini {
15653018216SPaolo Bonzini     gptm_state *s = (gptm_state *)opaque;
15753018216SPaolo Bonzini 
15853018216SPaolo Bonzini     switch (offset) {
15953018216SPaolo Bonzini     case 0x00: /* CFG */
16053018216SPaolo Bonzini         return s->config;
16153018216SPaolo Bonzini     case 0x04: /* TAMR */
16253018216SPaolo Bonzini         return s->mode[0];
16353018216SPaolo Bonzini     case 0x08: /* TBMR */
16453018216SPaolo Bonzini         return s->mode[1];
16553018216SPaolo Bonzini     case 0x0c: /* CTL */
16653018216SPaolo Bonzini         return s->control;
16753018216SPaolo Bonzini     case 0x18: /* IMR */
16853018216SPaolo Bonzini         return s->mask;
16953018216SPaolo Bonzini     case 0x1c: /* RIS */
17053018216SPaolo Bonzini         return s->state;
17153018216SPaolo Bonzini     case 0x20: /* MIS */
17253018216SPaolo Bonzini         return s->state & s->mask;
17353018216SPaolo Bonzini     case 0x24: /* CR */
17453018216SPaolo Bonzini         return 0;
17553018216SPaolo Bonzini     case 0x28: /* TAILR */
17653018216SPaolo Bonzini         return s->load[0] | ((s->config < 4) ? (s->load[1] << 16) : 0);
17753018216SPaolo Bonzini     case 0x2c: /* TBILR */
17853018216SPaolo Bonzini         return s->load[1];
17953018216SPaolo Bonzini     case 0x30: /* TAMARCHR */
18053018216SPaolo Bonzini         return s->match[0] | ((s->config < 4) ? (s->match[1] << 16) : 0);
18153018216SPaolo Bonzini     case 0x34: /* TBMATCHR */
18253018216SPaolo Bonzini         return s->match[1];
18353018216SPaolo Bonzini     case 0x38: /* TAPR */
18453018216SPaolo Bonzini         return s->prescale[0];
18553018216SPaolo Bonzini     case 0x3c: /* TBPR */
18653018216SPaolo Bonzini         return s->prescale[1];
18753018216SPaolo Bonzini     case 0x40: /* TAPMR */
18853018216SPaolo Bonzini         return s->match_prescale[0];
18953018216SPaolo Bonzini     case 0x44: /* TBPMR */
19053018216SPaolo Bonzini         return s->match_prescale[1];
19153018216SPaolo Bonzini     case 0x48: /* TAR */
1921a791721SPeter Maydell         if (s->config == 1) {
19353018216SPaolo Bonzini             return s->rtc;
1941a791721SPeter Maydell         }
1951a791721SPeter Maydell         qemu_log_mask(LOG_UNIMP,
1961a791721SPeter Maydell                       "GPTM: read of TAR but timer read not supported");
1971a791721SPeter Maydell         return 0;
19853018216SPaolo Bonzini     case 0x4c: /* TBR */
1991a791721SPeter Maydell         qemu_log_mask(LOG_UNIMP,
2001a791721SPeter Maydell                       "GPTM: read of TBR but timer read not supported");
2011a791721SPeter Maydell         return 0;
20253018216SPaolo Bonzini     default:
2031a791721SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
2041a791721SPeter Maydell                       "GPTM: read at bad offset 0x%x\n", (int)offset);
20553018216SPaolo Bonzini         return 0;
20653018216SPaolo Bonzini     }
20753018216SPaolo Bonzini }
20853018216SPaolo Bonzini 
20953018216SPaolo Bonzini static void gptm_write(void *opaque, hwaddr offset,
21053018216SPaolo Bonzini                        uint64_t value, unsigned size)
21153018216SPaolo Bonzini {
21253018216SPaolo Bonzini     gptm_state *s = (gptm_state *)opaque;
21353018216SPaolo Bonzini     uint32_t oldval;
21453018216SPaolo Bonzini 
21553018216SPaolo Bonzini     /* The timers should be disabled before changing the configuration.
21653018216SPaolo Bonzini        We take advantage of this and defer everything until the timer
21753018216SPaolo Bonzini        is enabled.  */
21853018216SPaolo Bonzini     switch (offset) {
21953018216SPaolo Bonzini     case 0x00: /* CFG */
22053018216SPaolo Bonzini         s->config = value;
22153018216SPaolo Bonzini         break;
22253018216SPaolo Bonzini     case 0x04: /* TAMR */
22353018216SPaolo Bonzini         s->mode[0] = value;
22453018216SPaolo Bonzini         break;
22553018216SPaolo Bonzini     case 0x08: /* TBMR */
22653018216SPaolo Bonzini         s->mode[1] = value;
22753018216SPaolo Bonzini         break;
22853018216SPaolo Bonzini     case 0x0c: /* CTL */
22953018216SPaolo Bonzini         oldval = s->control;
23053018216SPaolo Bonzini         s->control = value;
23153018216SPaolo Bonzini         /* TODO: Implement pause.  */
23253018216SPaolo Bonzini         if ((oldval ^ value) & 1) {
23353018216SPaolo Bonzini             if (value & 1) {
23453018216SPaolo Bonzini                 gptm_reload(s, 0, 1);
23553018216SPaolo Bonzini             } else {
23653018216SPaolo Bonzini                 gptm_stop(s, 0);
23753018216SPaolo Bonzini             }
23853018216SPaolo Bonzini         }
23953018216SPaolo Bonzini         if (((oldval ^ value) & 0x100) && s->config >= 4) {
24053018216SPaolo Bonzini             if (value & 0x100) {
24153018216SPaolo Bonzini                 gptm_reload(s, 1, 1);
24253018216SPaolo Bonzini             } else {
24353018216SPaolo Bonzini                 gptm_stop(s, 1);
24453018216SPaolo Bonzini             }
24553018216SPaolo Bonzini         }
24653018216SPaolo Bonzini         break;
24753018216SPaolo Bonzini     case 0x18: /* IMR */
24853018216SPaolo Bonzini         s->mask = value & 0x77;
24953018216SPaolo Bonzini         gptm_update_irq(s);
25053018216SPaolo Bonzini         break;
25153018216SPaolo Bonzini     case 0x24: /* CR */
25253018216SPaolo Bonzini         s->state &= ~value;
25353018216SPaolo Bonzini         break;
25453018216SPaolo Bonzini     case 0x28: /* TAILR */
25553018216SPaolo Bonzini         s->load[0] = value & 0xffff;
25653018216SPaolo Bonzini         if (s->config < 4) {
25753018216SPaolo Bonzini             s->load[1] = value >> 16;
25853018216SPaolo Bonzini         }
25953018216SPaolo Bonzini         break;
26053018216SPaolo Bonzini     case 0x2c: /* TBILR */
26153018216SPaolo Bonzini         s->load[1] = value & 0xffff;
26253018216SPaolo Bonzini         break;
26353018216SPaolo Bonzini     case 0x30: /* TAMARCHR */
26453018216SPaolo Bonzini         s->match[0] = value & 0xffff;
26553018216SPaolo Bonzini         if (s->config < 4) {
26653018216SPaolo Bonzini             s->match[1] = value >> 16;
26753018216SPaolo Bonzini         }
26853018216SPaolo Bonzini         break;
26953018216SPaolo Bonzini     case 0x34: /* TBMATCHR */
27053018216SPaolo Bonzini         s->match[1] = value >> 16;
27153018216SPaolo Bonzini         break;
27253018216SPaolo Bonzini     case 0x38: /* TAPR */
27353018216SPaolo Bonzini         s->prescale[0] = value;
27453018216SPaolo Bonzini         break;
27553018216SPaolo Bonzini     case 0x3c: /* TBPR */
27653018216SPaolo Bonzini         s->prescale[1] = value;
27753018216SPaolo Bonzini         break;
27853018216SPaolo Bonzini     case 0x40: /* TAPMR */
27953018216SPaolo Bonzini         s->match_prescale[0] = value;
28053018216SPaolo Bonzini         break;
28153018216SPaolo Bonzini     case 0x44: /* TBPMR */
28253018216SPaolo Bonzini         s->match_prescale[0] = value;
28353018216SPaolo Bonzini         break;
28453018216SPaolo Bonzini     default:
28553018216SPaolo Bonzini         hw_error("gptm_write: Bad offset 0x%x\n", (int)offset);
28653018216SPaolo Bonzini     }
28753018216SPaolo Bonzini     gptm_update_irq(s);
28853018216SPaolo Bonzini }
28953018216SPaolo Bonzini 
29053018216SPaolo Bonzini static const MemoryRegionOps gptm_ops = {
29153018216SPaolo Bonzini     .read = gptm_read,
29253018216SPaolo Bonzini     .write = gptm_write,
29353018216SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
29453018216SPaolo Bonzini };
29553018216SPaolo Bonzini 
29653018216SPaolo Bonzini static const VMStateDescription vmstate_stellaris_gptm = {
29753018216SPaolo Bonzini     .name = "stellaris_gptm",
29853018216SPaolo Bonzini     .version_id = 1,
29953018216SPaolo Bonzini     .minimum_version_id = 1,
30053018216SPaolo Bonzini     .fields = (VMStateField[]) {
30153018216SPaolo Bonzini         VMSTATE_UINT32(config, gptm_state),
30253018216SPaolo Bonzini         VMSTATE_UINT32_ARRAY(mode, gptm_state, 2),
30353018216SPaolo Bonzini         VMSTATE_UINT32(control, gptm_state),
30453018216SPaolo Bonzini         VMSTATE_UINT32(state, gptm_state),
30553018216SPaolo Bonzini         VMSTATE_UINT32(mask, gptm_state),
30653018216SPaolo Bonzini         VMSTATE_UNUSED(8),
30753018216SPaolo Bonzini         VMSTATE_UINT32_ARRAY(load, gptm_state, 2),
30853018216SPaolo Bonzini         VMSTATE_UINT32_ARRAY(match, gptm_state, 2),
30953018216SPaolo Bonzini         VMSTATE_UINT32_ARRAY(prescale, gptm_state, 2),
31053018216SPaolo Bonzini         VMSTATE_UINT32_ARRAY(match_prescale, gptm_state, 2),
31153018216SPaolo Bonzini         VMSTATE_UINT32(rtc, gptm_state),
31253018216SPaolo Bonzini         VMSTATE_INT64_ARRAY(tick, gptm_state, 2),
313e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR_ARRAY(timer, gptm_state, 2),
31453018216SPaolo Bonzini         VMSTATE_END_OF_LIST()
31553018216SPaolo Bonzini     }
31653018216SPaolo Bonzini };
31753018216SPaolo Bonzini 
3188ef1d394SAndreas Färber static int stellaris_gptm_init(SysBusDevice *sbd)
31953018216SPaolo Bonzini {
3208ef1d394SAndreas Färber     DeviceState *dev = DEVICE(sbd);
3218ef1d394SAndreas Färber     gptm_state *s = STELLARIS_GPTM(dev);
32253018216SPaolo Bonzini 
3238ef1d394SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
3248ef1d394SAndreas Färber     qdev_init_gpio_out(dev, &s->trigger, 1);
32553018216SPaolo Bonzini 
32664bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &gptm_ops, s,
32753018216SPaolo Bonzini                           "gptm", 0x1000);
3288ef1d394SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
32953018216SPaolo Bonzini 
33053018216SPaolo Bonzini     s->opaque[0] = s->opaque[1] = s;
331bc72ad67SAlex Bligh     s->timer[0] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[0]);
332bc72ad67SAlex Bligh     s->timer[1] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[1]);
3338ef1d394SAndreas Färber     vmstate_register(dev, -1, &vmstate_stellaris_gptm, s);
33453018216SPaolo Bonzini     return 0;
33553018216SPaolo Bonzini }
33653018216SPaolo Bonzini 
33753018216SPaolo Bonzini 
33853018216SPaolo Bonzini /* System controller.  */
33953018216SPaolo Bonzini 
34053018216SPaolo Bonzini typedef struct {
34153018216SPaolo Bonzini     MemoryRegion iomem;
34253018216SPaolo Bonzini     uint32_t pborctl;
34353018216SPaolo Bonzini     uint32_t ldopctl;
34453018216SPaolo Bonzini     uint32_t int_status;
34553018216SPaolo Bonzini     uint32_t int_mask;
34653018216SPaolo Bonzini     uint32_t resc;
34753018216SPaolo Bonzini     uint32_t rcc;
34853018216SPaolo Bonzini     uint32_t rcc2;
34953018216SPaolo Bonzini     uint32_t rcgc[3];
35053018216SPaolo Bonzini     uint32_t scgc[3];
35153018216SPaolo Bonzini     uint32_t dcgc[3];
35253018216SPaolo Bonzini     uint32_t clkvclr;
35353018216SPaolo Bonzini     uint32_t ldoarst;
35453018216SPaolo Bonzini     uint32_t user0;
35553018216SPaolo Bonzini     uint32_t user1;
35653018216SPaolo Bonzini     qemu_irq irq;
35753018216SPaolo Bonzini     stellaris_board_info *board;
35853018216SPaolo Bonzini } ssys_state;
35953018216SPaolo Bonzini 
36053018216SPaolo Bonzini static void ssys_update(ssys_state *s)
36153018216SPaolo Bonzini {
36253018216SPaolo Bonzini   qemu_set_irq(s->irq, (s->int_status & s->int_mask) != 0);
36353018216SPaolo Bonzini }
36453018216SPaolo Bonzini 
36553018216SPaolo Bonzini static uint32_t pllcfg_sandstorm[16] = {
36653018216SPaolo Bonzini     0x31c0, /* 1 Mhz */
36753018216SPaolo Bonzini     0x1ae0, /* 1.8432 Mhz */
36853018216SPaolo Bonzini     0x18c0, /* 2 Mhz */
36953018216SPaolo Bonzini     0xd573, /* 2.4576 Mhz */
37053018216SPaolo Bonzini     0x37a6, /* 3.57954 Mhz */
37153018216SPaolo Bonzini     0x1ae2, /* 3.6864 Mhz */
37253018216SPaolo Bonzini     0x0c40, /* 4 Mhz */
37353018216SPaolo Bonzini     0x98bc, /* 4.906 Mhz */
37453018216SPaolo Bonzini     0x935b, /* 4.9152 Mhz */
37553018216SPaolo Bonzini     0x09c0, /* 5 Mhz */
37653018216SPaolo Bonzini     0x4dee, /* 5.12 Mhz */
37753018216SPaolo Bonzini     0x0c41, /* 6 Mhz */
37853018216SPaolo Bonzini     0x75db, /* 6.144 Mhz */
37953018216SPaolo Bonzini     0x1ae6, /* 7.3728 Mhz */
38053018216SPaolo Bonzini     0x0600, /* 8 Mhz */
38153018216SPaolo Bonzini     0x585b /* 8.192 Mhz */
38253018216SPaolo Bonzini };
38353018216SPaolo Bonzini 
38453018216SPaolo Bonzini static uint32_t pllcfg_fury[16] = {
38553018216SPaolo Bonzini     0x3200, /* 1 Mhz */
38653018216SPaolo Bonzini     0x1b20, /* 1.8432 Mhz */
38753018216SPaolo Bonzini     0x1900, /* 2 Mhz */
38853018216SPaolo Bonzini     0xf42b, /* 2.4576 Mhz */
38953018216SPaolo Bonzini     0x37e3, /* 3.57954 Mhz */
39053018216SPaolo Bonzini     0x1b21, /* 3.6864 Mhz */
39153018216SPaolo Bonzini     0x0c80, /* 4 Mhz */
39253018216SPaolo Bonzini     0x98ee, /* 4.906 Mhz */
39353018216SPaolo Bonzini     0xd5b4, /* 4.9152 Mhz */
39453018216SPaolo Bonzini     0x0a00, /* 5 Mhz */
39553018216SPaolo Bonzini     0x4e27, /* 5.12 Mhz */
39653018216SPaolo Bonzini     0x1902, /* 6 Mhz */
39753018216SPaolo Bonzini     0xec1c, /* 6.144 Mhz */
39853018216SPaolo Bonzini     0x1b23, /* 7.3728 Mhz */
39953018216SPaolo Bonzini     0x0640, /* 8 Mhz */
40053018216SPaolo Bonzini     0xb11c /* 8.192 Mhz */
40153018216SPaolo Bonzini };
40253018216SPaolo Bonzini 
40353018216SPaolo Bonzini #define DID0_VER_MASK        0x70000000
40453018216SPaolo Bonzini #define DID0_VER_0           0x00000000
40553018216SPaolo Bonzini #define DID0_VER_1           0x10000000
40653018216SPaolo Bonzini 
40753018216SPaolo Bonzini #define DID0_CLASS_MASK      0x00FF0000
40853018216SPaolo Bonzini #define DID0_CLASS_SANDSTORM 0x00000000
40953018216SPaolo Bonzini #define DID0_CLASS_FURY      0x00010000
41053018216SPaolo Bonzini 
41153018216SPaolo Bonzini static int ssys_board_class(const ssys_state *s)
41253018216SPaolo Bonzini {
41353018216SPaolo Bonzini     uint32_t did0 = s->board->did0;
41453018216SPaolo Bonzini     switch (did0 & DID0_VER_MASK) {
41553018216SPaolo Bonzini     case DID0_VER_0:
41653018216SPaolo Bonzini         return DID0_CLASS_SANDSTORM;
41753018216SPaolo Bonzini     case DID0_VER_1:
41853018216SPaolo Bonzini         switch (did0 & DID0_CLASS_MASK) {
41953018216SPaolo Bonzini         case DID0_CLASS_SANDSTORM:
42053018216SPaolo Bonzini         case DID0_CLASS_FURY:
42153018216SPaolo Bonzini             return did0 & DID0_CLASS_MASK;
42253018216SPaolo Bonzini         }
42353018216SPaolo Bonzini         /* for unknown classes, fall through */
42453018216SPaolo Bonzini     default:
42553018216SPaolo Bonzini         hw_error("ssys_board_class: Unknown class 0x%08x\n", did0);
42653018216SPaolo Bonzini     }
42753018216SPaolo Bonzini }
42853018216SPaolo Bonzini 
42953018216SPaolo Bonzini static uint64_t ssys_read(void *opaque, hwaddr offset,
43053018216SPaolo Bonzini                           unsigned size)
43153018216SPaolo Bonzini {
43253018216SPaolo Bonzini     ssys_state *s = (ssys_state *)opaque;
43353018216SPaolo Bonzini 
43453018216SPaolo Bonzini     switch (offset) {
43553018216SPaolo Bonzini     case 0x000: /* DID0 */
43653018216SPaolo Bonzini         return s->board->did0;
43753018216SPaolo Bonzini     case 0x004: /* DID1 */
43853018216SPaolo Bonzini         return s->board->did1;
43953018216SPaolo Bonzini     case 0x008: /* DC0 */
44053018216SPaolo Bonzini         return s->board->dc0;
44153018216SPaolo Bonzini     case 0x010: /* DC1 */
44253018216SPaolo Bonzini         return s->board->dc1;
44353018216SPaolo Bonzini     case 0x014: /* DC2 */
44453018216SPaolo Bonzini         return s->board->dc2;
44553018216SPaolo Bonzini     case 0x018: /* DC3 */
44653018216SPaolo Bonzini         return s->board->dc3;
44753018216SPaolo Bonzini     case 0x01c: /* DC4 */
44853018216SPaolo Bonzini         return s->board->dc4;
44953018216SPaolo Bonzini     case 0x030: /* PBORCTL */
45053018216SPaolo Bonzini         return s->pborctl;
45153018216SPaolo Bonzini     case 0x034: /* LDOPCTL */
45253018216SPaolo Bonzini         return s->ldopctl;
45353018216SPaolo Bonzini     case 0x040: /* SRCR0 */
45453018216SPaolo Bonzini         return 0;
45553018216SPaolo Bonzini     case 0x044: /* SRCR1 */
45653018216SPaolo Bonzini         return 0;
45753018216SPaolo Bonzini     case 0x048: /* SRCR2 */
45853018216SPaolo Bonzini         return 0;
45953018216SPaolo Bonzini     case 0x050: /* RIS */
46053018216SPaolo Bonzini         return s->int_status;
46153018216SPaolo Bonzini     case 0x054: /* IMC */
46253018216SPaolo Bonzini         return s->int_mask;
46353018216SPaolo Bonzini     case 0x058: /* MISC */
46453018216SPaolo Bonzini         return s->int_status & s->int_mask;
46553018216SPaolo Bonzini     case 0x05c: /* RESC */
46653018216SPaolo Bonzini         return s->resc;
46753018216SPaolo Bonzini     case 0x060: /* RCC */
46853018216SPaolo Bonzini         return s->rcc;
46953018216SPaolo Bonzini     case 0x064: /* PLLCFG */
47053018216SPaolo Bonzini         {
47153018216SPaolo Bonzini             int xtal;
47253018216SPaolo Bonzini             xtal = (s->rcc >> 6) & 0xf;
47353018216SPaolo Bonzini             switch (ssys_board_class(s)) {
47453018216SPaolo Bonzini             case DID0_CLASS_FURY:
47553018216SPaolo Bonzini                 return pllcfg_fury[xtal];
47653018216SPaolo Bonzini             case DID0_CLASS_SANDSTORM:
47753018216SPaolo Bonzini                 return pllcfg_sandstorm[xtal];
47853018216SPaolo Bonzini             default:
47953018216SPaolo Bonzini                 hw_error("ssys_read: Unhandled class for PLLCFG read.\n");
48053018216SPaolo Bonzini                 return 0;
48153018216SPaolo Bonzini             }
48253018216SPaolo Bonzini         }
48353018216SPaolo Bonzini     case 0x070: /* RCC2 */
48453018216SPaolo Bonzini         return s->rcc2;
48553018216SPaolo Bonzini     case 0x100: /* RCGC0 */
48653018216SPaolo Bonzini         return s->rcgc[0];
48753018216SPaolo Bonzini     case 0x104: /* RCGC1 */
48853018216SPaolo Bonzini         return s->rcgc[1];
48953018216SPaolo Bonzini     case 0x108: /* RCGC2 */
49053018216SPaolo Bonzini         return s->rcgc[2];
49153018216SPaolo Bonzini     case 0x110: /* SCGC0 */
49253018216SPaolo Bonzini         return s->scgc[0];
49353018216SPaolo Bonzini     case 0x114: /* SCGC1 */
49453018216SPaolo Bonzini         return s->scgc[1];
49553018216SPaolo Bonzini     case 0x118: /* SCGC2 */
49653018216SPaolo Bonzini         return s->scgc[2];
49753018216SPaolo Bonzini     case 0x120: /* DCGC0 */
49853018216SPaolo Bonzini         return s->dcgc[0];
49953018216SPaolo Bonzini     case 0x124: /* DCGC1 */
50053018216SPaolo Bonzini         return s->dcgc[1];
50153018216SPaolo Bonzini     case 0x128: /* DCGC2 */
50253018216SPaolo Bonzini         return s->dcgc[2];
50353018216SPaolo Bonzini     case 0x150: /* CLKVCLR */
50453018216SPaolo Bonzini         return s->clkvclr;
50553018216SPaolo Bonzini     case 0x160: /* LDOARST */
50653018216SPaolo Bonzini         return s->ldoarst;
50753018216SPaolo Bonzini     case 0x1e0: /* USER0 */
50853018216SPaolo Bonzini         return s->user0;
50953018216SPaolo Bonzini     case 0x1e4: /* USER1 */
51053018216SPaolo Bonzini         return s->user1;
51153018216SPaolo Bonzini     default:
51253018216SPaolo Bonzini         hw_error("ssys_read: Bad offset 0x%x\n", (int)offset);
51353018216SPaolo Bonzini         return 0;
51453018216SPaolo Bonzini     }
51553018216SPaolo Bonzini }
51653018216SPaolo Bonzini 
51753018216SPaolo Bonzini static bool ssys_use_rcc2(ssys_state *s)
51853018216SPaolo Bonzini {
51953018216SPaolo Bonzini     return (s->rcc2 >> 31) & 0x1;
52053018216SPaolo Bonzini }
52153018216SPaolo Bonzini 
52253018216SPaolo Bonzini /*
52353018216SPaolo Bonzini  * Caculate the sys. clock period in ms.
52453018216SPaolo Bonzini  */
52553018216SPaolo Bonzini static void ssys_calculate_system_clock(ssys_state *s)
52653018216SPaolo Bonzini {
52753018216SPaolo Bonzini     if (ssys_use_rcc2(s)) {
52853018216SPaolo Bonzini         system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1);
52953018216SPaolo Bonzini     } else {
53053018216SPaolo Bonzini         system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1);
53153018216SPaolo Bonzini     }
53253018216SPaolo Bonzini }
53353018216SPaolo Bonzini 
53453018216SPaolo Bonzini static void ssys_write(void *opaque, hwaddr offset,
53553018216SPaolo Bonzini                        uint64_t value, unsigned size)
53653018216SPaolo Bonzini {
53753018216SPaolo Bonzini     ssys_state *s = (ssys_state *)opaque;
53853018216SPaolo Bonzini 
53953018216SPaolo Bonzini     switch (offset) {
54053018216SPaolo Bonzini     case 0x030: /* PBORCTL */
54153018216SPaolo Bonzini         s->pborctl = value & 0xffff;
54253018216SPaolo Bonzini         break;
54353018216SPaolo Bonzini     case 0x034: /* LDOPCTL */
54453018216SPaolo Bonzini         s->ldopctl = value & 0x1f;
54553018216SPaolo Bonzini         break;
54653018216SPaolo Bonzini     case 0x040: /* SRCR0 */
54753018216SPaolo Bonzini     case 0x044: /* SRCR1 */
54853018216SPaolo Bonzini     case 0x048: /* SRCR2 */
54953018216SPaolo Bonzini         fprintf(stderr, "Peripheral reset not implemented\n");
55053018216SPaolo Bonzini         break;
55153018216SPaolo Bonzini     case 0x054: /* IMC */
55253018216SPaolo Bonzini         s->int_mask = value & 0x7f;
55353018216SPaolo Bonzini         break;
55453018216SPaolo Bonzini     case 0x058: /* MISC */
55553018216SPaolo Bonzini         s->int_status &= ~value;
55653018216SPaolo Bonzini         break;
55753018216SPaolo Bonzini     case 0x05c: /* RESC */
55853018216SPaolo Bonzini         s->resc = value & 0x3f;
55953018216SPaolo Bonzini         break;
56053018216SPaolo Bonzini     case 0x060: /* RCC */
56153018216SPaolo Bonzini         if ((s->rcc & (1 << 13)) != 0 && (value & (1 << 13)) == 0) {
56253018216SPaolo Bonzini             /* PLL enable.  */
56353018216SPaolo Bonzini             s->int_status |= (1 << 6);
56453018216SPaolo Bonzini         }
56553018216SPaolo Bonzini         s->rcc = value;
56653018216SPaolo Bonzini         ssys_calculate_system_clock(s);
56753018216SPaolo Bonzini         break;
56853018216SPaolo Bonzini     case 0x070: /* RCC2 */
56953018216SPaolo Bonzini         if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) {
57053018216SPaolo Bonzini             break;
57153018216SPaolo Bonzini         }
57253018216SPaolo Bonzini 
57353018216SPaolo Bonzini         if ((s->rcc2 & (1 << 13)) != 0 && (value & (1 << 13)) == 0) {
57453018216SPaolo Bonzini             /* PLL enable.  */
57553018216SPaolo Bonzini             s->int_status |= (1 << 6);
57653018216SPaolo Bonzini         }
57753018216SPaolo Bonzini         s->rcc2 = value;
57853018216SPaolo Bonzini         ssys_calculate_system_clock(s);
57953018216SPaolo Bonzini         break;
58053018216SPaolo Bonzini     case 0x100: /* RCGC0 */
58153018216SPaolo Bonzini         s->rcgc[0] = value;
58253018216SPaolo Bonzini         break;
58353018216SPaolo Bonzini     case 0x104: /* RCGC1 */
58453018216SPaolo Bonzini         s->rcgc[1] = value;
58553018216SPaolo Bonzini         break;
58653018216SPaolo Bonzini     case 0x108: /* RCGC2 */
58753018216SPaolo Bonzini         s->rcgc[2] = value;
58853018216SPaolo Bonzini         break;
58953018216SPaolo Bonzini     case 0x110: /* SCGC0 */
59053018216SPaolo Bonzini         s->scgc[0] = value;
59153018216SPaolo Bonzini         break;
59253018216SPaolo Bonzini     case 0x114: /* SCGC1 */
59353018216SPaolo Bonzini         s->scgc[1] = value;
59453018216SPaolo Bonzini         break;
59553018216SPaolo Bonzini     case 0x118: /* SCGC2 */
59653018216SPaolo Bonzini         s->scgc[2] = value;
59753018216SPaolo Bonzini         break;
59853018216SPaolo Bonzini     case 0x120: /* DCGC0 */
59953018216SPaolo Bonzini         s->dcgc[0] = value;
60053018216SPaolo Bonzini         break;
60153018216SPaolo Bonzini     case 0x124: /* DCGC1 */
60253018216SPaolo Bonzini         s->dcgc[1] = value;
60353018216SPaolo Bonzini         break;
60453018216SPaolo Bonzini     case 0x128: /* DCGC2 */
60553018216SPaolo Bonzini         s->dcgc[2] = value;
60653018216SPaolo Bonzini         break;
60753018216SPaolo Bonzini     case 0x150: /* CLKVCLR */
60853018216SPaolo Bonzini         s->clkvclr = value;
60953018216SPaolo Bonzini         break;
61053018216SPaolo Bonzini     case 0x160: /* LDOARST */
61153018216SPaolo Bonzini         s->ldoarst = value;
61253018216SPaolo Bonzini         break;
61353018216SPaolo Bonzini     default:
61453018216SPaolo Bonzini         hw_error("ssys_write: Bad offset 0x%x\n", (int)offset);
61553018216SPaolo Bonzini     }
61653018216SPaolo Bonzini     ssys_update(s);
61753018216SPaolo Bonzini }
61853018216SPaolo Bonzini 
61953018216SPaolo Bonzini static const MemoryRegionOps ssys_ops = {
62053018216SPaolo Bonzini     .read = ssys_read,
62153018216SPaolo Bonzini     .write = ssys_write,
62253018216SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
62353018216SPaolo Bonzini };
62453018216SPaolo Bonzini 
62553018216SPaolo Bonzini static void ssys_reset(void *opaque)
62653018216SPaolo Bonzini {
62753018216SPaolo Bonzini     ssys_state *s = (ssys_state *)opaque;
62853018216SPaolo Bonzini 
62953018216SPaolo Bonzini     s->pborctl = 0x7ffd;
63053018216SPaolo Bonzini     s->rcc = 0x078e3ac0;
63153018216SPaolo Bonzini 
63253018216SPaolo Bonzini     if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) {
63353018216SPaolo Bonzini         s->rcc2 = 0;
63453018216SPaolo Bonzini     } else {
63553018216SPaolo Bonzini         s->rcc2 = 0x07802810;
63653018216SPaolo Bonzini     }
63753018216SPaolo Bonzini     s->rcgc[0] = 1;
63853018216SPaolo Bonzini     s->scgc[0] = 1;
63953018216SPaolo Bonzini     s->dcgc[0] = 1;
64053018216SPaolo Bonzini     ssys_calculate_system_clock(s);
64153018216SPaolo Bonzini }
64253018216SPaolo Bonzini 
64353018216SPaolo Bonzini static int stellaris_sys_post_load(void *opaque, int version_id)
64453018216SPaolo Bonzini {
64553018216SPaolo Bonzini     ssys_state *s = opaque;
64653018216SPaolo Bonzini 
64753018216SPaolo Bonzini     ssys_calculate_system_clock(s);
64853018216SPaolo Bonzini 
64953018216SPaolo Bonzini     return 0;
65053018216SPaolo Bonzini }
65153018216SPaolo Bonzini 
65253018216SPaolo Bonzini static const VMStateDescription vmstate_stellaris_sys = {
65353018216SPaolo Bonzini     .name = "stellaris_sys",
65453018216SPaolo Bonzini     .version_id = 2,
65553018216SPaolo Bonzini     .minimum_version_id = 1,
65653018216SPaolo Bonzini     .post_load = stellaris_sys_post_load,
65753018216SPaolo Bonzini     .fields = (VMStateField[]) {
65853018216SPaolo Bonzini         VMSTATE_UINT32(pborctl, ssys_state),
65953018216SPaolo Bonzini         VMSTATE_UINT32(ldopctl, ssys_state),
66053018216SPaolo Bonzini         VMSTATE_UINT32(int_mask, ssys_state),
66153018216SPaolo Bonzini         VMSTATE_UINT32(int_status, ssys_state),
66253018216SPaolo Bonzini         VMSTATE_UINT32(resc, ssys_state),
66353018216SPaolo Bonzini         VMSTATE_UINT32(rcc, ssys_state),
66453018216SPaolo Bonzini         VMSTATE_UINT32_V(rcc2, ssys_state, 2),
66553018216SPaolo Bonzini         VMSTATE_UINT32_ARRAY(rcgc, ssys_state, 3),
66653018216SPaolo Bonzini         VMSTATE_UINT32_ARRAY(scgc, ssys_state, 3),
66753018216SPaolo Bonzini         VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3),
66853018216SPaolo Bonzini         VMSTATE_UINT32(clkvclr, ssys_state),
66953018216SPaolo Bonzini         VMSTATE_UINT32(ldoarst, ssys_state),
67053018216SPaolo Bonzini         VMSTATE_END_OF_LIST()
67153018216SPaolo Bonzini     }
67253018216SPaolo Bonzini };
67353018216SPaolo Bonzini 
67453018216SPaolo Bonzini static int stellaris_sys_init(uint32_t base, qemu_irq irq,
67553018216SPaolo Bonzini                               stellaris_board_info * board,
67653018216SPaolo Bonzini                               uint8_t *macaddr)
67753018216SPaolo Bonzini {
67853018216SPaolo Bonzini     ssys_state *s;
67953018216SPaolo Bonzini 
680b45c03f5SMarkus Armbruster     s = g_new0(ssys_state, 1);
68153018216SPaolo Bonzini     s->irq = irq;
68253018216SPaolo Bonzini     s->board = board;
68353018216SPaolo Bonzini     /* Most devices come preprogrammed with a MAC address in the user data. */
68453018216SPaolo Bonzini     s->user0 = macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16);
68553018216SPaolo Bonzini     s->user1 = macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16);
68653018216SPaolo Bonzini 
6872c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &ssys_ops, s, "ssys", 0x00001000);
68853018216SPaolo Bonzini     memory_region_add_subregion(get_system_memory(), base, &s->iomem);
68953018216SPaolo Bonzini     ssys_reset(s);
69053018216SPaolo Bonzini     vmstate_register(NULL, -1, &vmstate_stellaris_sys, s);
69153018216SPaolo Bonzini     return 0;
69253018216SPaolo Bonzini }
69353018216SPaolo Bonzini 
69453018216SPaolo Bonzini 
69553018216SPaolo Bonzini /* I2C controller.  */
69653018216SPaolo Bonzini 
697d94a4015SAndreas Färber #define TYPE_STELLARIS_I2C "stellaris-i2c"
698d94a4015SAndreas Färber #define STELLARIS_I2C(obj) \
699d94a4015SAndreas Färber     OBJECT_CHECK(stellaris_i2c_state, (obj), TYPE_STELLARIS_I2C)
700d94a4015SAndreas Färber 
70153018216SPaolo Bonzini typedef struct {
702d94a4015SAndreas Färber     SysBusDevice parent_obj;
703d94a4015SAndreas Färber 
704a5c82852SAndreas Färber     I2CBus *bus;
70553018216SPaolo Bonzini     qemu_irq irq;
70653018216SPaolo Bonzini     MemoryRegion iomem;
70753018216SPaolo Bonzini     uint32_t msa;
70853018216SPaolo Bonzini     uint32_t mcs;
70953018216SPaolo Bonzini     uint32_t mdr;
71053018216SPaolo Bonzini     uint32_t mtpr;
71153018216SPaolo Bonzini     uint32_t mimr;
71253018216SPaolo Bonzini     uint32_t mris;
71353018216SPaolo Bonzini     uint32_t mcr;
71453018216SPaolo Bonzini } stellaris_i2c_state;
71553018216SPaolo Bonzini 
71653018216SPaolo Bonzini #define STELLARIS_I2C_MCS_BUSY    0x01
71753018216SPaolo Bonzini #define STELLARIS_I2C_MCS_ERROR   0x02
71853018216SPaolo Bonzini #define STELLARIS_I2C_MCS_ADRACK  0x04
71953018216SPaolo Bonzini #define STELLARIS_I2C_MCS_DATACK  0x08
72053018216SPaolo Bonzini #define STELLARIS_I2C_MCS_ARBLST  0x10
72153018216SPaolo Bonzini #define STELLARIS_I2C_MCS_IDLE    0x20
72253018216SPaolo Bonzini #define STELLARIS_I2C_MCS_BUSBSY  0x40
72353018216SPaolo Bonzini 
72453018216SPaolo Bonzini static uint64_t stellaris_i2c_read(void *opaque, hwaddr offset,
72553018216SPaolo Bonzini                                    unsigned size)
72653018216SPaolo Bonzini {
72753018216SPaolo Bonzini     stellaris_i2c_state *s = (stellaris_i2c_state *)opaque;
72853018216SPaolo Bonzini 
72953018216SPaolo Bonzini     switch (offset) {
73053018216SPaolo Bonzini     case 0x00: /* MSA */
73153018216SPaolo Bonzini         return s->msa;
73253018216SPaolo Bonzini     case 0x04: /* MCS */
73353018216SPaolo Bonzini         /* We don't emulate timing, so the controller is never busy.  */
73453018216SPaolo Bonzini         return s->mcs | STELLARIS_I2C_MCS_IDLE;
73553018216SPaolo Bonzini     case 0x08: /* MDR */
73653018216SPaolo Bonzini         return s->mdr;
73753018216SPaolo Bonzini     case 0x0c: /* MTPR */
73853018216SPaolo Bonzini         return s->mtpr;
73953018216SPaolo Bonzini     case 0x10: /* MIMR */
74053018216SPaolo Bonzini         return s->mimr;
74153018216SPaolo Bonzini     case 0x14: /* MRIS */
74253018216SPaolo Bonzini         return s->mris;
74353018216SPaolo Bonzini     case 0x18: /* MMIS */
74453018216SPaolo Bonzini         return s->mris & s->mimr;
74553018216SPaolo Bonzini     case 0x20: /* MCR */
74653018216SPaolo Bonzini         return s->mcr;
74753018216SPaolo Bonzini     default:
74853018216SPaolo Bonzini         hw_error("strllaris_i2c_read: Bad offset 0x%x\n", (int)offset);
74953018216SPaolo Bonzini         return 0;
75053018216SPaolo Bonzini     }
75153018216SPaolo Bonzini }
75253018216SPaolo Bonzini 
75353018216SPaolo Bonzini static void stellaris_i2c_update(stellaris_i2c_state *s)
75453018216SPaolo Bonzini {
75553018216SPaolo Bonzini     int level;
75653018216SPaolo Bonzini 
75753018216SPaolo Bonzini     level = (s->mris & s->mimr) != 0;
75853018216SPaolo Bonzini     qemu_set_irq(s->irq, level);
75953018216SPaolo Bonzini }
76053018216SPaolo Bonzini 
76153018216SPaolo Bonzini static void stellaris_i2c_write(void *opaque, hwaddr offset,
76253018216SPaolo Bonzini                                 uint64_t value, unsigned size)
76353018216SPaolo Bonzini {
76453018216SPaolo Bonzini     stellaris_i2c_state *s = (stellaris_i2c_state *)opaque;
76553018216SPaolo Bonzini 
76653018216SPaolo Bonzini     switch (offset) {
76753018216SPaolo Bonzini     case 0x00: /* MSA */
76853018216SPaolo Bonzini         s->msa = value & 0xff;
76953018216SPaolo Bonzini         break;
77053018216SPaolo Bonzini     case 0x04: /* MCS */
77153018216SPaolo Bonzini         if ((s->mcr & 0x10) == 0) {
77253018216SPaolo Bonzini             /* Disabled.  Do nothing.  */
77353018216SPaolo Bonzini             break;
77453018216SPaolo Bonzini         }
77553018216SPaolo Bonzini         /* Grab the bus if this is starting a transfer.  */
77653018216SPaolo Bonzini         if ((value & 2) && (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) {
77753018216SPaolo Bonzini             if (i2c_start_transfer(s->bus, s->msa >> 1, s->msa & 1)) {
77853018216SPaolo Bonzini                 s->mcs |= STELLARIS_I2C_MCS_ARBLST;
77953018216SPaolo Bonzini             } else {
78053018216SPaolo Bonzini                 s->mcs &= ~STELLARIS_I2C_MCS_ARBLST;
78153018216SPaolo Bonzini                 s->mcs |= STELLARIS_I2C_MCS_BUSBSY;
78253018216SPaolo Bonzini             }
78353018216SPaolo Bonzini         }
78453018216SPaolo Bonzini         /* If we don't have the bus then indicate an error.  */
78553018216SPaolo Bonzini         if (!i2c_bus_busy(s->bus)
78653018216SPaolo Bonzini                 || (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) {
78753018216SPaolo Bonzini             s->mcs |= STELLARIS_I2C_MCS_ERROR;
78853018216SPaolo Bonzini             break;
78953018216SPaolo Bonzini         }
79053018216SPaolo Bonzini         s->mcs &= ~STELLARIS_I2C_MCS_ERROR;
79153018216SPaolo Bonzini         if (value & 1) {
79253018216SPaolo Bonzini             /* Transfer a byte.  */
79353018216SPaolo Bonzini             /* TODO: Handle errors.  */
79453018216SPaolo Bonzini             if (s->msa & 1) {
79553018216SPaolo Bonzini                 /* Recv */
79653018216SPaolo Bonzini                 s->mdr = i2c_recv(s->bus) & 0xff;
79753018216SPaolo Bonzini             } else {
79853018216SPaolo Bonzini                 /* Send */
79953018216SPaolo Bonzini                 i2c_send(s->bus, s->mdr);
80053018216SPaolo Bonzini             }
80153018216SPaolo Bonzini             /* Raise an interrupt.  */
80253018216SPaolo Bonzini             s->mris |= 1;
80353018216SPaolo Bonzini         }
80453018216SPaolo Bonzini         if (value & 4) {
80553018216SPaolo Bonzini             /* Finish transfer.  */
80653018216SPaolo Bonzini             i2c_end_transfer(s->bus);
80753018216SPaolo Bonzini             s->mcs &= ~STELLARIS_I2C_MCS_BUSBSY;
80853018216SPaolo Bonzini         }
80953018216SPaolo Bonzini         break;
81053018216SPaolo Bonzini     case 0x08: /* MDR */
81153018216SPaolo Bonzini         s->mdr = value & 0xff;
81253018216SPaolo Bonzini         break;
81353018216SPaolo Bonzini     case 0x0c: /* MTPR */
81453018216SPaolo Bonzini         s->mtpr = value & 0xff;
81553018216SPaolo Bonzini         break;
81653018216SPaolo Bonzini     case 0x10: /* MIMR */
81753018216SPaolo Bonzini         s->mimr = 1;
81853018216SPaolo Bonzini         break;
81953018216SPaolo Bonzini     case 0x1c: /* MICR */
82053018216SPaolo Bonzini         s->mris &= ~value;
82153018216SPaolo Bonzini         break;
82253018216SPaolo Bonzini     case 0x20: /* MCR */
82353018216SPaolo Bonzini         if (value & 1)
82453018216SPaolo Bonzini             hw_error(
82553018216SPaolo Bonzini                       "stellaris_i2c_write: Loopback not implemented\n");
82653018216SPaolo Bonzini         if (value & 0x20)
82753018216SPaolo Bonzini             hw_error(
82853018216SPaolo Bonzini                       "stellaris_i2c_write: Slave mode not implemented\n");
82953018216SPaolo Bonzini         s->mcr = value & 0x31;
83053018216SPaolo Bonzini         break;
83153018216SPaolo Bonzini     default:
83253018216SPaolo Bonzini         hw_error("stellaris_i2c_write: Bad offset 0x%x\n",
83353018216SPaolo Bonzini                   (int)offset);
83453018216SPaolo Bonzini     }
83553018216SPaolo Bonzini     stellaris_i2c_update(s);
83653018216SPaolo Bonzini }
83753018216SPaolo Bonzini 
83853018216SPaolo Bonzini static void stellaris_i2c_reset(stellaris_i2c_state *s)
83953018216SPaolo Bonzini {
84053018216SPaolo Bonzini     if (s->mcs & STELLARIS_I2C_MCS_BUSBSY)
84153018216SPaolo Bonzini         i2c_end_transfer(s->bus);
84253018216SPaolo Bonzini 
84353018216SPaolo Bonzini     s->msa = 0;
84453018216SPaolo Bonzini     s->mcs = 0;
84553018216SPaolo Bonzini     s->mdr = 0;
84653018216SPaolo Bonzini     s->mtpr = 1;
84753018216SPaolo Bonzini     s->mimr = 0;
84853018216SPaolo Bonzini     s->mris = 0;
84953018216SPaolo Bonzini     s->mcr = 0;
85053018216SPaolo Bonzini     stellaris_i2c_update(s);
85153018216SPaolo Bonzini }
85253018216SPaolo Bonzini 
85353018216SPaolo Bonzini static const MemoryRegionOps stellaris_i2c_ops = {
85453018216SPaolo Bonzini     .read = stellaris_i2c_read,
85553018216SPaolo Bonzini     .write = stellaris_i2c_write,
85653018216SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
85753018216SPaolo Bonzini };
85853018216SPaolo Bonzini 
85953018216SPaolo Bonzini static const VMStateDescription vmstate_stellaris_i2c = {
86053018216SPaolo Bonzini     .name = "stellaris_i2c",
86153018216SPaolo Bonzini     .version_id = 1,
86253018216SPaolo Bonzini     .minimum_version_id = 1,
86353018216SPaolo Bonzini     .fields = (VMStateField[]) {
86453018216SPaolo Bonzini         VMSTATE_UINT32(msa, stellaris_i2c_state),
86553018216SPaolo Bonzini         VMSTATE_UINT32(mcs, stellaris_i2c_state),
86653018216SPaolo Bonzini         VMSTATE_UINT32(mdr, stellaris_i2c_state),
86753018216SPaolo Bonzini         VMSTATE_UINT32(mtpr, stellaris_i2c_state),
86853018216SPaolo Bonzini         VMSTATE_UINT32(mimr, stellaris_i2c_state),
86953018216SPaolo Bonzini         VMSTATE_UINT32(mris, stellaris_i2c_state),
87053018216SPaolo Bonzini         VMSTATE_UINT32(mcr, stellaris_i2c_state),
87153018216SPaolo Bonzini         VMSTATE_END_OF_LIST()
87253018216SPaolo Bonzini     }
87353018216SPaolo Bonzini };
87453018216SPaolo Bonzini 
875d94a4015SAndreas Färber static int stellaris_i2c_init(SysBusDevice *sbd)
87653018216SPaolo Bonzini {
877d94a4015SAndreas Färber     DeviceState *dev = DEVICE(sbd);
878d94a4015SAndreas Färber     stellaris_i2c_state *s = STELLARIS_I2C(dev);
879a5c82852SAndreas Färber     I2CBus *bus;
88053018216SPaolo Bonzini 
881d94a4015SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
882d94a4015SAndreas Färber     bus = i2c_init_bus(dev, "i2c");
88353018216SPaolo Bonzini     s->bus = bus;
88453018216SPaolo Bonzini 
88564bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &stellaris_i2c_ops, s,
88653018216SPaolo Bonzini                           "i2c", 0x1000);
887d94a4015SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
88853018216SPaolo Bonzini     /* ??? For now we only implement the master interface.  */
88953018216SPaolo Bonzini     stellaris_i2c_reset(s);
890d94a4015SAndreas Färber     vmstate_register(dev, -1, &vmstate_stellaris_i2c, s);
89153018216SPaolo Bonzini     return 0;
89253018216SPaolo Bonzini }
89353018216SPaolo Bonzini 
89453018216SPaolo Bonzini /* Analogue to Digital Converter.  This is only partially implemented,
89553018216SPaolo Bonzini    enough for applications that use a combined ADC and timer tick.  */
89653018216SPaolo Bonzini 
89753018216SPaolo Bonzini #define STELLARIS_ADC_EM_CONTROLLER 0
89853018216SPaolo Bonzini #define STELLARIS_ADC_EM_COMP       1
89953018216SPaolo Bonzini #define STELLARIS_ADC_EM_EXTERNAL   4
90053018216SPaolo Bonzini #define STELLARIS_ADC_EM_TIMER      5
90153018216SPaolo Bonzini #define STELLARIS_ADC_EM_PWM0       6
90253018216SPaolo Bonzini #define STELLARIS_ADC_EM_PWM1       7
90353018216SPaolo Bonzini #define STELLARIS_ADC_EM_PWM2       8
90453018216SPaolo Bonzini 
90553018216SPaolo Bonzini #define STELLARIS_ADC_FIFO_EMPTY    0x0100
90653018216SPaolo Bonzini #define STELLARIS_ADC_FIFO_FULL     0x1000
90753018216SPaolo Bonzini 
9087df7f67aSAndreas Färber #define TYPE_STELLARIS_ADC "stellaris-adc"
9097df7f67aSAndreas Färber #define STELLARIS_ADC(obj) \
9107df7f67aSAndreas Färber     OBJECT_CHECK(stellaris_adc_state, (obj), TYPE_STELLARIS_ADC)
9117df7f67aSAndreas Färber 
9127df7f67aSAndreas Färber typedef struct StellarisADCState {
9137df7f67aSAndreas Färber     SysBusDevice parent_obj;
9147df7f67aSAndreas Färber 
91553018216SPaolo Bonzini     MemoryRegion iomem;
91653018216SPaolo Bonzini     uint32_t actss;
91753018216SPaolo Bonzini     uint32_t ris;
91853018216SPaolo Bonzini     uint32_t im;
91953018216SPaolo Bonzini     uint32_t emux;
92053018216SPaolo Bonzini     uint32_t ostat;
92153018216SPaolo Bonzini     uint32_t ustat;
92253018216SPaolo Bonzini     uint32_t sspri;
92353018216SPaolo Bonzini     uint32_t sac;
92453018216SPaolo Bonzini     struct {
92553018216SPaolo Bonzini         uint32_t state;
92653018216SPaolo Bonzini         uint32_t data[16];
92753018216SPaolo Bonzini     } fifo[4];
92853018216SPaolo Bonzini     uint32_t ssmux[4];
92953018216SPaolo Bonzini     uint32_t ssctl[4];
93053018216SPaolo Bonzini     uint32_t noise;
93153018216SPaolo Bonzini     qemu_irq irq[4];
93253018216SPaolo Bonzini } stellaris_adc_state;
93353018216SPaolo Bonzini 
93453018216SPaolo Bonzini static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n)
93553018216SPaolo Bonzini {
93653018216SPaolo Bonzini     int tail;
93753018216SPaolo Bonzini 
93853018216SPaolo Bonzini     tail = s->fifo[n].state & 0xf;
93953018216SPaolo Bonzini     if (s->fifo[n].state & STELLARIS_ADC_FIFO_EMPTY) {
94053018216SPaolo Bonzini         s->ustat |= 1 << n;
94153018216SPaolo Bonzini     } else {
94253018216SPaolo Bonzini         s->fifo[n].state = (s->fifo[n].state & ~0xf) | ((tail + 1) & 0xf);
94353018216SPaolo Bonzini         s->fifo[n].state &= ~STELLARIS_ADC_FIFO_FULL;
94453018216SPaolo Bonzini         if (tail + 1 == ((s->fifo[n].state >> 4) & 0xf))
94553018216SPaolo Bonzini             s->fifo[n].state |= STELLARIS_ADC_FIFO_EMPTY;
94653018216SPaolo Bonzini     }
94753018216SPaolo Bonzini     return s->fifo[n].data[tail];
94853018216SPaolo Bonzini }
94953018216SPaolo Bonzini 
95053018216SPaolo Bonzini static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n,
95153018216SPaolo Bonzini                                      uint32_t value)
95253018216SPaolo Bonzini {
95353018216SPaolo Bonzini     int head;
95453018216SPaolo Bonzini 
95553018216SPaolo Bonzini     /* TODO: Real hardware has limited size FIFOs.  We have a full 16 entry
95653018216SPaolo Bonzini        FIFO fir each sequencer.  */
95753018216SPaolo Bonzini     head = (s->fifo[n].state >> 4) & 0xf;
95853018216SPaolo Bonzini     if (s->fifo[n].state & STELLARIS_ADC_FIFO_FULL) {
95953018216SPaolo Bonzini         s->ostat |= 1 << n;
96053018216SPaolo Bonzini         return;
96153018216SPaolo Bonzini     }
96253018216SPaolo Bonzini     s->fifo[n].data[head] = value;
96353018216SPaolo Bonzini     head = (head + 1) & 0xf;
96453018216SPaolo Bonzini     s->fifo[n].state &= ~STELLARIS_ADC_FIFO_EMPTY;
96553018216SPaolo Bonzini     s->fifo[n].state = (s->fifo[n].state & ~0xf0) | (head << 4);
96653018216SPaolo Bonzini     if ((s->fifo[n].state & 0xf) == head)
96753018216SPaolo Bonzini         s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL;
96853018216SPaolo Bonzini }
96953018216SPaolo Bonzini 
97053018216SPaolo Bonzini static void stellaris_adc_update(stellaris_adc_state *s)
97153018216SPaolo Bonzini {
97253018216SPaolo Bonzini     int level;
97353018216SPaolo Bonzini     int n;
97453018216SPaolo Bonzini 
97553018216SPaolo Bonzini     for (n = 0; n < 4; n++) {
97653018216SPaolo Bonzini         level = (s->ris & s->im & (1 << n)) != 0;
97753018216SPaolo Bonzini         qemu_set_irq(s->irq[n], level);
97853018216SPaolo Bonzini     }
97953018216SPaolo Bonzini }
98053018216SPaolo Bonzini 
98153018216SPaolo Bonzini static void stellaris_adc_trigger(void *opaque, int irq, int level)
98253018216SPaolo Bonzini {
98353018216SPaolo Bonzini     stellaris_adc_state *s = (stellaris_adc_state *)opaque;
98453018216SPaolo Bonzini     int n;
98553018216SPaolo Bonzini 
98653018216SPaolo Bonzini     for (n = 0; n < 4; n++) {
98753018216SPaolo Bonzini         if ((s->actss & (1 << n)) == 0) {
98853018216SPaolo Bonzini             continue;
98953018216SPaolo Bonzini         }
99053018216SPaolo Bonzini 
99153018216SPaolo Bonzini         if (((s->emux >> (n * 4)) & 0xff) != 5) {
99253018216SPaolo Bonzini             continue;
99353018216SPaolo Bonzini         }
99453018216SPaolo Bonzini 
99553018216SPaolo Bonzini         /* Some applications use the ADC as a random number source, so introduce
99653018216SPaolo Bonzini            some variation into the signal.  */
99753018216SPaolo Bonzini         s->noise = s->noise * 314159 + 1;
99853018216SPaolo Bonzini         /* ??? actual inputs not implemented.  Return an arbitrary value.  */
99953018216SPaolo Bonzini         stellaris_adc_fifo_write(s, n, 0x200 + ((s->noise >> 16) & 7));
100053018216SPaolo Bonzini         s->ris |= (1 << n);
100153018216SPaolo Bonzini         stellaris_adc_update(s);
100253018216SPaolo Bonzini     }
100353018216SPaolo Bonzini }
100453018216SPaolo Bonzini 
100553018216SPaolo Bonzini static void stellaris_adc_reset(stellaris_adc_state *s)
100653018216SPaolo Bonzini {
100753018216SPaolo Bonzini     int n;
100853018216SPaolo Bonzini 
100953018216SPaolo Bonzini     for (n = 0; n < 4; n++) {
101053018216SPaolo Bonzini         s->ssmux[n] = 0;
101153018216SPaolo Bonzini         s->ssctl[n] = 0;
101253018216SPaolo Bonzini         s->fifo[n].state = STELLARIS_ADC_FIFO_EMPTY;
101353018216SPaolo Bonzini     }
101453018216SPaolo Bonzini }
101553018216SPaolo Bonzini 
101653018216SPaolo Bonzini static uint64_t stellaris_adc_read(void *opaque, hwaddr offset,
101753018216SPaolo Bonzini                                    unsigned size)
101853018216SPaolo Bonzini {
101953018216SPaolo Bonzini     stellaris_adc_state *s = (stellaris_adc_state *)opaque;
102053018216SPaolo Bonzini 
102153018216SPaolo Bonzini     /* TODO: Implement this.  */
102253018216SPaolo Bonzini     if (offset >= 0x40 && offset < 0xc0) {
102353018216SPaolo Bonzini         int n;
102453018216SPaolo Bonzini         n = (offset - 0x40) >> 5;
102553018216SPaolo Bonzini         switch (offset & 0x1f) {
102653018216SPaolo Bonzini         case 0x00: /* SSMUX */
102753018216SPaolo Bonzini             return s->ssmux[n];
102853018216SPaolo Bonzini         case 0x04: /* SSCTL */
102953018216SPaolo Bonzini             return s->ssctl[n];
103053018216SPaolo Bonzini         case 0x08: /* SSFIFO */
103153018216SPaolo Bonzini             return stellaris_adc_fifo_read(s, n);
103253018216SPaolo Bonzini         case 0x0c: /* SSFSTAT */
103353018216SPaolo Bonzini             return s->fifo[n].state;
103453018216SPaolo Bonzini         default:
103553018216SPaolo Bonzini             break;
103653018216SPaolo Bonzini         }
103753018216SPaolo Bonzini     }
103853018216SPaolo Bonzini     switch (offset) {
103953018216SPaolo Bonzini     case 0x00: /* ACTSS */
104053018216SPaolo Bonzini         return s->actss;
104153018216SPaolo Bonzini     case 0x04: /* RIS */
104253018216SPaolo Bonzini         return s->ris;
104353018216SPaolo Bonzini     case 0x08: /* IM */
104453018216SPaolo Bonzini         return s->im;
104553018216SPaolo Bonzini     case 0x0c: /* ISC */
104653018216SPaolo Bonzini         return s->ris & s->im;
104753018216SPaolo Bonzini     case 0x10: /* OSTAT */
104853018216SPaolo Bonzini         return s->ostat;
104953018216SPaolo Bonzini     case 0x14: /* EMUX */
105053018216SPaolo Bonzini         return s->emux;
105153018216SPaolo Bonzini     case 0x18: /* USTAT */
105253018216SPaolo Bonzini         return s->ustat;
105353018216SPaolo Bonzini     case 0x20: /* SSPRI */
105453018216SPaolo Bonzini         return s->sspri;
105553018216SPaolo Bonzini     case 0x30: /* SAC */
105653018216SPaolo Bonzini         return s->sac;
105753018216SPaolo Bonzini     default:
105853018216SPaolo Bonzini         hw_error("strllaris_adc_read: Bad offset 0x%x\n",
105953018216SPaolo Bonzini                   (int)offset);
106053018216SPaolo Bonzini         return 0;
106153018216SPaolo Bonzini     }
106253018216SPaolo Bonzini }
106353018216SPaolo Bonzini 
106453018216SPaolo Bonzini static void stellaris_adc_write(void *opaque, hwaddr offset,
106553018216SPaolo Bonzini                                 uint64_t value, unsigned size)
106653018216SPaolo Bonzini {
106753018216SPaolo Bonzini     stellaris_adc_state *s = (stellaris_adc_state *)opaque;
106853018216SPaolo Bonzini 
106953018216SPaolo Bonzini     /* TODO: Implement this.  */
107053018216SPaolo Bonzini     if (offset >= 0x40 && offset < 0xc0) {
107153018216SPaolo Bonzini         int n;
107253018216SPaolo Bonzini         n = (offset - 0x40) >> 5;
107353018216SPaolo Bonzini         switch (offset & 0x1f) {
107453018216SPaolo Bonzini         case 0x00: /* SSMUX */
107553018216SPaolo Bonzini             s->ssmux[n] = value & 0x33333333;
107653018216SPaolo Bonzini             return;
107753018216SPaolo Bonzini         case 0x04: /* SSCTL */
107853018216SPaolo Bonzini             if (value != 6) {
107953018216SPaolo Bonzini                 hw_error("ADC: Unimplemented sequence %" PRIx64 "\n",
108053018216SPaolo Bonzini                           value);
108153018216SPaolo Bonzini             }
108253018216SPaolo Bonzini             s->ssctl[n] = value;
108353018216SPaolo Bonzini             return;
108453018216SPaolo Bonzini         default:
108553018216SPaolo Bonzini             break;
108653018216SPaolo Bonzini         }
108753018216SPaolo Bonzini     }
108853018216SPaolo Bonzini     switch (offset) {
108953018216SPaolo Bonzini     case 0x00: /* ACTSS */
109053018216SPaolo Bonzini         s->actss = value & 0xf;
109153018216SPaolo Bonzini         break;
109253018216SPaolo Bonzini     case 0x08: /* IM */
109353018216SPaolo Bonzini         s->im = value;
109453018216SPaolo Bonzini         break;
109553018216SPaolo Bonzini     case 0x0c: /* ISC */
109653018216SPaolo Bonzini         s->ris &= ~value;
109753018216SPaolo Bonzini         break;
109853018216SPaolo Bonzini     case 0x10: /* OSTAT */
109953018216SPaolo Bonzini         s->ostat &= ~value;
110053018216SPaolo Bonzini         break;
110153018216SPaolo Bonzini     case 0x14: /* EMUX */
110253018216SPaolo Bonzini         s->emux = value;
110353018216SPaolo Bonzini         break;
110453018216SPaolo Bonzini     case 0x18: /* USTAT */
110553018216SPaolo Bonzini         s->ustat &= ~value;
110653018216SPaolo Bonzini         break;
110753018216SPaolo Bonzini     case 0x20: /* SSPRI */
110853018216SPaolo Bonzini         s->sspri = value;
110953018216SPaolo Bonzini         break;
111053018216SPaolo Bonzini     case 0x28: /* PSSI */
111153018216SPaolo Bonzini         hw_error("Not implemented:  ADC sample initiate\n");
111253018216SPaolo Bonzini         break;
111353018216SPaolo Bonzini     case 0x30: /* SAC */
111453018216SPaolo Bonzini         s->sac = value;
111553018216SPaolo Bonzini         break;
111653018216SPaolo Bonzini     default:
111753018216SPaolo Bonzini         hw_error("stellaris_adc_write: Bad offset 0x%x\n", (int)offset);
111853018216SPaolo Bonzini     }
111953018216SPaolo Bonzini     stellaris_adc_update(s);
112053018216SPaolo Bonzini }
112153018216SPaolo Bonzini 
112253018216SPaolo Bonzini static const MemoryRegionOps stellaris_adc_ops = {
112353018216SPaolo Bonzini     .read = stellaris_adc_read,
112453018216SPaolo Bonzini     .write = stellaris_adc_write,
112553018216SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
112653018216SPaolo Bonzini };
112753018216SPaolo Bonzini 
112853018216SPaolo Bonzini static const VMStateDescription vmstate_stellaris_adc = {
112953018216SPaolo Bonzini     .name = "stellaris_adc",
113053018216SPaolo Bonzini     .version_id = 1,
113153018216SPaolo Bonzini     .minimum_version_id = 1,
113253018216SPaolo Bonzini     .fields = (VMStateField[]) {
113353018216SPaolo Bonzini         VMSTATE_UINT32(actss, stellaris_adc_state),
113453018216SPaolo Bonzini         VMSTATE_UINT32(ris, stellaris_adc_state),
113553018216SPaolo Bonzini         VMSTATE_UINT32(im, stellaris_adc_state),
113653018216SPaolo Bonzini         VMSTATE_UINT32(emux, stellaris_adc_state),
113753018216SPaolo Bonzini         VMSTATE_UINT32(ostat, stellaris_adc_state),
113853018216SPaolo Bonzini         VMSTATE_UINT32(ustat, stellaris_adc_state),
113953018216SPaolo Bonzini         VMSTATE_UINT32(sspri, stellaris_adc_state),
114053018216SPaolo Bonzini         VMSTATE_UINT32(sac, stellaris_adc_state),
114153018216SPaolo Bonzini         VMSTATE_UINT32(fifo[0].state, stellaris_adc_state),
114253018216SPaolo Bonzini         VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16),
114353018216SPaolo Bonzini         VMSTATE_UINT32(ssmux[0], stellaris_adc_state),
114453018216SPaolo Bonzini         VMSTATE_UINT32(ssctl[0], stellaris_adc_state),
114553018216SPaolo Bonzini         VMSTATE_UINT32(fifo[1].state, stellaris_adc_state),
114653018216SPaolo Bonzini         VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16),
114753018216SPaolo Bonzini         VMSTATE_UINT32(ssmux[1], stellaris_adc_state),
114853018216SPaolo Bonzini         VMSTATE_UINT32(ssctl[1], stellaris_adc_state),
114953018216SPaolo Bonzini         VMSTATE_UINT32(fifo[2].state, stellaris_adc_state),
115053018216SPaolo Bonzini         VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16),
115153018216SPaolo Bonzini         VMSTATE_UINT32(ssmux[2], stellaris_adc_state),
115253018216SPaolo Bonzini         VMSTATE_UINT32(ssctl[2], stellaris_adc_state),
115353018216SPaolo Bonzini         VMSTATE_UINT32(fifo[3].state, stellaris_adc_state),
115453018216SPaolo Bonzini         VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16),
115553018216SPaolo Bonzini         VMSTATE_UINT32(ssmux[3], stellaris_adc_state),
115653018216SPaolo Bonzini         VMSTATE_UINT32(ssctl[3], stellaris_adc_state),
115753018216SPaolo Bonzini         VMSTATE_UINT32(noise, stellaris_adc_state),
115853018216SPaolo Bonzini         VMSTATE_END_OF_LIST()
115953018216SPaolo Bonzini     }
116053018216SPaolo Bonzini };
116153018216SPaolo Bonzini 
11627df7f67aSAndreas Färber static int stellaris_adc_init(SysBusDevice *sbd)
116353018216SPaolo Bonzini {
11647df7f67aSAndreas Färber     DeviceState *dev = DEVICE(sbd);
11657df7f67aSAndreas Färber     stellaris_adc_state *s = STELLARIS_ADC(dev);
116653018216SPaolo Bonzini     int n;
116753018216SPaolo Bonzini 
116853018216SPaolo Bonzini     for (n = 0; n < 4; n++) {
11697df7f67aSAndreas Färber         sysbus_init_irq(sbd, &s->irq[n]);
117053018216SPaolo Bonzini     }
117153018216SPaolo Bonzini 
117264bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &stellaris_adc_ops, s,
117353018216SPaolo Bonzini                           "adc", 0x1000);
11747df7f67aSAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
117553018216SPaolo Bonzini     stellaris_adc_reset(s);
11767df7f67aSAndreas Färber     qdev_init_gpio_in(dev, stellaris_adc_trigger, 1);
11777df7f67aSAndreas Färber     vmstate_register(dev, -1, &vmstate_stellaris_adc, s);
117853018216SPaolo Bonzini     return 0;
117953018216SPaolo Bonzini }
118053018216SPaolo Bonzini 
1181d69ffb5bSMichael Davidsaver static
1182d69ffb5bSMichael Davidsaver void do_sys_reset(void *opaque, int n, int level)
1183d69ffb5bSMichael Davidsaver {
1184d69ffb5bSMichael Davidsaver     if (level) {
1185d69ffb5bSMichael Davidsaver         qemu_system_reset_request();
1186d69ffb5bSMichael Davidsaver     }
1187d69ffb5bSMichael Davidsaver }
1188d69ffb5bSMichael Davidsaver 
118953018216SPaolo Bonzini /* Board init.  */
119053018216SPaolo Bonzini static stellaris_board_info stellaris_boards[] = {
119153018216SPaolo Bonzini   { "LM3S811EVB",
119253018216SPaolo Bonzini     0,
119353018216SPaolo Bonzini     0x0032000e,
119453018216SPaolo Bonzini     0x001f001f, /* dc0 */
119553018216SPaolo Bonzini     0x001132bf,
119653018216SPaolo Bonzini     0x01071013,
119753018216SPaolo Bonzini     0x3f0f01ff,
119853018216SPaolo Bonzini     0x0000001f,
119953018216SPaolo Bonzini     BP_OLED_I2C
120053018216SPaolo Bonzini   },
120153018216SPaolo Bonzini   { "LM3S6965EVB",
120253018216SPaolo Bonzini     0x10010002,
120353018216SPaolo Bonzini     0x1073402e,
120453018216SPaolo Bonzini     0x00ff007f, /* dc0 */
120553018216SPaolo Bonzini     0x001133ff,
120653018216SPaolo Bonzini     0x030f5317,
120753018216SPaolo Bonzini     0x0f0f87ff,
120853018216SPaolo Bonzini     0x5000007f,
120953018216SPaolo Bonzini     BP_OLED_SSI | BP_GAMEPAD
121053018216SPaolo Bonzini   }
121153018216SPaolo Bonzini };
121253018216SPaolo Bonzini 
121353018216SPaolo Bonzini static void stellaris_init(const char *kernel_filename, const char *cpu_model,
121453018216SPaolo Bonzini                            stellaris_board_info *board)
121553018216SPaolo Bonzini {
121653018216SPaolo Bonzini     static const int uart_irq[] = {5, 6, 33, 34};
121753018216SPaolo Bonzini     static const int timer_irq[] = {19, 21, 23, 35};
121853018216SPaolo Bonzini     static const uint32_t gpio_addr[7] =
121953018216SPaolo Bonzini       { 0x40004000, 0x40005000, 0x40006000, 0x40007000,
122053018216SPaolo Bonzini         0x40024000, 0x40025000, 0x40026000};
122153018216SPaolo Bonzini     static const int gpio_irq[7] = {0, 1, 2, 3, 4, 30, 31};
122253018216SPaolo Bonzini 
122320c59c38SMichael Davidsaver     DeviceState *gpio_dev[7], *nvic;
122453018216SPaolo Bonzini     qemu_irq gpio_in[7][8];
122553018216SPaolo Bonzini     qemu_irq gpio_out[7][8];
122653018216SPaolo Bonzini     qemu_irq adc;
122753018216SPaolo Bonzini     int sram_size;
122853018216SPaolo Bonzini     int flash_size;
1229a5c82852SAndreas Färber     I2CBus *i2c;
123053018216SPaolo Bonzini     DeviceState *dev;
123153018216SPaolo Bonzini     int i;
123253018216SPaolo Bonzini     int j;
123353018216SPaolo Bonzini 
1234fe6ac447SAlistair Francis     MemoryRegion *sram = g_new(MemoryRegion, 1);
1235fe6ac447SAlistair Francis     MemoryRegion *flash = g_new(MemoryRegion, 1);
1236fe6ac447SAlistair Francis     MemoryRegion *system_memory = get_system_memory();
1237fe6ac447SAlistair Francis 
1238fe6ac447SAlistair Francis     flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024;
1239fe6ac447SAlistair Francis     sram_size = ((board->dc0 >> 18) + 1) * 1024;
1240fe6ac447SAlistair Francis 
1241fe6ac447SAlistair Francis     /* Flash programming is done via the SCU, so pretend it is ROM.  */
1242fe6ac447SAlistair Francis     memory_region_init_ram(flash, NULL, "stellaris.flash", flash_size,
1243f8ed85acSMarkus Armbruster                            &error_fatal);
1244fe6ac447SAlistair Francis     vmstate_register_ram_global(flash);
1245fe6ac447SAlistair Francis     memory_region_set_readonly(flash, true);
1246fe6ac447SAlistair Francis     memory_region_add_subregion(system_memory, 0, flash);
1247fe6ac447SAlistair Francis 
1248fe6ac447SAlistair Francis     memory_region_init_ram(sram, NULL, "stellaris.sram", sram_size,
1249f8ed85acSMarkus Armbruster                            &error_fatal);
1250fe6ac447SAlistair Francis     vmstate_register_ram_global(sram);
1251fe6ac447SAlistair Francis     memory_region_add_subregion(system_memory, 0x20000000, sram);
1252fe6ac447SAlistair Francis 
125320c59c38SMichael Davidsaver     nvic = armv7m_init(system_memory, flash_size, NUM_IRQ_LINES,
12548b47b7daSAlistair Francis                       kernel_filename, cpu_model);
125553018216SPaolo Bonzini 
1256d69ffb5bSMichael Davidsaver     qdev_connect_gpio_out_named(nvic, "SYSRESETREQ", 0,
1257d69ffb5bSMichael Davidsaver                                 qemu_allocate_irq(&do_sys_reset, NULL, 0));
1258d69ffb5bSMichael Davidsaver 
125953018216SPaolo Bonzini     if (board->dc1 & (1 << 16)) {
12607df7f67aSAndreas Färber         dev = sysbus_create_varargs(TYPE_STELLARIS_ADC, 0x40038000,
126120c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 14),
126220c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 15),
126320c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 16),
126420c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 17),
126520c59c38SMichael Davidsaver                                     NULL);
126653018216SPaolo Bonzini         adc = qdev_get_gpio_in(dev, 0);
126753018216SPaolo Bonzini     } else {
126853018216SPaolo Bonzini         adc = NULL;
126953018216SPaolo Bonzini     }
127053018216SPaolo Bonzini     for (i = 0; i < 4; i++) {
127153018216SPaolo Bonzini         if (board->dc2 & (0x10000 << i)) {
12728ef1d394SAndreas Färber             dev = sysbus_create_simple(TYPE_STELLARIS_GPTM,
127353018216SPaolo Bonzini                                        0x40030000 + i * 0x1000,
127420c59c38SMichael Davidsaver                                        qdev_get_gpio_in(nvic, timer_irq[i]));
127553018216SPaolo Bonzini             /* TODO: This is incorrect, but we get away with it because
127653018216SPaolo Bonzini                the ADC output is only ever pulsed.  */
127753018216SPaolo Bonzini             qdev_connect_gpio_out(dev, 0, adc);
127853018216SPaolo Bonzini         }
127953018216SPaolo Bonzini     }
128053018216SPaolo Bonzini 
128120c59c38SMichael Davidsaver     stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28),
128220c59c38SMichael Davidsaver                        board, nd_table[0].macaddr.a);
128353018216SPaolo Bonzini 
128453018216SPaolo Bonzini     for (i = 0; i < 7; i++) {
128553018216SPaolo Bonzini         if (board->dc4 & (1 << i)) {
128653018216SPaolo Bonzini             gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i],
128720c59c38SMichael Davidsaver                                                qdev_get_gpio_in(nvic,
128820c59c38SMichael Davidsaver                                                                 gpio_irq[i]));
128953018216SPaolo Bonzini             for (j = 0; j < 8; j++) {
129053018216SPaolo Bonzini                 gpio_in[i][j] = qdev_get_gpio_in(gpio_dev[i], j);
129153018216SPaolo Bonzini                 gpio_out[i][j] = NULL;
129253018216SPaolo Bonzini             }
129353018216SPaolo Bonzini         }
129453018216SPaolo Bonzini     }
129553018216SPaolo Bonzini 
129653018216SPaolo Bonzini     if (board->dc2 & (1 << 12)) {
129720c59c38SMichael Davidsaver         dev = sysbus_create_simple(TYPE_STELLARIS_I2C, 0x40020000,
129820c59c38SMichael Davidsaver                                    qdev_get_gpio_in(nvic, 8));
1299a5c82852SAndreas Färber         i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
130053018216SPaolo Bonzini         if (board->peripherals & BP_OLED_I2C) {
130153018216SPaolo Bonzini             i2c_create_slave(i2c, "ssd0303", 0x3d);
130253018216SPaolo Bonzini         }
130353018216SPaolo Bonzini     }
130453018216SPaolo Bonzini 
130553018216SPaolo Bonzini     for (i = 0; i < 4; i++) {
130653018216SPaolo Bonzini         if (board->dc2 & (1 << i)) {
130753018216SPaolo Bonzini             sysbus_create_simple("pl011_luminary", 0x4000c000 + i * 0x1000,
130820c59c38SMichael Davidsaver                                  qdev_get_gpio_in(nvic, uart_irq[i]));
130953018216SPaolo Bonzini         }
131053018216SPaolo Bonzini     }
131153018216SPaolo Bonzini     if (board->dc2 & (1 << 4)) {
131220c59c38SMichael Davidsaver         dev = sysbus_create_simple("pl022", 0x40008000,
131320c59c38SMichael Davidsaver                                    qdev_get_gpio_in(nvic, 7));
131453018216SPaolo Bonzini         if (board->peripherals & BP_OLED_SSI) {
131553018216SPaolo Bonzini             void *bus;
131653018216SPaolo Bonzini             DeviceState *sddev;
131753018216SPaolo Bonzini             DeviceState *ssddev;
131853018216SPaolo Bonzini 
131953018216SPaolo Bonzini             /* Some boards have both an OLED controller and SD card connected to
132053018216SPaolo Bonzini              * the same SSI port, with the SD card chip select connected to a
132153018216SPaolo Bonzini              * GPIO pin.  Technically the OLED chip select is connected to the
132253018216SPaolo Bonzini              * SSI Fss pin.  We do not bother emulating that as both devices
132353018216SPaolo Bonzini              * should never be selected simultaneously, and our OLED controller
132453018216SPaolo Bonzini              * ignores stray 0xff commands that occur when deselecting the SD
132553018216SPaolo Bonzini              * card.
132653018216SPaolo Bonzini              */
132753018216SPaolo Bonzini             bus = qdev_get_child_bus(dev, "ssi");
132853018216SPaolo Bonzini 
132953018216SPaolo Bonzini             sddev = ssi_create_slave(bus, "ssi-sd");
133053018216SPaolo Bonzini             ssddev = ssi_create_slave(bus, "ssd0323");
1331de77914eSPeter Crosthwaite             gpio_out[GPIO_D][0] = qemu_irq_split(
1332de77914eSPeter Crosthwaite                     qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0),
1333de77914eSPeter Crosthwaite                     qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0));
1334de77914eSPeter Crosthwaite             gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0);
133553018216SPaolo Bonzini 
133653018216SPaolo Bonzini             /* Make sure the select pin is high.  */
133753018216SPaolo Bonzini             qemu_irq_raise(gpio_out[GPIO_D][0]);
133853018216SPaolo Bonzini         }
133953018216SPaolo Bonzini     }
134053018216SPaolo Bonzini     if (board->dc4 & (1 << 28)) {
134153018216SPaolo Bonzini         DeviceState *enet;
134253018216SPaolo Bonzini 
134353018216SPaolo Bonzini         qemu_check_nic_model(&nd_table[0], "stellaris");
134453018216SPaolo Bonzini 
134553018216SPaolo Bonzini         enet = qdev_create(NULL, "stellaris_enet");
134653018216SPaolo Bonzini         qdev_set_nic_properties(enet, &nd_table[0]);
134753018216SPaolo Bonzini         qdev_init_nofail(enet);
134853018216SPaolo Bonzini         sysbus_mmio_map(SYS_BUS_DEVICE(enet), 0, 0x40048000);
134920c59c38SMichael Davidsaver         sysbus_connect_irq(SYS_BUS_DEVICE(enet), 0, qdev_get_gpio_in(nvic, 42));
135053018216SPaolo Bonzini     }
135153018216SPaolo Bonzini     if (board->peripherals & BP_GAMEPAD) {
135253018216SPaolo Bonzini         qemu_irq gpad_irq[5];
135353018216SPaolo Bonzini         static const int gpad_keycode[5] = { 0xc8, 0xd0, 0xcb, 0xcd, 0x1d };
135453018216SPaolo Bonzini 
135553018216SPaolo Bonzini         gpad_irq[0] = qemu_irq_invert(gpio_in[GPIO_E][0]); /* up */
135653018216SPaolo Bonzini         gpad_irq[1] = qemu_irq_invert(gpio_in[GPIO_E][1]); /* down */
135753018216SPaolo Bonzini         gpad_irq[2] = qemu_irq_invert(gpio_in[GPIO_E][2]); /* left */
135853018216SPaolo Bonzini         gpad_irq[3] = qemu_irq_invert(gpio_in[GPIO_E][3]); /* right */
135953018216SPaolo Bonzini         gpad_irq[4] = qemu_irq_invert(gpio_in[GPIO_F][1]); /* select */
136053018216SPaolo Bonzini 
136153018216SPaolo Bonzini         stellaris_gamepad_init(5, gpad_irq, gpad_keycode);
136253018216SPaolo Bonzini     }
136353018216SPaolo Bonzini     for (i = 0; i < 7; i++) {
136453018216SPaolo Bonzini         if (board->dc4 & (1 << i)) {
136553018216SPaolo Bonzini             for (j = 0; j < 8; j++) {
136653018216SPaolo Bonzini                 if (gpio_out[i][j]) {
136753018216SPaolo Bonzini                     qdev_connect_gpio_out(gpio_dev[i], j, gpio_out[i][j]);
136853018216SPaolo Bonzini                 }
136953018216SPaolo Bonzini             }
137053018216SPaolo Bonzini         }
137153018216SPaolo Bonzini     }
137253018216SPaolo Bonzini }
137353018216SPaolo Bonzini 
137453018216SPaolo Bonzini /* FIXME: Figure out how to generate these from stellaris_boards.  */
13753ef96221SMarcel Apfelbaum static void lm3s811evb_init(MachineState *machine)
137653018216SPaolo Bonzini {
13773ef96221SMarcel Apfelbaum     const char *cpu_model = machine->cpu_model;
13783ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
137953018216SPaolo Bonzini     stellaris_init(kernel_filename, cpu_model, &stellaris_boards[0]);
138053018216SPaolo Bonzini }
138153018216SPaolo Bonzini 
13823ef96221SMarcel Apfelbaum static void lm3s6965evb_init(MachineState *machine)
138353018216SPaolo Bonzini {
13843ef96221SMarcel Apfelbaum     const char *cpu_model = machine->cpu_model;
13853ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
138653018216SPaolo Bonzini     stellaris_init(kernel_filename, cpu_model, &stellaris_boards[1]);
138753018216SPaolo Bonzini }
138853018216SPaolo Bonzini 
13898a661aeaSAndreas Färber static void lm3s811evb_class_init(ObjectClass *oc, void *data)
139053018216SPaolo Bonzini {
13918a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
13928a661aeaSAndreas Färber 
1393e264d29dSEduardo Habkost     mc->desc = "Stellaris LM3S811EVB";
1394e264d29dSEduardo Habkost     mc->init = lm3s811evb_init;
139553018216SPaolo Bonzini }
139653018216SPaolo Bonzini 
13978a661aeaSAndreas Färber static const TypeInfo lm3s811evb_type = {
13988a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lm3s811evb"),
13998a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
14008a661aeaSAndreas Färber     .class_init = lm3s811evb_class_init,
14018a661aeaSAndreas Färber };
1402e264d29dSEduardo Habkost 
14038a661aeaSAndreas Färber static void lm3s6965evb_class_init(ObjectClass *oc, void *data)
1404e264d29dSEduardo Habkost {
14058a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
14068a661aeaSAndreas Färber 
1407e264d29dSEduardo Habkost     mc->desc = "Stellaris LM3S6965EVB";
1408e264d29dSEduardo Habkost     mc->init = lm3s6965evb_init;
1409e264d29dSEduardo Habkost }
1410e264d29dSEduardo Habkost 
14118a661aeaSAndreas Färber static const TypeInfo lm3s6965evb_type = {
14128a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lm3s6965evb"),
14138a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
14148a661aeaSAndreas Färber     .class_init = lm3s6965evb_class_init,
14158a661aeaSAndreas Färber };
14168a661aeaSAndreas Färber 
14178a661aeaSAndreas Färber static void stellaris_machine_init(void)
14188a661aeaSAndreas Färber {
14198a661aeaSAndreas Färber     type_register_static(&lm3s811evb_type);
14208a661aeaSAndreas Färber     type_register_static(&lm3s6965evb_type);
14218a661aeaSAndreas Färber }
14228a661aeaSAndreas Färber 
1423*0e6aac87SEduardo Habkost type_init(stellaris_machine_init)
142453018216SPaolo Bonzini 
142553018216SPaolo Bonzini static void stellaris_i2c_class_init(ObjectClass *klass, void *data)
142653018216SPaolo Bonzini {
142753018216SPaolo Bonzini     SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
142853018216SPaolo Bonzini 
142953018216SPaolo Bonzini     sdc->init = stellaris_i2c_init;
143053018216SPaolo Bonzini }
143153018216SPaolo Bonzini 
143253018216SPaolo Bonzini static const TypeInfo stellaris_i2c_info = {
1433d94a4015SAndreas Färber     .name          = TYPE_STELLARIS_I2C,
143453018216SPaolo Bonzini     .parent        = TYPE_SYS_BUS_DEVICE,
143553018216SPaolo Bonzini     .instance_size = sizeof(stellaris_i2c_state),
143653018216SPaolo Bonzini     .class_init    = stellaris_i2c_class_init,
143753018216SPaolo Bonzini };
143853018216SPaolo Bonzini 
143953018216SPaolo Bonzini static void stellaris_gptm_class_init(ObjectClass *klass, void *data)
144053018216SPaolo Bonzini {
144153018216SPaolo Bonzini     SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
144253018216SPaolo Bonzini 
144353018216SPaolo Bonzini     sdc->init = stellaris_gptm_init;
144453018216SPaolo Bonzini }
144553018216SPaolo Bonzini 
144653018216SPaolo Bonzini static const TypeInfo stellaris_gptm_info = {
14478ef1d394SAndreas Färber     .name          = TYPE_STELLARIS_GPTM,
144853018216SPaolo Bonzini     .parent        = TYPE_SYS_BUS_DEVICE,
144953018216SPaolo Bonzini     .instance_size = sizeof(gptm_state),
145053018216SPaolo Bonzini     .class_init    = stellaris_gptm_class_init,
145153018216SPaolo Bonzini };
145253018216SPaolo Bonzini 
145353018216SPaolo Bonzini static void stellaris_adc_class_init(ObjectClass *klass, void *data)
145453018216SPaolo Bonzini {
145553018216SPaolo Bonzini     SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
145653018216SPaolo Bonzini 
145753018216SPaolo Bonzini     sdc->init = stellaris_adc_init;
145853018216SPaolo Bonzini }
145953018216SPaolo Bonzini 
146053018216SPaolo Bonzini static const TypeInfo stellaris_adc_info = {
14617df7f67aSAndreas Färber     .name          = TYPE_STELLARIS_ADC,
146253018216SPaolo Bonzini     .parent        = TYPE_SYS_BUS_DEVICE,
146353018216SPaolo Bonzini     .instance_size = sizeof(stellaris_adc_state),
146453018216SPaolo Bonzini     .class_init    = stellaris_adc_class_init,
146553018216SPaolo Bonzini };
146653018216SPaolo Bonzini 
146753018216SPaolo Bonzini static void stellaris_register_types(void)
146853018216SPaolo Bonzini {
146953018216SPaolo Bonzini     type_register_static(&stellaris_i2c_info);
147053018216SPaolo Bonzini     type_register_static(&stellaris_gptm_info);
147153018216SPaolo Bonzini     type_register_static(&stellaris_adc_info);
147253018216SPaolo Bonzini }
147353018216SPaolo Bonzini 
147453018216SPaolo Bonzini type_init(stellaris_register_types)
1475