xref: /qemu/hw/arm/xlnx-zynqmp.c (revision ac06724a)
1 /*
2  * Xilinx Zynq MPSoC emulation
3  *
4  * Copyright (C) 2015 Xilinx Inc
5  * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
6  *
7  * This program is free software; you can redistribute it and/or modify it
8  * under the terms of the GNU General Public License as published by the
9  * Free Software Foundation; either version 2 of the License, or
10  * (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful, but WITHOUT
13  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15  * for more details.
16  */
17 
18 #include "qemu/osdep.h"
19 #include "qapi/error.h"
20 #include "qemu-common.h"
21 #include "cpu.h"
22 #include "hw/arm/xlnx-zynqmp.h"
23 #include "hw/intc/arm_gic_common.h"
24 #include "exec/address-spaces.h"
25 #include "sysemu/kvm.h"
26 #include "kvm_arm.h"
27 
28 #define GIC_NUM_SPI_INTR 160
29 
30 #define ARM_PHYS_TIMER_PPI  30
31 #define ARM_VIRT_TIMER_PPI  27
32 
33 #define GEM_REVISION        0x40070106
34 
35 #define GIC_BASE_ADDR       0xf9000000
36 #define GIC_DIST_ADDR       0xf9010000
37 #define GIC_CPU_ADDR        0xf9020000
38 
39 #define SATA_INTR           133
40 #define SATA_ADDR           0xFD0C0000
41 #define SATA_NUM_PORTS      2
42 
43 #define DP_ADDR             0xfd4a0000
44 #define DP_IRQ              113
45 
46 #define DPDMA_ADDR          0xfd4c0000
47 #define DPDMA_IRQ           116
48 
49 static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = {
50     0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000,
51 };
52 
53 static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = {
54     57, 59, 61, 63,
55 };
56 
57 static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = {
58     0xFF000000, 0xFF010000,
59 };
60 
61 static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = {
62     21, 22,
63 };
64 
65 static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = {
66     0xFF160000, 0xFF170000,
67 };
68 
69 static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = {
70     48, 49,
71 };
72 
73 static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = {
74     0xFF040000, 0xFF050000,
75 };
76 
77 static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = {
78     19, 20,
79 };
80 
81 typedef struct XlnxZynqMPGICRegion {
82     int region_index;
83     uint32_t address;
84 } XlnxZynqMPGICRegion;
85 
86 static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = {
87     { .region_index = 0, .address = GIC_DIST_ADDR, },
88     { .region_index = 1, .address = GIC_CPU_ADDR,  },
89 };
90 
91 static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index)
92 {
93     return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index;
94 }
95 
96 static void xlnx_zynqmp_create_rpu(XlnxZynqMPState *s, const char *boot_cpu,
97                                    Error **errp)
98 {
99     Error *err = NULL;
100     int i;
101 
102     for (i = 0; i < XLNX_ZYNQMP_NUM_RPU_CPUS; i++) {
103         char *name;
104 
105         object_initialize(&s->rpu_cpu[i], sizeof(s->rpu_cpu[i]),
106                           "cortex-r5-" TYPE_ARM_CPU);
107         object_property_add_child(OBJECT(s), "rpu-cpu[*]",
108                                   OBJECT(&s->rpu_cpu[i]), &error_abort);
109 
110         name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i]));
111         if (strcmp(name, boot_cpu)) {
112             /* Secondary CPUs start in PSCI powered-down state */
113             object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true,
114                                      "start-powered-off", &error_abort);
115         } else {
116             s->boot_cpu_ptr = &s->rpu_cpu[i];
117         }
118         g_free(name);
119 
120         object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "reset-hivecs",
121                                  &error_abort);
122         object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "realized",
123                                  &err);
124         if (err) {
125             error_propagate(errp, err);
126             return;
127         }
128     }
129 }
130 
131 static void xlnx_zynqmp_init(Object *obj)
132 {
133     XlnxZynqMPState *s = XLNX_ZYNQMP(obj);
134     int i;
135 
136     for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) {
137         object_initialize(&s->apu_cpu[i], sizeof(s->apu_cpu[i]),
138                           "cortex-a53-" TYPE_ARM_CPU);
139         object_property_add_child(obj, "apu-cpu[*]", OBJECT(&s->apu_cpu[i]),
140                                   &error_abort);
141     }
142 
143     object_property_add_link(obj, "ddr-ram", TYPE_MEMORY_REGION,
144                              (Object **)&s->ddr_ram,
145                              qdev_prop_allow_set_link_before_realize,
146                              OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
147 
148     object_initialize(&s->gic, sizeof(s->gic), gic_class_name());
149     qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default());
150 
151     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
152         object_initialize(&s->gem[i], sizeof(s->gem[i]), TYPE_CADENCE_GEM);
153         qdev_set_parent_bus(DEVICE(&s->gem[i]), sysbus_get_default());
154     }
155 
156     for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
157         object_initialize(&s->uart[i], sizeof(s->uart[i]), TYPE_CADENCE_UART);
158         qdev_set_parent_bus(DEVICE(&s->uart[i]), sysbus_get_default());
159     }
160 
161     object_initialize(&s->sata, sizeof(s->sata), TYPE_SYSBUS_AHCI);
162     qdev_set_parent_bus(DEVICE(&s->sata), sysbus_get_default());
163 
164     for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
165         object_initialize(&s->sdhci[i], sizeof(s->sdhci[i]),
166                           TYPE_SYSBUS_SDHCI);
167         qdev_set_parent_bus(DEVICE(&s->sdhci[i]),
168                             sysbus_get_default());
169     }
170 
171     for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
172         object_initialize(&s->spi[i], sizeof(s->spi[i]),
173                           TYPE_XILINX_SPIPS);
174         qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default());
175     }
176 
177     object_initialize(&s->dp, sizeof(s->dp), TYPE_XLNX_DP);
178     qdev_set_parent_bus(DEVICE(&s->dp), sysbus_get_default());
179 
180     object_initialize(&s->dpdma, sizeof(s->dpdma), TYPE_XLNX_DPDMA);
181     qdev_set_parent_bus(DEVICE(&s->dpdma), sysbus_get_default());
182 }
183 
184 static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
185 {
186     XlnxZynqMPState *s = XLNX_ZYNQMP(dev);
187     MemoryRegion *system_memory = get_system_memory();
188     uint8_t i;
189     uint64_t ram_size;
190     const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]";
191     ram_addr_t ddr_low_size, ddr_high_size;
192     qemu_irq gic_spi[GIC_NUM_SPI_INTR];
193     Error *err = NULL;
194 
195     ram_size = memory_region_size(s->ddr_ram);
196 
197     /* Create the DDR Memory Regions. User friendly checks should happen at
198      * the board level
199      */
200     if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) {
201         /* The RAM size is above the maximum available for the low DDR.
202          * Create the high DDR memory region as well.
203          */
204         assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE);
205         ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
206         ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
207 
208         memory_region_init_alias(&s->ddr_ram_high, NULL,
209                                  "ddr-ram-high", s->ddr_ram,
210                                   ddr_low_size, ddr_high_size);
211         memory_region_add_subregion(get_system_memory(),
212                                     XLNX_ZYNQMP_HIGH_RAM_START,
213                                     &s->ddr_ram_high);
214     } else {
215         /* RAM must be non-zero */
216         assert(ram_size);
217         ddr_low_size = ram_size;
218     }
219 
220     memory_region_init_alias(&s->ddr_ram_low, NULL,
221                              "ddr-ram-low", s->ddr_ram,
222                               0, ddr_low_size);
223     memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low);
224 
225     /* Create the four OCM banks */
226     for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) {
227         char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i);
228 
229         memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name,
230                                XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal);
231         vmstate_register_ram_global(&s->ocm_ram[i]);
232         memory_region_add_subregion(get_system_memory(),
233                                     XLNX_ZYNQMP_OCM_RAM_0_ADDRESS +
234                                         i * XLNX_ZYNQMP_OCM_RAM_SIZE,
235                                     &s->ocm_ram[i]);
236 
237         g_free(ocm_name);
238     }
239 
240     qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32);
241     qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
242     qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", XLNX_ZYNQMP_NUM_APU_CPUS);
243 
244     /* Realize APUs before realizing the GIC. KVM requires this.  */
245     for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) {
246         char *name;
247 
248         object_property_set_int(OBJECT(&s->apu_cpu[i]), QEMU_PSCI_CONDUIT_SMC,
249                                 "psci-conduit", &error_abort);
250 
251         name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i]));
252         if (strcmp(name, boot_cpu)) {
253             /* Secondary CPUs start in PSCI powered-down state */
254             object_property_set_bool(OBJECT(&s->apu_cpu[i]), true,
255                                      "start-powered-off", &error_abort);
256         } else {
257             s->boot_cpu_ptr = &s->apu_cpu[i];
258         }
259         g_free(name);
260 
261         object_property_set_bool(OBJECT(&s->apu_cpu[i]),
262                                  s->secure, "has_el3", NULL);
263         object_property_set_bool(OBJECT(&s->apu_cpu[i]),
264                                  false, "has_el2", NULL);
265         object_property_set_int(OBJECT(&s->apu_cpu[i]), GIC_BASE_ADDR,
266                                 "reset-cbar", &error_abort);
267         object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, "realized",
268                                  &err);
269         if (err) {
270             error_propagate(errp, err);
271             return;
272         }
273     }
274 
275     object_property_set_bool(OBJECT(&s->gic), true, "realized", &err);
276     if (err) {
277         error_propagate(errp, err);
278         return;
279     }
280 
281     assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS);
282     for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) {
283         SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic);
284         const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i];
285         MemoryRegion *mr = sysbus_mmio_get_region(gic, r->region_index);
286         uint32_t addr = r->address;
287         int j;
288 
289         sysbus_mmio_map(gic, r->region_index, addr);
290 
291         for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) {
292             MemoryRegion *alias = &s->gic_mr[i][j];
293 
294             addr += XLNX_ZYNQMP_GIC_REGION_SIZE;
295             memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr,
296                                      0, XLNX_ZYNQMP_GIC_REGION_SIZE);
297             memory_region_add_subregion(system_memory, addr, alias);
298         }
299     }
300 
301     for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) {
302         qemu_irq irq;
303 
304         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
305                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
306                                             ARM_CPU_IRQ));
307         irq = qdev_get_gpio_in(DEVICE(&s->gic),
308                                arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI));
309         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 0, irq);
310         irq = qdev_get_gpio_in(DEVICE(&s->gic),
311                                arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI));
312         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 1, irq);
313     }
314 
315     if (s->has_rpu) {
316         xlnx_zynqmp_create_rpu(s, boot_cpu, &err);
317         if (err) {
318             error_propagate(errp, err);
319             return;
320         }
321     }
322 
323     if (!s->boot_cpu_ptr) {
324         error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu);
325         return;
326     }
327 
328     for (i = 0; i < GIC_NUM_SPI_INTR; i++) {
329         gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i);
330     }
331 
332     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
333         NICInfo *nd = &nd_table[i];
334 
335         if (nd->used) {
336             qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
337             qdev_set_nic_properties(DEVICE(&s->gem[i]), nd);
338         }
339         object_property_set_int(OBJECT(&s->gem[i]), GEM_REVISION, "revision",
340                                 &error_abort);
341         object_property_set_int(OBJECT(&s->gem[i]), 2, "num-priority-queues",
342                                 &error_abort);
343         object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err);
344         if (err) {
345             error_propagate(errp, err);
346             return;
347         }
348         sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]);
349         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0,
350                            gic_spi[gem_intr[i]]);
351     }
352 
353     for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
354         qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hds[i]);
355         object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err);
356         if (err) {
357             error_propagate(errp, err);
358             return;
359         }
360         sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]);
361         sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
362                            gic_spi[uart_intr[i]]);
363     }
364 
365     object_property_set_int(OBJECT(&s->sata), SATA_NUM_PORTS, "num-ports",
366                             &error_abort);
367     object_property_set_bool(OBJECT(&s->sata), true, "realized", &err);
368     if (err) {
369         error_propagate(errp, err);
370         return;
371     }
372 
373     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR);
374     sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]);
375 
376     for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
377         char *bus_name;
378 
379         object_property_set_bool(OBJECT(&s->sdhci[i]), true,
380                                  "realized", &err);
381         if (err) {
382             error_propagate(errp, err);
383             return;
384         }
385         sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci[i]), 0,
386                         sdhci_addr[i]);
387         sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci[i]), 0,
388                            gic_spi[sdhci_intr[i]]);
389         /* Alias controller SD bus to the SoC itself */
390         bus_name = g_strdup_printf("sd-bus%d", i);
391         object_property_add_alias(OBJECT(s), bus_name,
392                                   OBJECT(&s->sdhci[i]), "sd-bus",
393                                   &error_abort);
394         g_free(bus_name);
395     }
396 
397     for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
398         gchar *bus_name;
399 
400         object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err);
401 
402         sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]);
403         sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
404                            gic_spi[spi_intr[i]]);
405 
406         /* Alias controller SPI bus to the SoC itself */
407         bus_name = g_strdup_printf("spi%d", i);
408         object_property_add_alias(OBJECT(s), bus_name,
409                                   OBJECT(&s->spi[i]), "spi0",
410                                   &error_abort);
411         g_free(bus_name);
412     }
413 
414     object_property_set_bool(OBJECT(&s->dp), true, "realized", &err);
415     if (err) {
416         error_propagate(errp, err);
417         return;
418     }
419     sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR);
420     sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]);
421 
422     object_property_set_bool(OBJECT(&s->dpdma), true, "realized", &err);
423     if (err) {
424         error_propagate(errp, err);
425         return;
426     }
427     object_property_set_link(OBJECT(&s->dp), OBJECT(&s->dpdma), "dpdma",
428                              &error_abort);
429     sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR);
430     sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]);
431 }
432 
433 static Property xlnx_zynqmp_props[] = {
434     DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu),
435     DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false),
436     DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false),
437     DEFINE_PROP_END_OF_LIST()
438 };
439 
440 static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data)
441 {
442     DeviceClass *dc = DEVICE_CLASS(oc);
443 
444     dc->props = xlnx_zynqmp_props;
445     dc->realize = xlnx_zynqmp_realize;
446 }
447 
448 static const TypeInfo xlnx_zynqmp_type_info = {
449     .name = TYPE_XLNX_ZYNQMP,
450     .parent = TYPE_DEVICE,
451     .instance_size = sizeof(XlnxZynqMPState),
452     .instance_init = xlnx_zynqmp_init,
453     .class_init = xlnx_zynqmp_class_init,
454 };
455 
456 static void xlnx_zynqmp_register_types(void)
457 {
458     type_register_static(&xlnx_zynqmp_type_info);
459 }
460 
461 type_init(xlnx_zynqmp_register_types)
462