xref: /qemu/hw/block/m25p80.c (revision d072cdf3)
1 /*
2  * ST M25P80 emulator. Emulate all SPI flash devices based on the m25p80 command
3  * set. Known devices table current as of Jun/2012 and taken from linux.
4  * See drivers/mtd/devices/m25p80.c.
5  *
6  * Copyright (C) 2011 Edgar E. Iglesias <edgar.iglesias@gmail.com>
7  * Copyright (C) 2012 Peter A. G. Crosthwaite <peter.crosthwaite@petalogix.com>
8  * Copyright (C) 2012 PetaLogix
9  *
10  * This program is free software; you can redistribute it and/or
11  * modify it under the terms of the GNU General Public License as
12  * published by the Free Software Foundation; either version 2 or
13  * (at your option) a later version of the License.
14  *
15  * This program is distributed in the hope that it will be useful,
16  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18  * GNU General Public License for more details.
19  *
20  * You should have received a copy of the GNU General Public License along
21  * with this program; if not, see <http://www.gnu.org/licenses/>.
22  */
23 
24 #include "hw/hw.h"
25 #include "sysemu/blockdev.h"
26 #include "hw/ssi.h"
27 
28 #ifndef M25P80_ERR_DEBUG
29 #define M25P80_ERR_DEBUG 0
30 #endif
31 
32 #define DB_PRINT_L(level, ...) do { \
33     if (M25P80_ERR_DEBUG > (level)) { \
34         fprintf(stderr,  ": %s: ", __func__); \
35         fprintf(stderr, ## __VA_ARGS__); \
36     } \
37 } while (0);
38 
39 /* Fields for FlashPartInfo->flags */
40 
41 /* erase capabilities */
42 #define ER_4K 1
43 #define ER_32K 2
44 /* set to allow the page program command to write 0s back to 1. Useful for
45  * modelling EEPROM with SPI flash command set
46  */
47 #define WR_1 0x100
48 
49 typedef struct FlashPartInfo {
50     const char *part_name;
51     /* jedec code. (jedec >> 16) & 0xff is the 1st byte, >> 8 the 2nd etc */
52     uint32_t jedec;
53     /* extended jedec code */
54     uint16_t ext_jedec;
55     /* there is confusion between manufacturers as to what a sector is. In this
56      * device model, a "sector" is the size that is erased by the ERASE_SECTOR
57      * command (opcode 0xd8).
58      */
59     uint32_t sector_size;
60     uint32_t n_sectors;
61     uint32_t page_size;
62     uint8_t flags;
63 } FlashPartInfo;
64 
65 /* adapted from linux */
66 
67 #define INFO(_part_name, _jedec, _ext_jedec, _sector_size, _n_sectors, _flags)\
68     .part_name = (_part_name),\
69     .jedec = (_jedec),\
70     .ext_jedec = (_ext_jedec),\
71     .sector_size = (_sector_size),\
72     .n_sectors = (_n_sectors),\
73     .page_size = 256,\
74     .flags = (_flags),\
75 
76 #define JEDEC_NUMONYX 0x20
77 #define JEDEC_WINBOND 0xEF
78 #define JEDEC_SPANSION 0x01
79 
80 static const FlashPartInfo known_devices[] = {
81     /* Atmel -- some are (confusingly) marketed as "DataFlash" */
82     { INFO("at25fs010",   0x1f6601,      0,  32 << 10,   4, ER_4K) },
83     { INFO("at25fs040",   0x1f6604,      0,  64 << 10,   8, ER_4K) },
84 
85     { INFO("at25df041a",  0x1f4401,      0,  64 << 10,   8, ER_4K) },
86     { INFO("at25df321a",  0x1f4701,      0,  64 << 10,  64, ER_4K) },
87     { INFO("at25df641",   0x1f4800,      0,  64 << 10, 128, ER_4K) },
88 
89     { INFO("at26f004",    0x1f0400,      0,  64 << 10,   8, ER_4K) },
90     { INFO("at26df081a",  0x1f4501,      0,  64 << 10,  16, ER_4K) },
91     { INFO("at26df161a",  0x1f4601,      0,  64 << 10,  32, ER_4K) },
92     { INFO("at26df321",   0x1f4700,      0,  64 << 10,  64, ER_4K) },
93 
94     { INFO("at45db081d",  0x1f2500,      0,  64 << 10,  16, ER_4K) },
95 
96     /* EON -- en25xxx */
97     { INFO("en25f32",     0x1c3116,      0,  64 << 10,  64, ER_4K) },
98     { INFO("en25p32",     0x1c2016,      0,  64 << 10,  64, 0) },
99     { INFO("en25q32b",    0x1c3016,      0,  64 << 10,  64, 0) },
100     { INFO("en25p64",     0x1c2017,      0,  64 << 10, 128, 0) },
101     { INFO("en25q64",     0x1c3017,      0,  64 << 10, 128, ER_4K) },
102 
103     /* GigaDevice */
104     { INFO("gd25q32",     0xc84016,      0,  64 << 10,  64, ER_4K) },
105     { INFO("gd25q64",     0xc84017,      0,  64 << 10, 128, ER_4K) },
106 
107     /* Intel/Numonyx -- xxxs33b */
108     { INFO("160s33b",     0x898911,      0,  64 << 10,  32, 0) },
109     { INFO("320s33b",     0x898912,      0,  64 << 10,  64, 0) },
110     { INFO("640s33b",     0x898913,      0,  64 << 10, 128, 0) },
111     { INFO("n25q064",     0x20ba17,      0,  64 << 10, 128, 0) },
112 
113     /* Macronix */
114     { INFO("mx25l2005a",  0xc22012,      0,  64 << 10,   4, ER_4K) },
115     { INFO("mx25l4005a",  0xc22013,      0,  64 << 10,   8, ER_4K) },
116     { INFO("mx25l8005",   0xc22014,      0,  64 << 10,  16, 0) },
117     { INFO("mx25l1606e",  0xc22015,      0,  64 << 10,  32, ER_4K) },
118     { INFO("mx25l3205d",  0xc22016,      0,  64 << 10,  64, 0) },
119     { INFO("mx25l6405d",  0xc22017,      0,  64 << 10, 128, 0) },
120     { INFO("mx25l12805d", 0xc22018,      0,  64 << 10, 256, 0) },
121     { INFO("mx25l12855e", 0xc22618,      0,  64 << 10, 256, 0) },
122     { INFO("mx25l25635e", 0xc22019,      0,  64 << 10, 512, 0) },
123     { INFO("mx25l25655e", 0xc22619,      0,  64 << 10, 512, 0) },
124 
125     /* Micron */
126     { INFO("n25q032a11",  0x20bb16,      0,  64 << 10,  64, ER_4K) },
127     { INFO("n25q032a13",  0x20ba16,      0,  64 << 10,  64, ER_4K) },
128     { INFO("n25q064a11",  0x20bb17,      0,  64 << 10, 128, ER_4K) },
129     { INFO("n25q064a13",  0x20ba17,      0,  64 << 10, 128, ER_4K) },
130     { INFO("n25q128a11",  0x20bb18,      0,  64 << 10, 256, ER_4K) },
131     { INFO("n25q128a13",  0x20ba18,      0,  64 << 10, 256, ER_4K) },
132     { INFO("n25q256a11",  0x20bb19,      0,  64 << 10, 512, ER_4K) },
133     { INFO("n25q256a13",  0x20ba19,      0,  64 << 10, 512, ER_4K) },
134 
135     /* Spansion -- single (large) sector size only, at least
136      * for the chips listed here (without boot sectors).
137      */
138     { INFO("s25sl032p",   0x010215, 0x4d00,  64 << 10,  64, ER_4K) },
139     { INFO("s25sl064p",   0x010216, 0x4d00,  64 << 10, 128, ER_4K) },
140     { INFO("s25fl256s0",  0x010219, 0x4d00, 256 << 10, 128, 0) },
141     { INFO("s25fl256s1",  0x010219, 0x4d01,  64 << 10, 512, 0) },
142     { INFO("s25fl512s",   0x010220, 0x4d00, 256 << 10, 256, 0) },
143     { INFO("s70fl01gs",   0x010221, 0x4d00, 256 << 10, 256, 0) },
144     { INFO("s25sl12800",  0x012018, 0x0300, 256 << 10,  64, 0) },
145     { INFO("s25sl12801",  0x012018, 0x0301,  64 << 10, 256, 0) },
146     { INFO("s25fl129p0",  0x012018, 0x4d00, 256 << 10,  64, 0) },
147     { INFO("s25fl129p1",  0x012018, 0x4d01,  64 << 10, 256, 0) },
148     { INFO("s25sl004a",   0x010212,      0,  64 << 10,   8, 0) },
149     { INFO("s25sl008a",   0x010213,      0,  64 << 10,  16, 0) },
150     { INFO("s25sl016a",   0x010214,      0,  64 << 10,  32, 0) },
151     { INFO("s25sl032a",   0x010215,      0,  64 << 10,  64, 0) },
152     { INFO("s25sl064a",   0x010216,      0,  64 << 10, 128, 0) },
153     { INFO("s25fl016k",   0xef4015,      0,  64 << 10,  32, ER_4K | ER_32K) },
154     { INFO("s25fl064k",   0xef4017,      0,  64 << 10, 128, ER_4K | ER_32K) },
155 
156     /* SST -- large erase sizes are "overlays", "sectors" are 4<< 10 */
157     { INFO("sst25vf040b", 0xbf258d,      0,  64 << 10,   8, ER_4K) },
158     { INFO("sst25vf080b", 0xbf258e,      0,  64 << 10,  16, ER_4K) },
159     { INFO("sst25vf016b", 0xbf2541,      0,  64 << 10,  32, ER_4K) },
160     { INFO("sst25vf032b", 0xbf254a,      0,  64 << 10,  64, ER_4K) },
161     { INFO("sst25wf512",  0xbf2501,      0,  64 << 10,   1, ER_4K) },
162     { INFO("sst25wf010",  0xbf2502,      0,  64 << 10,   2, ER_4K) },
163     { INFO("sst25wf020",  0xbf2503,      0,  64 << 10,   4, ER_4K) },
164     { INFO("sst25wf040",  0xbf2504,      0,  64 << 10,   8, ER_4K) },
165 
166     /* ST Microelectronics -- newer production may have feature updates */
167     { INFO("m25p05",      0x202010,      0,  32 << 10,   2, 0) },
168     { INFO("m25p10",      0x202011,      0,  32 << 10,   4, 0) },
169     { INFO("m25p20",      0x202012,      0,  64 << 10,   4, 0) },
170     { INFO("m25p40",      0x202013,      0,  64 << 10,   8, 0) },
171     { INFO("m25p80",      0x202014,      0,  64 << 10,  16, 0) },
172     { INFO("m25p16",      0x202015,      0,  64 << 10,  32, 0) },
173     { INFO("m25p32",      0x202016,      0,  64 << 10,  64, 0) },
174     { INFO("m25p64",      0x202017,      0,  64 << 10, 128, 0) },
175     { INFO("m25p128",     0x202018,      0, 256 << 10,  64, 0) },
176     { INFO("n25q032",     0x20ba16,      0,  64 << 10,  64, 0) },
177 
178     { INFO("m45pe10",     0x204011,      0,  64 << 10,   2, 0) },
179     { INFO("m45pe80",     0x204014,      0,  64 << 10,  16, 0) },
180     { INFO("m45pe16",     0x204015,      0,  64 << 10,  32, 0) },
181 
182     { INFO("m25pe20",     0x208012,      0,  64 << 10,   4, 0) },
183     { INFO("m25pe80",     0x208014,      0,  64 << 10,  16, 0) },
184     { INFO("m25pe16",     0x208015,      0,  64 << 10,  32, ER_4K) },
185 
186     { INFO("m25px32",     0x207116,      0,  64 << 10,  64, ER_4K) },
187     { INFO("m25px32-s0",  0x207316,      0,  64 << 10,  64, ER_4K) },
188     { INFO("m25px32-s1",  0x206316,      0,  64 << 10,  64, ER_4K) },
189     { INFO("m25px64",     0x207117,      0,  64 << 10, 128, 0) },
190 
191     /* Winbond -- w25x "blocks" are 64k, "sectors" are 4KiB */
192     { INFO("w25x10",      0xef3011,      0,  64 << 10,   2, ER_4K) },
193     { INFO("w25x20",      0xef3012,      0,  64 << 10,   4, ER_4K) },
194     { INFO("w25x40",      0xef3013,      0,  64 << 10,   8, ER_4K) },
195     { INFO("w25x80",      0xef3014,      0,  64 << 10,  16, ER_4K) },
196     { INFO("w25x16",      0xef3015,      0,  64 << 10,  32, ER_4K) },
197     { INFO("w25x32",      0xef3016,      0,  64 << 10,  64, ER_4K) },
198     { INFO("w25q32",      0xef4016,      0,  64 << 10,  64, ER_4K) },
199     { INFO("w25q32dw",    0xef6016,      0,  64 << 10,  64, ER_4K) },
200     { INFO("w25x64",      0xef3017,      0,  64 << 10, 128, ER_4K) },
201     { INFO("w25q64",      0xef4017,      0,  64 << 10, 128, ER_4K) },
202     { INFO("w25q80",      0xef5014,      0,  64 << 10,  16, ER_4K) },
203     { INFO("w25q80bl",    0xef4014,      0,  64 << 10,  16, ER_4K) },
204     { INFO("w25q256",     0xef4019,      0,  64 << 10, 512, ER_4K) },
205 
206     /* Numonyx -- n25q128 */
207     { INFO("n25q128",      0x20ba18,      0,  64 << 10, 256, 0) },
208 };
209 
210 typedef enum {
211     NOP = 0,
212     WRSR = 0x1,
213     WRDI = 0x4,
214     RDSR = 0x5,
215     WREN = 0x6,
216     JEDEC_READ = 0x9f,
217     BULK_ERASE = 0xc7,
218 
219     READ = 0x3,
220     FAST_READ = 0xb,
221     DOR = 0x3b,
222     QOR = 0x6b,
223     DIOR = 0xbb,
224     QIOR = 0xeb,
225 
226     PP = 0x2,
227     DPP = 0xa2,
228     QPP = 0x32,
229 
230     ERASE_4K = 0x20,
231     ERASE_32K = 0x52,
232     ERASE_SECTOR = 0xd8,
233 } FlashCMD;
234 
235 typedef enum {
236     STATE_IDLE,
237     STATE_PAGE_PROGRAM,
238     STATE_READ,
239     STATE_COLLECTING_DATA,
240     STATE_READING_DATA,
241 } CMDState;
242 
243 typedef struct Flash {
244     SSISlave parent_obj;
245 
246     uint32_t r;
247 
248     BlockDriverState *bdrv;
249 
250     uint8_t *storage;
251     uint32_t size;
252     int page_size;
253 
254     uint8_t state;
255     uint8_t data[16];
256     uint32_t len;
257     uint32_t pos;
258     uint8_t needed_bytes;
259     uint8_t cmd_in_progress;
260     uint64_t cur_addr;
261     bool write_enable;
262 
263     int64_t dirty_page;
264 
265     const FlashPartInfo *pi;
266 
267 } Flash;
268 
269 typedef struct M25P80Class {
270     SSISlaveClass parent_class;
271     FlashPartInfo *pi;
272 } M25P80Class;
273 
274 #define TYPE_M25P80 "m25p80-generic"
275 #define M25P80(obj) \
276      OBJECT_CHECK(Flash, (obj), TYPE_M25P80)
277 #define M25P80_CLASS(klass) \
278      OBJECT_CLASS_CHECK(M25P80Class, (klass), TYPE_M25P80)
279 #define M25P80_GET_CLASS(obj) \
280      OBJECT_GET_CLASS(M25P80Class, (obj), TYPE_M25P80)
281 
282 static void bdrv_sync_complete(void *opaque, int ret)
283 {
284     /* do nothing. Masters do not directly interact with the backing store,
285      * only the working copy so no mutexing required.
286      */
287 }
288 
289 static void flash_sync_page(Flash *s, int page)
290 {
291     int bdrv_sector, nb_sectors;
292     QEMUIOVector iov;
293 
294     if (!s->bdrv || bdrv_is_read_only(s->bdrv)) {
295         return;
296     }
297 
298     bdrv_sector = (page * s->pi->page_size) / BDRV_SECTOR_SIZE;
299     nb_sectors = DIV_ROUND_UP(s->pi->page_size, BDRV_SECTOR_SIZE);
300     qemu_iovec_init(&iov, 1);
301     qemu_iovec_add(&iov, s->storage + bdrv_sector * BDRV_SECTOR_SIZE,
302                    nb_sectors * BDRV_SECTOR_SIZE);
303     bdrv_aio_writev(s->bdrv, bdrv_sector, &iov, nb_sectors, bdrv_sync_complete,
304                     NULL);
305 }
306 
307 static inline void flash_sync_area(Flash *s, int64_t off, int64_t len)
308 {
309     int64_t start, end, nb_sectors;
310     QEMUIOVector iov;
311 
312     if (!s->bdrv || bdrv_is_read_only(s->bdrv)) {
313         return;
314     }
315 
316     assert(!(len % BDRV_SECTOR_SIZE));
317     start = off / BDRV_SECTOR_SIZE;
318     end = (off + len) / BDRV_SECTOR_SIZE;
319     nb_sectors = end - start;
320     qemu_iovec_init(&iov, 1);
321     qemu_iovec_add(&iov, s->storage + (start * BDRV_SECTOR_SIZE),
322                                         nb_sectors * BDRV_SECTOR_SIZE);
323     bdrv_aio_writev(s->bdrv, start, &iov, nb_sectors, bdrv_sync_complete, NULL);
324 }
325 
326 static void flash_erase(Flash *s, int offset, FlashCMD cmd)
327 {
328     uint32_t len;
329     uint8_t capa_to_assert = 0;
330 
331     switch (cmd) {
332     case ERASE_4K:
333         len = 4 << 10;
334         capa_to_assert = ER_4K;
335         break;
336     case ERASE_32K:
337         len = 32 << 10;
338         capa_to_assert = ER_32K;
339         break;
340     case ERASE_SECTOR:
341         len = s->pi->sector_size;
342         break;
343     case BULK_ERASE:
344         len = s->size;
345         break;
346     default:
347         abort();
348     }
349 
350     DB_PRINT_L(0, "offset = %#x, len = %d\n", offset, len);
351     if ((s->pi->flags & capa_to_assert) != capa_to_assert) {
352         qemu_log_mask(LOG_GUEST_ERROR, "M25P80: %d erase size not supported by"
353                       " device\n", len);
354     }
355 
356     if (!s->write_enable) {
357         qemu_log_mask(LOG_GUEST_ERROR, "M25P80: erase with write protect!\n");
358         return;
359     }
360     memset(s->storage + offset, 0xff, len);
361     flash_sync_area(s, offset, len);
362 }
363 
364 static inline void flash_sync_dirty(Flash *s, int64_t newpage)
365 {
366     if (s->dirty_page >= 0 && s->dirty_page != newpage) {
367         flash_sync_page(s, s->dirty_page);
368         s->dirty_page = newpage;
369     }
370 }
371 
372 static inline
373 void flash_write8(Flash *s, uint64_t addr, uint8_t data)
374 {
375     int64_t page = addr / s->pi->page_size;
376     uint8_t prev = s->storage[s->cur_addr];
377 
378     if (!s->write_enable) {
379         qemu_log_mask(LOG_GUEST_ERROR, "M25P80: write with write protect!\n");
380     }
381 
382     if ((prev ^ data) & data) {
383         DB_PRINT_L(1, "programming zero to one! addr=%" PRIx64 "  %" PRIx8
384                    " -> %" PRIx8 "\n", addr, prev, data);
385     }
386 
387     if (s->pi->flags & WR_1) {
388         s->storage[s->cur_addr] = data;
389     } else {
390         s->storage[s->cur_addr] &= data;
391     }
392 
393     flash_sync_dirty(s, page);
394     s->dirty_page = page;
395 }
396 
397 static void complete_collecting_data(Flash *s)
398 {
399     s->cur_addr = s->data[0] << 16;
400     s->cur_addr |= s->data[1] << 8;
401     s->cur_addr |= s->data[2];
402 
403     s->state = STATE_IDLE;
404 
405     switch (s->cmd_in_progress) {
406     case DPP:
407     case QPP:
408     case PP:
409         s->state = STATE_PAGE_PROGRAM;
410         break;
411     case READ:
412     case FAST_READ:
413     case DOR:
414     case QOR:
415     case DIOR:
416     case QIOR:
417         s->state = STATE_READ;
418         break;
419     case ERASE_4K:
420     case ERASE_32K:
421     case ERASE_SECTOR:
422         flash_erase(s, s->cur_addr, s->cmd_in_progress);
423         break;
424     case WRSR:
425         if (s->write_enable) {
426             s->write_enable = false;
427         }
428         break;
429     default:
430         break;
431     }
432 }
433 
434 static void decode_new_cmd(Flash *s, uint32_t value)
435 {
436     s->cmd_in_progress = value;
437     DB_PRINT_L(0, "decoded new command:%x\n", value);
438 
439     switch (value) {
440 
441     case ERASE_4K:
442     case ERASE_32K:
443     case ERASE_SECTOR:
444     case READ:
445     case DPP:
446     case QPP:
447     case PP:
448         s->needed_bytes = 3;
449         s->pos = 0;
450         s->len = 0;
451         s->state = STATE_COLLECTING_DATA;
452         break;
453 
454     case FAST_READ:
455     case DOR:
456     case QOR:
457         s->needed_bytes = 4;
458         s->pos = 0;
459         s->len = 0;
460         s->state = STATE_COLLECTING_DATA;
461         break;
462 
463     case DIOR:
464         switch ((s->pi->jedec >> 16) & 0xFF) {
465         case JEDEC_WINBOND:
466         case JEDEC_SPANSION:
467             s->needed_bytes = 4;
468             break;
469         case JEDEC_NUMONYX:
470         default:
471             s->needed_bytes = 5;
472         }
473         s->pos = 0;
474         s->len = 0;
475         s->state = STATE_COLLECTING_DATA;
476         break;
477 
478     case QIOR:
479         switch ((s->pi->jedec >> 16) & 0xFF) {
480         case JEDEC_WINBOND:
481         case JEDEC_SPANSION:
482             s->needed_bytes = 6;
483             break;
484         case JEDEC_NUMONYX:
485         default:
486             s->needed_bytes = 8;
487         }
488         s->pos = 0;
489         s->len = 0;
490         s->state = STATE_COLLECTING_DATA;
491         break;
492 
493     case WRSR:
494         if (s->write_enable) {
495             s->needed_bytes = 1;
496             s->pos = 0;
497             s->len = 0;
498             s->state = STATE_COLLECTING_DATA;
499         }
500         break;
501 
502     case WRDI:
503         s->write_enable = false;
504         break;
505     case WREN:
506         s->write_enable = true;
507         break;
508 
509     case RDSR:
510         s->data[0] = (!!s->write_enable) << 1;
511         s->pos = 0;
512         s->len = 1;
513         s->state = STATE_READING_DATA;
514         break;
515 
516     case JEDEC_READ:
517         DB_PRINT_L(0, "populated jedec code\n");
518         s->data[0] = (s->pi->jedec >> 16) & 0xff;
519         s->data[1] = (s->pi->jedec >> 8) & 0xff;
520         s->data[2] = s->pi->jedec & 0xff;
521         if (s->pi->ext_jedec) {
522             s->data[3] = (s->pi->ext_jedec >> 8) & 0xff;
523             s->data[4] = s->pi->ext_jedec & 0xff;
524             s->len = 5;
525         } else {
526             s->len = 3;
527         }
528         s->pos = 0;
529         s->state = STATE_READING_DATA;
530         break;
531 
532     case BULK_ERASE:
533         if (s->write_enable) {
534             DB_PRINT_L(0, "chip erase\n");
535             flash_erase(s, 0, BULK_ERASE);
536         } else {
537             qemu_log_mask(LOG_GUEST_ERROR, "M25P80: chip erase with write "
538                           "protect!\n");
539         }
540         break;
541     case NOP:
542         break;
543     default:
544         qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Unknown cmd %x\n", value);
545         break;
546     }
547 }
548 
549 static int m25p80_cs(SSISlave *ss, bool select)
550 {
551     Flash *s = M25P80(ss);
552 
553     if (select) {
554         s->len = 0;
555         s->pos = 0;
556         s->state = STATE_IDLE;
557         flash_sync_dirty(s, -1);
558     }
559 
560     DB_PRINT_L(0, "%sselect\n", select ? "de" : "");
561 
562     return 0;
563 }
564 
565 static uint32_t m25p80_transfer8(SSISlave *ss, uint32_t tx)
566 {
567     Flash *s = M25P80(ss);
568     uint32_t r = 0;
569 
570     switch (s->state) {
571 
572     case STATE_PAGE_PROGRAM:
573         DB_PRINT_L(1, "page program cur_addr=%#" PRIx64 " data=%" PRIx8 "\n",
574                    s->cur_addr, (uint8_t)tx);
575         flash_write8(s, s->cur_addr, (uint8_t)tx);
576         s->cur_addr++;
577         break;
578 
579     case STATE_READ:
580         r = s->storage[s->cur_addr];
581         DB_PRINT_L(1, "READ 0x%" PRIx64 "=%" PRIx8 "\n", s->cur_addr,
582                    (uint8_t)r);
583         s->cur_addr = (s->cur_addr + 1) % s->size;
584         break;
585 
586     case STATE_COLLECTING_DATA:
587         s->data[s->len] = (uint8_t)tx;
588         s->len++;
589 
590         if (s->len == s->needed_bytes) {
591             complete_collecting_data(s);
592         }
593         break;
594 
595     case STATE_READING_DATA:
596         r = s->data[s->pos];
597         s->pos++;
598         if (s->pos == s->len) {
599             s->pos = 0;
600             s->state = STATE_IDLE;
601         }
602         break;
603 
604     default:
605     case STATE_IDLE:
606         decode_new_cmd(s, (uint8_t)tx);
607         break;
608     }
609 
610     return r;
611 }
612 
613 static int m25p80_init(SSISlave *ss)
614 {
615     DriveInfo *dinfo;
616     Flash *s = M25P80(ss);
617     M25P80Class *mc = M25P80_GET_CLASS(s);
618 
619     s->pi = mc->pi;
620 
621     s->size = s->pi->sector_size * s->pi->n_sectors;
622     s->dirty_page = -1;
623     s->storage = qemu_blockalign(s->bdrv, s->size);
624 
625     dinfo = drive_get_next(IF_MTD);
626 
627     if (dinfo && dinfo->bdrv) {
628         DB_PRINT_L(0, "Binding to IF_MTD drive\n");
629         s->bdrv = dinfo->bdrv;
630 
631         /* FIXME: Move to late init */
632         if (bdrv_read(s->bdrv, 0, s->storage, DIV_ROUND_UP(s->size,
633                                                     BDRV_SECTOR_SIZE))) {
634             fprintf(stderr, "Failed to initialize SPI flash!\n");
635             return 1;
636         }
637     } else {
638         DB_PRINT_L(0, "No BDRV - binding to RAM\n");
639         memset(s->storage, 0xFF, s->size);
640     }
641 
642     return 0;
643 }
644 
645 static void m25p80_pre_save(void *opaque)
646 {
647     flash_sync_dirty((Flash *)opaque, -1);
648 }
649 
650 static const VMStateDescription vmstate_m25p80 = {
651     .name = "xilinx_spi",
652     .version_id = 1,
653     .minimum_version_id = 1,
654     .pre_save = m25p80_pre_save,
655     .fields = (VMStateField[]) {
656         VMSTATE_UINT8(state, Flash),
657         VMSTATE_UINT8_ARRAY(data, Flash, 16),
658         VMSTATE_UINT32(len, Flash),
659         VMSTATE_UINT32(pos, Flash),
660         VMSTATE_UINT8(needed_bytes, Flash),
661         VMSTATE_UINT8(cmd_in_progress, Flash),
662         VMSTATE_UINT64(cur_addr, Flash),
663         VMSTATE_BOOL(write_enable, Flash),
664         VMSTATE_END_OF_LIST()
665     }
666 };
667 
668 static void m25p80_class_init(ObjectClass *klass, void *data)
669 {
670     DeviceClass *dc = DEVICE_CLASS(klass);
671     SSISlaveClass *k = SSI_SLAVE_CLASS(klass);
672     M25P80Class *mc = M25P80_CLASS(klass);
673 
674     k->init = m25p80_init;
675     k->transfer = m25p80_transfer8;
676     k->set_cs = m25p80_cs;
677     k->cs_polarity = SSI_CS_LOW;
678     dc->vmsd = &vmstate_m25p80;
679     mc->pi = data;
680 }
681 
682 static const TypeInfo m25p80_info = {
683     .name           = TYPE_M25P80,
684     .parent         = TYPE_SSI_SLAVE,
685     .instance_size  = sizeof(Flash),
686     .class_size     = sizeof(M25P80Class),
687     .abstract       = true,
688 };
689 
690 static void m25p80_register_types(void)
691 {
692     int i;
693 
694     type_register_static(&m25p80_info);
695     for (i = 0; i < ARRAY_SIZE(known_devices); ++i) {
696         TypeInfo ti = {
697             .name       = known_devices[i].part_name,
698             .parent     = TYPE_M25P80,
699             .class_init = m25p80_class_init,
700             .class_data = (void *)&known_devices[i],
701         };
702         type_register(&ti);
703     }
704 }
705 
706 type_init(m25p80_register_types)
707