xref: /qemu/hw/block/pflash_cfi02.c (revision 934df912)
149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini  *  CFI parallel flash with AMD command set emulation
349ab747fSPaolo Bonzini  *
449ab747fSPaolo Bonzini  *  Copyright (c) 2005 Jocelyn Mayer
549ab747fSPaolo Bonzini  *
649ab747fSPaolo Bonzini  * This library is free software; you can redistribute it and/or
749ab747fSPaolo Bonzini  * modify it under the terms of the GNU Lesser General Public
849ab747fSPaolo Bonzini  * License as published by the Free Software Foundation; either
949ab747fSPaolo Bonzini  * version 2 of the License, or (at your option) any later version.
1049ab747fSPaolo Bonzini  *
1149ab747fSPaolo Bonzini  * This library is distributed in the hope that it will be useful,
1249ab747fSPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1349ab747fSPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1449ab747fSPaolo Bonzini  * Lesser General Public License for more details.
1549ab747fSPaolo Bonzini  *
1649ab747fSPaolo Bonzini  * You should have received a copy of the GNU Lesser General Public
1749ab747fSPaolo Bonzini  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1849ab747fSPaolo Bonzini  */
1949ab747fSPaolo Bonzini 
2049ab747fSPaolo Bonzini /*
2149ab747fSPaolo Bonzini  * For now, this code can emulate flashes of 1, 2 or 4 bytes width.
2249ab747fSPaolo Bonzini  * Supported commands/modes are:
2349ab747fSPaolo Bonzini  * - flash read
2449ab747fSPaolo Bonzini  * - flash write
2549ab747fSPaolo Bonzini  * - flash ID read
2649ab747fSPaolo Bonzini  * - sector erase
2749ab747fSPaolo Bonzini  * - chip erase
2849ab747fSPaolo Bonzini  * - unlock bypass command
2949ab747fSPaolo Bonzini  * - CFI queries
3049ab747fSPaolo Bonzini  *
3149ab747fSPaolo Bonzini  * It does not support flash interleaving.
3249ab747fSPaolo Bonzini  * It does not implement software data protection as found in many real chips
3349ab747fSPaolo Bonzini  */
3449ab747fSPaolo Bonzini 
3580c71a24SPeter Maydell #include "qemu/osdep.h"
3606f15217SMarkus Armbruster #include "hw/block/block.h"
3749ab747fSPaolo Bonzini #include "hw/block/flash.h"
38a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
39da34e65cSMarkus Armbruster #include "qapi/error.h"
401857b9dbSMansour Ahmadi #include "qemu/error-report.h"
41ddb6f225SStephen Checkoway #include "qemu/bitmap.h"
4249ab747fSPaolo Bonzini #include "qemu/timer.h"
434be74634SMarkus Armbruster #include "sysemu/block-backend.h"
4449ab747fSPaolo Bonzini #include "qemu/host-utils.h"
450b8fa32fSMarkus Armbruster #include "qemu/module.h"
4649ab747fSPaolo Bonzini #include "hw/sysbus.h"
47d6454270SMarkus Armbruster #include "migration/vmstate.h"
4813019f1fSPhilippe Mathieu-Daudé #include "trace.h"
4949ab747fSPaolo Bonzini 
506536987fSPhilippe Mathieu-Daudé #define PFLASH_DEBUG false
5149ab747fSPaolo Bonzini #define DPRINTF(fmt, ...)                                  \
5249ab747fSPaolo Bonzini do {                                                       \
536536987fSPhilippe Mathieu-Daudé     if (PFLASH_DEBUG) {                                    \
5456f99ea1SAntony Pavlov         fprintf(stderr, "PFLASH: " fmt, ## __VA_ARGS__);   \
556536987fSPhilippe Mathieu-Daudé     }                                                      \
5649ab747fSPaolo Bonzini } while (0)
5749ab747fSPaolo Bonzini 
5849ab747fSPaolo Bonzini #define PFLASH_LAZY_ROMD_THRESHOLD 42
5949ab747fSPaolo Bonzini 
6064659053SStephen Checkoway /*
6164659053SStephen Checkoway  * The size of the cfi_table indirectly depends on this and the start of the
6264659053SStephen Checkoway  * PRI table directly depends on it. 4 is the maximum size (and also what
6364659053SStephen Checkoway  * seems common) without changing the PRT table address.
6464659053SStephen Checkoway  */
6564659053SStephen Checkoway #define PFLASH_MAX_ERASE_REGIONS 4
6664659053SStephen Checkoway 
67aeaf6c20SPhilippe Mathieu-Daudé /* Special write cycles for CFI queries. */
68aeaf6c20SPhilippe Mathieu-Daudé enum {
69aeaf6c20SPhilippe Mathieu-Daudé     WCYCLE_CFI              = 7,
7046fb7809SStephen Checkoway     WCYCLE_AUTOSELECT_CFI   = 8,
71aeaf6c20SPhilippe Mathieu-Daudé };
72aeaf6c20SPhilippe Mathieu-Daudé 
7316434065SMarkus Armbruster struct PFlashCFI02 {
743509c396SHu Tao     /*< private >*/
753509c396SHu Tao     SysBusDevice parent_obj;
763509c396SHu Tao     /*< public >*/
773509c396SHu Tao 
784be74634SMarkus Armbruster     BlockBackend *blk;
7964659053SStephen Checkoway     uint32_t uniform_nb_blocs;
8064659053SStephen Checkoway     uint32_t uniform_sector_len;
81ddb6f225SStephen Checkoway     uint32_t total_sectors;
8264659053SStephen Checkoway     uint32_t nb_blocs[PFLASH_MAX_ERASE_REGIONS];
8364659053SStephen Checkoway     uint32_t sector_len[PFLASH_MAX_ERASE_REGIONS];
8449ab747fSPaolo Bonzini     uint32_t chip_len;
8549ab747fSPaolo Bonzini     uint8_t mappings;
8649ab747fSPaolo Bonzini     uint8_t width;
8749ab747fSPaolo Bonzini     uint8_t be;
8849ab747fSPaolo Bonzini     int wcycle; /* if 0, the flash is read normally */
8949ab747fSPaolo Bonzini     int bypass;
9049ab747fSPaolo Bonzini     int ro;
9149ab747fSPaolo Bonzini     uint8_t cmd;
9249ab747fSPaolo Bonzini     uint8_t status;
9349ab747fSPaolo Bonzini     /* FIXME: implement array device properties */
9449ab747fSPaolo Bonzini     uint16_t ident0;
9549ab747fSPaolo Bonzini     uint16_t ident1;
9649ab747fSPaolo Bonzini     uint16_t ident2;
9749ab747fSPaolo Bonzini     uint16_t ident3;
9849ab747fSPaolo Bonzini     uint16_t unlock_addr0;
9949ab747fSPaolo Bonzini     uint16_t unlock_addr1;
10064659053SStephen Checkoway     uint8_t cfi_table[0x4d];
101d80cf1ebSStephen Checkoway     QEMUTimer timer;
10249ab747fSPaolo Bonzini     /* The device replicates the flash memory across its memory space.  Emulate
10349ab747fSPaolo Bonzini      * that by having a container (.mem) filled with an array of aliases
10449ab747fSPaolo Bonzini      * (.mem_mappings) pointing to the flash memory (.orig_mem).
10549ab747fSPaolo Bonzini      */
10649ab747fSPaolo Bonzini     MemoryRegion mem;
10749ab747fSPaolo Bonzini     MemoryRegion *mem_mappings;    /* array; one per mapping */
10849ab747fSPaolo Bonzini     MemoryRegion orig_mem;
10949ab747fSPaolo Bonzini     int rom_mode;
11049ab747fSPaolo Bonzini     int read_counter; /* used for lazy switch-back to rom mode */
111a50547acSStephen Checkoway     int sectors_to_erase;
112ddb6f225SStephen Checkoway     uint64_t erase_time_remaining;
113ddb6f225SStephen Checkoway     unsigned long *sector_erase_map;
11449ab747fSPaolo Bonzini     char *name;
11549ab747fSPaolo Bonzini     void *storage;
11649ab747fSPaolo Bonzini };
11749ab747fSPaolo Bonzini 
11849ab747fSPaolo Bonzini /*
1191d311e73SPhilippe Mathieu-Daudé  * Toggle status bit DQ7.
1201d311e73SPhilippe Mathieu-Daudé  */
1211d311e73SPhilippe Mathieu-Daudé static inline void toggle_dq7(PFlashCFI02 *pfl)
1221d311e73SPhilippe Mathieu-Daudé {
1231d311e73SPhilippe Mathieu-Daudé     pfl->status ^= 0x80;
1241d311e73SPhilippe Mathieu-Daudé }
1251d311e73SPhilippe Mathieu-Daudé 
1261d311e73SPhilippe Mathieu-Daudé /*
1271d311e73SPhilippe Mathieu-Daudé  * Set status bit DQ7 to bit 7 of value.
1281d311e73SPhilippe Mathieu-Daudé  */
1291d311e73SPhilippe Mathieu-Daudé static inline void set_dq7(PFlashCFI02 *pfl, uint8_t value)
1301d311e73SPhilippe Mathieu-Daudé {
1311d311e73SPhilippe Mathieu-Daudé     pfl->status &= 0x7F;
1321d311e73SPhilippe Mathieu-Daudé     pfl->status |= value & 0x80;
1331d311e73SPhilippe Mathieu-Daudé }
1341d311e73SPhilippe Mathieu-Daudé 
1351d311e73SPhilippe Mathieu-Daudé /*
1361d311e73SPhilippe Mathieu-Daudé  * Toggle status bit DQ6.
1371d311e73SPhilippe Mathieu-Daudé  */
1381d311e73SPhilippe Mathieu-Daudé static inline void toggle_dq6(PFlashCFI02 *pfl)
1391d311e73SPhilippe Mathieu-Daudé {
1401d311e73SPhilippe Mathieu-Daudé     pfl->status ^= 0x40;
1411d311e73SPhilippe Mathieu-Daudé }
1421d311e73SPhilippe Mathieu-Daudé 
1431d311e73SPhilippe Mathieu-Daudé /*
144a50547acSStephen Checkoway  * Turn on DQ3.
145a50547acSStephen Checkoway  */
146a50547acSStephen Checkoway static inline void assert_dq3(PFlashCFI02 *pfl)
147a50547acSStephen Checkoway {
148a50547acSStephen Checkoway     pfl->status |= 0x08;
149a50547acSStephen Checkoway }
150a50547acSStephen Checkoway 
151a50547acSStephen Checkoway /*
152a50547acSStephen Checkoway  * Turn off DQ3.
153a50547acSStephen Checkoway  */
154a50547acSStephen Checkoway static inline void reset_dq3(PFlashCFI02 *pfl)
155a50547acSStephen Checkoway {
156a50547acSStephen Checkoway     pfl->status &= ~0x08;
157a50547acSStephen Checkoway }
158a50547acSStephen Checkoway 
159a50547acSStephen Checkoway /*
160ddb6f225SStephen Checkoway  * Toggle status bit DQ2.
161ddb6f225SStephen Checkoway  */
162ddb6f225SStephen Checkoway static inline void toggle_dq2(PFlashCFI02 *pfl)
163ddb6f225SStephen Checkoway {
164ddb6f225SStephen Checkoway     pfl->status ^= 0x04;
165ddb6f225SStephen Checkoway }
166ddb6f225SStephen Checkoway 
167ddb6f225SStephen Checkoway /*
16849ab747fSPaolo Bonzini  * Set up replicated mappings of the same region.
16949ab747fSPaolo Bonzini  */
17016434065SMarkus Armbruster static void pflash_setup_mappings(PFlashCFI02 *pfl)
17149ab747fSPaolo Bonzini {
17249ab747fSPaolo Bonzini     unsigned i;
17349ab747fSPaolo Bonzini     hwaddr size = memory_region_size(&pfl->orig_mem);
17449ab747fSPaolo Bonzini 
1752d256e6fSPaolo Bonzini     memory_region_init(&pfl->mem, OBJECT(pfl), "pflash", pfl->mappings * size);
17649ab747fSPaolo Bonzini     pfl->mem_mappings = g_new(MemoryRegion, pfl->mappings);
17749ab747fSPaolo Bonzini     for (i = 0; i < pfl->mappings; ++i) {
1782d256e6fSPaolo Bonzini         memory_region_init_alias(&pfl->mem_mappings[i], OBJECT(pfl),
1792d256e6fSPaolo Bonzini                                  "pflash-alias", &pfl->orig_mem, 0, size);
18049ab747fSPaolo Bonzini         memory_region_add_subregion(&pfl->mem, i * size, &pfl->mem_mappings[i]);
18149ab747fSPaolo Bonzini     }
18249ab747fSPaolo Bonzini }
18349ab747fSPaolo Bonzini 
18416434065SMarkus Armbruster static void pflash_register_memory(PFlashCFI02 *pfl, int rom_mode)
18549ab747fSPaolo Bonzini {
1865f9a5ea1SJan Kiszka     memory_region_rom_device_set_romd(&pfl->orig_mem, rom_mode);
18749ab747fSPaolo Bonzini     pfl->rom_mode = rom_mode;
18849ab747fSPaolo Bonzini }
18949ab747fSPaolo Bonzini 
190102f0f79SPhilippe Mathieu-Daudé static size_t pflash_regions_count(PFlashCFI02 *pfl)
191102f0f79SPhilippe Mathieu-Daudé {
192102f0f79SPhilippe Mathieu-Daudé     return pfl->cfi_table[0x2c];
193102f0f79SPhilippe Mathieu-Daudé }
194102f0f79SPhilippe Mathieu-Daudé 
195ddb6f225SStephen Checkoway /*
196ddb6f225SStephen Checkoway  * Returns the time it takes to erase the number of sectors scheduled for
197ddb6f225SStephen Checkoway  * erasure based on CFI address 0x21 which is "Typical timeout per individual
198ddb6f225SStephen Checkoway  * block erase 2^N ms."
199ddb6f225SStephen Checkoway  */
200ddb6f225SStephen Checkoway static uint64_t pflash_erase_time(PFlashCFI02 *pfl)
201ddb6f225SStephen Checkoway {
202ddb6f225SStephen Checkoway     /*
203ddb6f225SStephen Checkoway      * If there are no sectors to erase (which can happen if all of the sectors
204ddb6f225SStephen Checkoway      * to be erased are protected), then erase takes 100 us. Protected sectors
205ddb6f225SStephen Checkoway      * aren't supported so this should never happen.
206ddb6f225SStephen Checkoway      */
207ddb6f225SStephen Checkoway     return ((1ULL << pfl->cfi_table[0x21]) * pfl->sectors_to_erase) * SCALE_US;
208ddb6f225SStephen Checkoway }
209ddb6f225SStephen Checkoway 
210ddb6f225SStephen Checkoway /*
211ddb6f225SStephen Checkoway  * Returns true if the device is currently in erase suspend mode.
212ddb6f225SStephen Checkoway  */
213ddb6f225SStephen Checkoway static inline bool pflash_erase_suspend_mode(PFlashCFI02 *pfl)
214ddb6f225SStephen Checkoway {
215ddb6f225SStephen Checkoway     return pfl->erase_time_remaining > 0;
216ddb6f225SStephen Checkoway }
217ddb6f225SStephen Checkoway 
21849ab747fSPaolo Bonzini static void pflash_timer(void *opaque)
21949ab747fSPaolo Bonzini {
22016434065SMarkus Armbruster     PFlashCFI02 *pfl = opaque;
22149ab747fSPaolo Bonzini 
22213019f1fSPhilippe Mathieu-Daudé     trace_pflash_timer_expired(pfl->cmd);
223a50547acSStephen Checkoway     if (pfl->cmd == 0x30) {
224a50547acSStephen Checkoway         /*
225a50547acSStephen Checkoway          * Sector erase. If DQ3 is 0 when the timer expires, then the 50
226a50547acSStephen Checkoway          * us erase timeout has expired so we need to start the timer for the
227a50547acSStephen Checkoway          * sector erase algorithm. Otherwise, the erase completed and we should
228a50547acSStephen Checkoway          * go back to read array mode.
229a50547acSStephen Checkoway          */
230a50547acSStephen Checkoway         if ((pfl->status & 0x08) == 0) {
231a50547acSStephen Checkoway             assert_dq3(pfl);
232ddb6f225SStephen Checkoway             uint64_t timeout = pflash_erase_time(pfl);
233a50547acSStephen Checkoway             timer_mod(&pfl->timer,
234a50547acSStephen Checkoway                       qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + timeout);
235a50547acSStephen Checkoway             DPRINTF("%s: erase timeout fired; erasing %d sectors\n",
236a50547acSStephen Checkoway                     __func__, pfl->sectors_to_erase);
237a50547acSStephen Checkoway             return;
238a50547acSStephen Checkoway         }
239a50547acSStephen Checkoway         DPRINTF("%s: sector erase complete\n", __func__);
240ddb6f225SStephen Checkoway         bitmap_zero(pfl->sector_erase_map, pfl->total_sectors);
241a50547acSStephen Checkoway         pfl->sectors_to_erase = 0;
242a50547acSStephen Checkoway         reset_dq3(pfl);
243a50547acSStephen Checkoway     }
244a50547acSStephen Checkoway 
24549ab747fSPaolo Bonzini     /* Reset flash */
2461d311e73SPhilippe Mathieu-Daudé     toggle_dq7(pfl);
24749ab747fSPaolo Bonzini     if (pfl->bypass) {
24849ab747fSPaolo Bonzini         pfl->wcycle = 2;
24949ab747fSPaolo Bonzini     } else {
25049ab747fSPaolo Bonzini         pflash_register_memory(pfl, 1);
25149ab747fSPaolo Bonzini         pfl->wcycle = 0;
25249ab747fSPaolo Bonzini     }
25349ab747fSPaolo Bonzini     pfl->cmd = 0;
25449ab747fSPaolo Bonzini }
25549ab747fSPaolo Bonzini 
25606e8b8e3SPhilippe Mathieu-Daudé /*
25706e8b8e3SPhilippe Mathieu-Daudé  * Read data from flash.
25806e8b8e3SPhilippe Mathieu-Daudé  */
25906e8b8e3SPhilippe Mathieu-Daudé static uint64_t pflash_data_read(PFlashCFI02 *pfl, hwaddr offset,
26006e8b8e3SPhilippe Mathieu-Daudé                                  unsigned int width)
26106e8b8e3SPhilippe Mathieu-Daudé {
26206e8b8e3SPhilippe Mathieu-Daudé     uint8_t *p = (uint8_t *)pfl->storage + offset;
26306e8b8e3SPhilippe Mathieu-Daudé     uint64_t ret = pfl->be ? ldn_be_p(p, width) : ldn_le_p(p, width);
26410f9f1fbSPhilippe Mathieu-Daudé     trace_pflash_data_read(offset, width, ret);
26506e8b8e3SPhilippe Mathieu-Daudé     return ret;
26606e8b8e3SPhilippe Mathieu-Daudé }
26706e8b8e3SPhilippe Mathieu-Daudé 
268ddb6f225SStephen Checkoway typedef struct {
269ddb6f225SStephen Checkoway     uint32_t len;
270ddb6f225SStephen Checkoway     uint32_t num;
271ddb6f225SStephen Checkoway } SectorInfo;
272ddb6f225SStephen Checkoway 
27364659053SStephen Checkoway /*
27464659053SStephen Checkoway  * offset should be a byte offset of the QEMU device and _not_ a device
27564659053SStephen Checkoway  * offset.
27664659053SStephen Checkoway  */
277ddb6f225SStephen Checkoway static SectorInfo pflash_sector_info(PFlashCFI02 *pfl, hwaddr offset)
27864659053SStephen Checkoway {
27964659053SStephen Checkoway     assert(offset < pfl->chip_len);
28064659053SStephen Checkoway     hwaddr addr = 0;
281ddb6f225SStephen Checkoway     uint32_t sector_num = 0;
282102f0f79SPhilippe Mathieu-Daudé     for (int i = 0; i < pflash_regions_count(pfl); ++i) {
28364659053SStephen Checkoway         uint64_t region_size = (uint64_t)pfl->nb_blocs[i] * pfl->sector_len[i];
28464659053SStephen Checkoway         if (addr <= offset && offset < addr + region_size) {
285ddb6f225SStephen Checkoway             return (SectorInfo) {
286ddb6f225SStephen Checkoway                 .len = pfl->sector_len[i],
287ddb6f225SStephen Checkoway                 .num = sector_num + (offset - addr) / pfl->sector_len[i],
288ddb6f225SStephen Checkoway             };
28964659053SStephen Checkoway         }
290ddb6f225SStephen Checkoway         sector_num += pfl->nb_blocs[i];
29164659053SStephen Checkoway         addr += region_size;
29264659053SStephen Checkoway     }
29364659053SStephen Checkoway     abort();
29464659053SStephen Checkoway }
29564659053SStephen Checkoway 
296ddb6f225SStephen Checkoway /*
297ddb6f225SStephen Checkoway  * Returns true if the offset refers to a flash sector that is currently being
298ddb6f225SStephen Checkoway  * erased.
299ddb6f225SStephen Checkoway  */
300ddb6f225SStephen Checkoway static bool pflash_sector_is_erasing(PFlashCFI02 *pfl, hwaddr offset)
301ddb6f225SStephen Checkoway {
302ddb6f225SStephen Checkoway     long sector_num = pflash_sector_info(pfl, offset).num;
303ddb6f225SStephen Checkoway     return test_bit(sector_num, pfl->sector_erase_map);
304ddb6f225SStephen Checkoway }
305ddb6f225SStephen Checkoway 
306aff498cfSPhilippe Mathieu-Daudé static uint64_t pflash_read(void *opaque, hwaddr offset, unsigned int width)
30749ab747fSPaolo Bonzini {
308aff498cfSPhilippe Mathieu-Daudé     PFlashCFI02 *pfl = opaque;
30949ab747fSPaolo Bonzini     hwaddr boff;
310aff498cfSPhilippe Mathieu-Daudé     uint64_t ret;
31149ab747fSPaolo Bonzini 
31249ab747fSPaolo Bonzini     /* Lazy reset to ROMD mode after a certain amount of read accesses */
31349ab747fSPaolo Bonzini     if (!pfl->rom_mode && pfl->wcycle == 0 &&
31449ab747fSPaolo Bonzini         ++pfl->read_counter > PFLASH_LAZY_ROMD_THRESHOLD) {
31549ab747fSPaolo Bonzini         pflash_register_memory(pfl, 1);
31649ab747fSPaolo Bonzini     }
31749ab747fSPaolo Bonzini     offset &= pfl->chip_len - 1;
31849ab747fSPaolo Bonzini     boff = offset & 0xFF;
31964659053SStephen Checkoway     if (pfl->width == 2) {
32049ab747fSPaolo Bonzini         boff = boff >> 1;
32151500d37SPhilippe Mathieu-Daudé     } else if (pfl->width == 4) {
32251500d37SPhilippe Mathieu-Daudé         boff = boff >> 2;
32364659053SStephen Checkoway     }
32449ab747fSPaolo Bonzini     switch (pfl->cmd) {
32549ab747fSPaolo Bonzini     default:
32649ab747fSPaolo Bonzini         /* This should never happen : reset state & treat it as a read*/
32749ab747fSPaolo Bonzini         DPRINTF("%s: unknown command state: %x\n", __func__, pfl->cmd);
32849ab747fSPaolo Bonzini         pfl->wcycle = 0;
32949ab747fSPaolo Bonzini         pfl->cmd = 0;
33049ab747fSPaolo Bonzini         /* fall through to the read code */
331b0349937SPhilippe Mathieu-Daudé     case 0x80: /* Erase (unlock) */
33249ab747fSPaolo Bonzini         /* We accept reads during second unlock sequence... */
33349ab747fSPaolo Bonzini     case 0x00:
334ddb6f225SStephen Checkoway         if (pflash_erase_suspend_mode(pfl) &&
335ddb6f225SStephen Checkoway             pflash_sector_is_erasing(pfl, offset)) {
336ddb6f225SStephen Checkoway             /* Toggle bit 2, but not 6. */
337ddb6f225SStephen Checkoway             toggle_dq2(pfl);
338ddb6f225SStephen Checkoway             /* Status register read */
339ddb6f225SStephen Checkoway             ret = pfl->status;
340ddb6f225SStephen Checkoway             DPRINTF("%s: status %" PRIx64 "\n", __func__, ret);
341ddb6f225SStephen Checkoway             break;
342ddb6f225SStephen Checkoway         }
34349ab747fSPaolo Bonzini         /* Flash area read */
34406e8b8e3SPhilippe Mathieu-Daudé         ret = pflash_data_read(pfl, offset, width);
34549ab747fSPaolo Bonzini         break;
346b0349937SPhilippe Mathieu-Daudé     case 0x90: /* flash ID read */
34749ab747fSPaolo Bonzini         switch (boff) {
34849ab747fSPaolo Bonzini         case 0x00:
34949ab747fSPaolo Bonzini         case 0x01:
35049ab747fSPaolo Bonzini             ret = boff & 0x01 ? pfl->ident1 : pfl->ident0;
35149ab747fSPaolo Bonzini             break;
35249ab747fSPaolo Bonzini         case 0x02:
35349ab747fSPaolo Bonzini             ret = 0x00; /* Pretend all sectors are unprotected */
35449ab747fSPaolo Bonzini             break;
35549ab747fSPaolo Bonzini         case 0x0E:
35649ab747fSPaolo Bonzini         case 0x0F:
35749ab747fSPaolo Bonzini             ret = boff & 0x01 ? pfl->ident3 : pfl->ident2;
3587f7bdcafSPhilippe Mathieu-Daudé             if (ret != (uint8_t)-1) {
35949ab747fSPaolo Bonzini                 break;
3607f7bdcafSPhilippe Mathieu-Daudé             }
3617f7bdcafSPhilippe Mathieu-Daudé             /* Fall through to data read. */
36249ab747fSPaolo Bonzini         default:
36306e8b8e3SPhilippe Mathieu-Daudé             ret = pflash_data_read(pfl, offset, width);
36449ab747fSPaolo Bonzini         }
365aff498cfSPhilippe Mathieu-Daudé         DPRINTF("%s: ID " TARGET_FMT_plx " %" PRIx64 "\n", __func__, boff, ret);
36649ab747fSPaolo Bonzini         break;
367b0349937SPhilippe Mathieu-Daudé     case 0x10: /* Chip Erase */
368b0349937SPhilippe Mathieu-Daudé     case 0x30: /* Sector Erase */
369ddb6f225SStephen Checkoway         /* Toggle bit 2 during erase, but not program. */
370ddb6f225SStephen Checkoway         toggle_dq2(pfl);
3712658594fSPhilippe Mathieu-Daudé         /* fall through */
372b0349937SPhilippe Mathieu-Daudé     case 0xA0: /* Program */
373ddb6f225SStephen Checkoway         /* Toggle bit 6 */
374ddb6f225SStephen Checkoway         toggle_dq6(pfl);
37549ab747fSPaolo Bonzini         /* Status register read */
37649ab747fSPaolo Bonzini         ret = pfl->status;
377aff498cfSPhilippe Mathieu-Daudé         DPRINTF("%s: status %" PRIx64 "\n", __func__, ret);
37849ab747fSPaolo Bonzini         break;
37949ab747fSPaolo Bonzini     case 0x98:
38049ab747fSPaolo Bonzini         /* CFI query mode */
38107c13a71SPhilippe Mathieu-Daudé         if (boff < sizeof(pfl->cfi_table)) {
38249ab747fSPaolo Bonzini             ret = pfl->cfi_table[boff];
38307c13a71SPhilippe Mathieu-Daudé         } else {
38407c13a71SPhilippe Mathieu-Daudé             ret = 0;
38507c13a71SPhilippe Mathieu-Daudé         }
38649ab747fSPaolo Bonzini         break;
38749ab747fSPaolo Bonzini     }
38810f9f1fbSPhilippe Mathieu-Daudé     trace_pflash_io_read(offset, width, ret, pfl->cmd, pfl->wcycle);
38949ab747fSPaolo Bonzini 
39049ab747fSPaolo Bonzini     return ret;
39149ab747fSPaolo Bonzini }
39249ab747fSPaolo Bonzini 
39349ab747fSPaolo Bonzini /* update flash content on disk */
394aff498cfSPhilippe Mathieu-Daudé static void pflash_update(PFlashCFI02 *pfl, int offset, int size)
39549ab747fSPaolo Bonzini {
39649ab747fSPaolo Bonzini     int offset_end;
3971857b9dbSMansour Ahmadi     int ret;
3984be74634SMarkus Armbruster     if (pfl->blk) {
39949ab747fSPaolo Bonzini         offset_end = offset + size;
400098e732dSEric Blake         /* widen to sector boundaries */
401098e732dSEric Blake         offset = QEMU_ALIGN_DOWN(offset, BDRV_SECTOR_SIZE);
402098e732dSEric Blake         offset_end = QEMU_ALIGN_UP(offset_end, BDRV_SECTOR_SIZE);
4031857b9dbSMansour Ahmadi         ret = blk_pwrite(pfl->blk, offset, pfl->storage + offset,
404098e732dSEric Blake                    offset_end - offset, 0);
4051857b9dbSMansour Ahmadi         if (ret < 0) {
4061857b9dbSMansour Ahmadi             /* TODO set error bit in status */
4071857b9dbSMansour Ahmadi             error_report("Could not update PFLASH: %s", strerror(-ret));
4081857b9dbSMansour Ahmadi         }
40949ab747fSPaolo Bonzini     }
41049ab747fSPaolo Bonzini }
41149ab747fSPaolo Bonzini 
412a50547acSStephen Checkoway static void pflash_sector_erase(PFlashCFI02 *pfl, hwaddr offset)
413a50547acSStephen Checkoway {
414ddb6f225SStephen Checkoway     SectorInfo sector_info = pflash_sector_info(pfl, offset);
415ddb6f225SStephen Checkoway     uint64_t sector_len = sector_info.len;
416a50547acSStephen Checkoway     offset &= ~(sector_len - 1);
417a50547acSStephen Checkoway     DPRINTF("%s: start sector erase at %0*" PRIx64 "-%0*" PRIx64 "\n",
418a50547acSStephen Checkoway             __func__, pfl->width * 2, offset,
419a50547acSStephen Checkoway             pfl->width * 2, offset + sector_len - 1);
420a50547acSStephen Checkoway     if (!pfl->ro) {
421a50547acSStephen Checkoway         uint8_t *p = pfl->storage;
422a50547acSStephen Checkoway         memset(p + offset, 0xff, sector_len);
423a50547acSStephen Checkoway         pflash_update(pfl, offset, sector_len);
424a50547acSStephen Checkoway     }
425a50547acSStephen Checkoway     set_dq7(pfl, 0x00);
426a50547acSStephen Checkoway     ++pfl->sectors_to_erase;
427ddb6f225SStephen Checkoway     set_bit(sector_info.num, pfl->sector_erase_map);
428a50547acSStephen Checkoway     /* Set (or reset) the 50 us timer for additional erase commands.  */
429a50547acSStephen Checkoway     timer_mod(&pfl->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 50000);
430a50547acSStephen Checkoway }
431a50547acSStephen Checkoway 
432aff498cfSPhilippe Mathieu-Daudé static void pflash_write(void *opaque, hwaddr offset, uint64_t value,
433aff498cfSPhilippe Mathieu-Daudé                          unsigned int width)
43449ab747fSPaolo Bonzini {
435aff498cfSPhilippe Mathieu-Daudé     PFlashCFI02 *pfl = opaque;
43649ab747fSPaolo Bonzini     hwaddr boff;
43749ab747fSPaolo Bonzini     uint8_t *p;
43849ab747fSPaolo Bonzini     uint8_t cmd;
43949ab747fSPaolo Bonzini 
44010f9f1fbSPhilippe Mathieu-Daudé     trace_pflash_io_write(offset, width, value, pfl->wcycle);
44149ab747fSPaolo Bonzini     cmd = value;
4428a508e70SPhilippe Mathieu-Daudé     if (pfl->cmd != 0xA0) {
443a9791042SStephen Checkoway         /* Reset does nothing during chip erase and sector erase. */
444a9791042SStephen Checkoway         if (cmd == 0xF0 && pfl->cmd != 0x10 && pfl->cmd != 0x30) {
44546fb7809SStephen Checkoway             if (pfl->wcycle == WCYCLE_AUTOSELECT_CFI) {
44646fb7809SStephen Checkoway                 /* Return to autoselect mode. */
44746fb7809SStephen Checkoway                 pfl->wcycle = 3;
44846fb7809SStephen Checkoway                 pfl->cmd = 0x90;
44946fb7809SStephen Checkoway                 return;
45046fb7809SStephen Checkoway             }
45149ab747fSPaolo Bonzini             goto reset_flash;
45249ab747fSPaolo Bonzini         }
4538a508e70SPhilippe Mathieu-Daudé     }
45449ab747fSPaolo Bonzini     offset &= pfl->chip_len - 1;
45549ab747fSPaolo Bonzini 
4566682bc1eSStephen Checkoway     boff = offset;
45764659053SStephen Checkoway     if (pfl->width == 2) {
45849ab747fSPaolo Bonzini         boff = boff >> 1;
45951500d37SPhilippe Mathieu-Daudé     } else if (pfl->width == 4) {
46051500d37SPhilippe Mathieu-Daudé         boff = boff >> 2;
46164659053SStephen Checkoway     }
4626682bc1eSStephen Checkoway     /* Only the least-significant 11 bits are used in most cases. */
4636682bc1eSStephen Checkoway     boff &= 0x7FF;
46449ab747fSPaolo Bonzini     switch (pfl->wcycle) {
46549ab747fSPaolo Bonzini     case 0:
46649ab747fSPaolo Bonzini         /* Set the device in I/O access mode if required */
46749ab747fSPaolo Bonzini         if (pfl->rom_mode)
46849ab747fSPaolo Bonzini             pflash_register_memory(pfl, 0);
46949ab747fSPaolo Bonzini         pfl->read_counter = 0;
47049ab747fSPaolo Bonzini         /* We're in read mode */
47149ab747fSPaolo Bonzini     check_unlock0:
47249ab747fSPaolo Bonzini         if (boff == 0x55 && cmd == 0x98) {
47349ab747fSPaolo Bonzini             /* Enter CFI query mode */
474aeaf6c20SPhilippe Mathieu-Daudé             pfl->wcycle = WCYCLE_CFI;
47549ab747fSPaolo Bonzini             pfl->cmd = 0x98;
47649ab747fSPaolo Bonzini             return;
47749ab747fSPaolo Bonzini         }
478ddb6f225SStephen Checkoway         /* Handle erase resume in erase suspend mode, otherwise reset. */
479b0349937SPhilippe Mathieu-Daudé         if (cmd == 0x30) { /* Erase Resume */
480ddb6f225SStephen Checkoway             if (pflash_erase_suspend_mode(pfl)) {
481ddb6f225SStephen Checkoway                 /* Resume the erase. */
482ddb6f225SStephen Checkoway                 timer_mod(&pfl->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
483ddb6f225SStephen Checkoway                           pfl->erase_time_remaining);
484ddb6f225SStephen Checkoway                 pfl->erase_time_remaining = 0;
485ddb6f225SStephen Checkoway                 pfl->wcycle = 6;
486ddb6f225SStephen Checkoway                 pfl->cmd = 0x30;
487ddb6f225SStephen Checkoway                 set_dq7(pfl, 0x00);
488ddb6f225SStephen Checkoway                 assert_dq3(pfl);
489ddb6f225SStephen Checkoway                 return;
490ddb6f225SStephen Checkoway             }
491ddb6f225SStephen Checkoway             goto reset_flash;
492ddb6f225SStephen Checkoway         }
493ddb6f225SStephen Checkoway         /* Ignore erase suspend. */
494b0349937SPhilippe Mathieu-Daudé         if (cmd == 0xB0) { /* Erase Suspend */
495ddb6f225SStephen Checkoway             return;
496ddb6f225SStephen Checkoway         }
49749ab747fSPaolo Bonzini         if (boff != pfl->unlock_addr0 || cmd != 0xAA) {
49849ab747fSPaolo Bonzini             DPRINTF("%s: unlock0 failed " TARGET_FMT_plx " %02x %04x\n",
49949ab747fSPaolo Bonzini                     __func__, boff, cmd, pfl->unlock_addr0);
50049ab747fSPaolo Bonzini             goto reset_flash;
50149ab747fSPaolo Bonzini         }
50249ab747fSPaolo Bonzini         DPRINTF("%s: unlock sequence started\n", __func__);
50349ab747fSPaolo Bonzini         break;
50449ab747fSPaolo Bonzini     case 1:
50549ab747fSPaolo Bonzini         /* We started an unlock sequence */
50649ab747fSPaolo Bonzini     check_unlock1:
50749ab747fSPaolo Bonzini         if (boff != pfl->unlock_addr1 || cmd != 0x55) {
50849ab747fSPaolo Bonzini             DPRINTF("%s: unlock1 failed " TARGET_FMT_plx " %02x\n", __func__,
50949ab747fSPaolo Bonzini                     boff, cmd);
51049ab747fSPaolo Bonzini             goto reset_flash;
51149ab747fSPaolo Bonzini         }
51249ab747fSPaolo Bonzini         DPRINTF("%s: unlock sequence done\n", __func__);
51349ab747fSPaolo Bonzini         break;
51449ab747fSPaolo Bonzini     case 2:
51549ab747fSPaolo Bonzini         /* We finished an unlock sequence */
51649ab747fSPaolo Bonzini         if (!pfl->bypass && boff != pfl->unlock_addr0) {
51749ab747fSPaolo Bonzini             DPRINTF("%s: command failed " TARGET_FMT_plx " %02x\n", __func__,
51849ab747fSPaolo Bonzini                     boff, cmd);
51949ab747fSPaolo Bonzini             goto reset_flash;
52049ab747fSPaolo Bonzini         }
52149ab747fSPaolo Bonzini         switch (cmd) {
52249ab747fSPaolo Bonzini         case 0x20:
52349ab747fSPaolo Bonzini             pfl->bypass = 1;
52449ab747fSPaolo Bonzini             goto do_bypass;
525b0349937SPhilippe Mathieu-Daudé         case 0x80: /* Erase */
526b0349937SPhilippe Mathieu-Daudé         case 0x90: /* Autoselect */
527b0349937SPhilippe Mathieu-Daudé         case 0xA0: /* Program */
52849ab747fSPaolo Bonzini             pfl->cmd = cmd;
52949ab747fSPaolo Bonzini             DPRINTF("%s: starting command %02x\n", __func__, cmd);
53049ab747fSPaolo Bonzini             break;
53149ab747fSPaolo Bonzini         default:
53249ab747fSPaolo Bonzini             DPRINTF("%s: unknown command %02x\n", __func__, cmd);
53349ab747fSPaolo Bonzini             goto reset_flash;
53449ab747fSPaolo Bonzini         }
53549ab747fSPaolo Bonzini         break;
53649ab747fSPaolo Bonzini     case 3:
53749ab747fSPaolo Bonzini         switch (pfl->cmd) {
538b0349937SPhilippe Mathieu-Daudé         case 0x80: /* Erase */
53949ab747fSPaolo Bonzini             /* We need another unlock sequence */
54049ab747fSPaolo Bonzini             goto check_unlock0;
541b0349937SPhilippe Mathieu-Daudé         case 0xA0: /* Program */
542ddb6f225SStephen Checkoway             if (pflash_erase_suspend_mode(pfl) &&
543ddb6f225SStephen Checkoway                 pflash_sector_is_erasing(pfl, offset)) {
544ddb6f225SStephen Checkoway                 /* Ignore writes to erasing sectors. */
545ddb6f225SStephen Checkoway                 if (pfl->bypass) {
546ddb6f225SStephen Checkoway                     goto do_bypass;
547ddb6f225SStephen Checkoway                 }
548ddb6f225SStephen Checkoway                 goto reset_flash;
549ddb6f225SStephen Checkoway             }
55010f9f1fbSPhilippe Mathieu-Daudé             trace_pflash_data_write(offset, width, value, 0);
55149ab747fSPaolo Bonzini             if (!pfl->ro) {
552c3d25271SPhilippe Mathieu-Daudé                 p = (uint8_t *)pfl->storage + offset;
553c3d25271SPhilippe Mathieu-Daudé                 if (pfl->be) {
554c3d25271SPhilippe Mathieu-Daudé                     uint64_t current = ldn_be_p(p, width);
555c3d25271SPhilippe Mathieu-Daudé                     stn_be_p(p, width, current & value);
55649ab747fSPaolo Bonzini                 } else {
557c3d25271SPhilippe Mathieu-Daudé                     uint64_t current = ldn_le_p(p, width);
558c3d25271SPhilippe Mathieu-Daudé                     stn_le_p(p, width, current & value);
55949ab747fSPaolo Bonzini                 }
560c3d25271SPhilippe Mathieu-Daudé                 pflash_update(pfl, offset, width);
56149ab747fSPaolo Bonzini             }
5621d311e73SPhilippe Mathieu-Daudé             /*
5631d311e73SPhilippe Mathieu-Daudé              * While programming, status bit DQ7 should hold the opposite
5641d311e73SPhilippe Mathieu-Daudé              * value from how it was programmed.
5651d311e73SPhilippe Mathieu-Daudé              */
5661d311e73SPhilippe Mathieu-Daudé             set_dq7(pfl, ~value);
56749ab747fSPaolo Bonzini             /* Let's pretend write is immediate */
56849ab747fSPaolo Bonzini             if (pfl->bypass)
56949ab747fSPaolo Bonzini                 goto do_bypass;
57049ab747fSPaolo Bonzini             goto reset_flash;
571b0349937SPhilippe Mathieu-Daudé         case 0x90: /* Autoselect */
57249ab747fSPaolo Bonzini             if (pfl->bypass && cmd == 0x00) {
57349ab747fSPaolo Bonzini                 /* Unlock bypass reset */
57449ab747fSPaolo Bonzini                 goto reset_flash;
57549ab747fSPaolo Bonzini             }
57646fb7809SStephen Checkoway             /*
57746fb7809SStephen Checkoway              * We can enter CFI query mode from autoselect mode, but we must
57846fb7809SStephen Checkoway              * return to autoselect mode after a reset.
57946fb7809SStephen Checkoway              */
58046fb7809SStephen Checkoway             if (boff == 0x55 && cmd == 0x98) {
58146fb7809SStephen Checkoway                 /* Enter autoselect CFI query mode */
58246fb7809SStephen Checkoway                 pfl->wcycle = WCYCLE_AUTOSELECT_CFI;
58346fb7809SStephen Checkoway                 pfl->cmd = 0x98;
58446fb7809SStephen Checkoway                 return;
58546fb7809SStephen Checkoway             }
586124e4cfaSPhilippe Mathieu-Daudé             /* fall through */
58749ab747fSPaolo Bonzini         default:
58849ab747fSPaolo Bonzini             DPRINTF("%s: invalid write for command %02x\n",
58949ab747fSPaolo Bonzini                     __func__, pfl->cmd);
59049ab747fSPaolo Bonzini             goto reset_flash;
59149ab747fSPaolo Bonzini         }
59249ab747fSPaolo Bonzini     case 4:
59349ab747fSPaolo Bonzini         switch (pfl->cmd) {
594b0349937SPhilippe Mathieu-Daudé         case 0xA0: /* Program */
59549ab747fSPaolo Bonzini             /* Ignore writes while flash data write is occurring */
59649ab747fSPaolo Bonzini             /* As we suppose write is immediate, this should never happen */
59749ab747fSPaolo Bonzini             return;
598b0349937SPhilippe Mathieu-Daudé         case 0x80: /* Erase */
59949ab747fSPaolo Bonzini             goto check_unlock1;
60049ab747fSPaolo Bonzini         default:
60149ab747fSPaolo Bonzini             /* Should never happen */
60249ab747fSPaolo Bonzini             DPRINTF("%s: invalid command state %02x (wc 4)\n",
60349ab747fSPaolo Bonzini                     __func__, pfl->cmd);
60449ab747fSPaolo Bonzini             goto reset_flash;
60549ab747fSPaolo Bonzini         }
60649ab747fSPaolo Bonzini         break;
60749ab747fSPaolo Bonzini     case 5:
608ddb6f225SStephen Checkoway         if (pflash_erase_suspend_mode(pfl)) {
609ddb6f225SStephen Checkoway             /* Erasing is not supported in erase suspend mode. */
610ddb6f225SStephen Checkoway             goto reset_flash;
611ddb6f225SStephen Checkoway         }
61249ab747fSPaolo Bonzini         switch (cmd) {
613b0349937SPhilippe Mathieu-Daudé         case 0x10: /* Chip Erase */
61449ab747fSPaolo Bonzini             if (boff != pfl->unlock_addr0) {
61549ab747fSPaolo Bonzini                 DPRINTF("%s: chip erase: invalid address " TARGET_FMT_plx "\n",
61649ab747fSPaolo Bonzini                         __func__, offset);
61749ab747fSPaolo Bonzini                 goto reset_flash;
61849ab747fSPaolo Bonzini             }
61949ab747fSPaolo Bonzini             /* Chip erase */
62049ab747fSPaolo Bonzini             DPRINTF("%s: start chip erase\n", __func__);
62149ab747fSPaolo Bonzini             if (!pfl->ro) {
6221eb27d69SPhilippe Mathieu-Daudé                 memset(pfl->storage, 0xff, pfl->chip_len);
62349ab747fSPaolo Bonzini                 pflash_update(pfl, 0, pfl->chip_len);
62449ab747fSPaolo Bonzini             }
6251d311e73SPhilippe Mathieu-Daudé             set_dq7(pfl, 0x00);
62680f2c625SStephen Checkoway             /* Wait the time specified at CFI address 0x22. */
627d80cf1ebSStephen Checkoway             timer_mod(&pfl->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
62880f2c625SStephen Checkoway                       (1ULL << pfl->cfi_table[0x22]) * SCALE_MS);
62949ab747fSPaolo Bonzini             break;
630b0349937SPhilippe Mathieu-Daudé         case 0x30: /* Sector erase */
631a50547acSStephen Checkoway             pflash_sector_erase(pfl, offset);
63249ab747fSPaolo Bonzini             break;
63349ab747fSPaolo Bonzini         default:
63449ab747fSPaolo Bonzini             DPRINTF("%s: invalid command %02x (wc 5)\n", __func__, cmd);
63549ab747fSPaolo Bonzini             goto reset_flash;
63649ab747fSPaolo Bonzini         }
63749ab747fSPaolo Bonzini         pfl->cmd = cmd;
63849ab747fSPaolo Bonzini         break;
63949ab747fSPaolo Bonzini     case 6:
64049ab747fSPaolo Bonzini         switch (pfl->cmd) {
641b0349937SPhilippe Mathieu-Daudé         case 0x10: /* Chip Erase */
64249ab747fSPaolo Bonzini             /* Ignore writes during chip erase */
64349ab747fSPaolo Bonzini             return;
644b0349937SPhilippe Mathieu-Daudé         case 0x30: /* Sector erase */
645ddb6f225SStephen Checkoway             if (cmd == 0xB0) {
646ddb6f225SStephen Checkoway                 /*
647ddb6f225SStephen Checkoway                  * If erase suspend happens during the erase timeout (so DQ3 is
648ddb6f225SStephen Checkoway                  * 0), then the device suspends erasing immediately. Set the
649ddb6f225SStephen Checkoway                  * remaining time to be the total time to erase. Otherwise,
650ddb6f225SStephen Checkoway                  * there is a maximum amount of time it can take to enter
651ddb6f225SStephen Checkoway                  * suspend mode. Let's ignore that and suspend immediately and
652ddb6f225SStephen Checkoway                  * set the remaining time to the actual time remaining on the
653ddb6f225SStephen Checkoway                  * timer.
654ddb6f225SStephen Checkoway                  */
655ddb6f225SStephen Checkoway                 if ((pfl->status & 0x08) == 0) {
656ddb6f225SStephen Checkoway                     pfl->erase_time_remaining = pflash_erase_time(pfl);
657ddb6f225SStephen Checkoway                 } else {
658ddb6f225SStephen Checkoway                     int64_t delta = timer_expire_time_ns(&pfl->timer) -
659ddb6f225SStephen Checkoway                         qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
660ddb6f225SStephen Checkoway                     /* Make sure we have a positive time remaining. */
661ddb6f225SStephen Checkoway                     pfl->erase_time_remaining = delta <= 0 ? 1 : delta;
662ddb6f225SStephen Checkoway                 }
663ddb6f225SStephen Checkoway                 reset_dq3(pfl);
664ddb6f225SStephen Checkoway                 timer_del(&pfl->timer);
665ddb6f225SStephen Checkoway                 pfl->wcycle = 0;
666ddb6f225SStephen Checkoway                 pfl->cmd = 0;
667ddb6f225SStephen Checkoway                 return;
668ddb6f225SStephen Checkoway             }
669a50547acSStephen Checkoway             /*
670a50547acSStephen Checkoway              * If DQ3 is 0, additional sector erase commands can be
671a50547acSStephen Checkoway              * written and anything else (other than an erase suspend) resets
672a50547acSStephen Checkoway              * the device.
673a50547acSStephen Checkoway              */
674a50547acSStephen Checkoway             if ((pfl->status & 0x08) == 0) {
675a50547acSStephen Checkoway                 if (cmd == 0x30) {
676a50547acSStephen Checkoway                     pflash_sector_erase(pfl, offset);
677a50547acSStephen Checkoway                 } else {
678a50547acSStephen Checkoway                     goto reset_flash;
679a50547acSStephen Checkoway                 }
680a50547acSStephen Checkoway             }
681a50547acSStephen Checkoway             /* Ignore writes during the actual erase. */
68249ab747fSPaolo Bonzini             return;
68349ab747fSPaolo Bonzini         default:
68449ab747fSPaolo Bonzini             /* Should never happen */
68549ab747fSPaolo Bonzini             DPRINTF("%s: invalid command state %02x (wc 6)\n",
68649ab747fSPaolo Bonzini                     __func__, pfl->cmd);
68749ab747fSPaolo Bonzini             goto reset_flash;
68849ab747fSPaolo Bonzini         }
68949ab747fSPaolo Bonzini         break;
690aeaf6c20SPhilippe Mathieu-Daudé     /* Special values for CFI queries */
691aeaf6c20SPhilippe Mathieu-Daudé     case WCYCLE_CFI:
69246fb7809SStephen Checkoway     case WCYCLE_AUTOSELECT_CFI:
69349ab747fSPaolo Bonzini         DPRINTF("%s: invalid write in CFI query mode\n", __func__);
69449ab747fSPaolo Bonzini         goto reset_flash;
69549ab747fSPaolo Bonzini     default:
69649ab747fSPaolo Bonzini         /* Should never happen */
69749ab747fSPaolo Bonzini         DPRINTF("%s: invalid write state (wc 7)\n",  __func__);
69849ab747fSPaolo Bonzini         goto reset_flash;
69949ab747fSPaolo Bonzini     }
70049ab747fSPaolo Bonzini     pfl->wcycle++;
70149ab747fSPaolo Bonzini 
70249ab747fSPaolo Bonzini     return;
70349ab747fSPaolo Bonzini 
70449ab747fSPaolo Bonzini     /* Reset flash */
70549ab747fSPaolo Bonzini  reset_flash:
70613019f1fSPhilippe Mathieu-Daudé     trace_pflash_reset();
70749ab747fSPaolo Bonzini     pfl->bypass = 0;
70849ab747fSPaolo Bonzini     pfl->wcycle = 0;
70949ab747fSPaolo Bonzini     pfl->cmd = 0;
71049ab747fSPaolo Bonzini     return;
71149ab747fSPaolo Bonzini 
71249ab747fSPaolo Bonzini  do_bypass:
71349ab747fSPaolo Bonzini     pfl->wcycle = 2;
71449ab747fSPaolo Bonzini     pfl->cmd = 0;
71549ab747fSPaolo Bonzini }
71649ab747fSPaolo Bonzini 
717aff498cfSPhilippe Mathieu-Daudé static const MemoryRegionOps pflash_cfi02_ops = {
718aff498cfSPhilippe Mathieu-Daudé     .read = pflash_read,
719aff498cfSPhilippe Mathieu-Daudé     .write = pflash_write,
720a4afb28dSPeter Maydell     .valid.min_access_size = 1,
721a4afb28dSPeter Maydell     .valid.max_access_size = 4,
72249ab747fSPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
72349ab747fSPaolo Bonzini };
72449ab747fSPaolo Bonzini 
725da3bd642SHu Tao static void pflash_cfi02_realize(DeviceState *dev, Error **errp)
72649ab747fSPaolo Bonzini {
727e7b62741SMarkus Armbruster     PFlashCFI02 *pfl = PFLASH_CFI02(dev);
72849ab747fSPaolo Bonzini     int ret;
72933e0eb52SHu Tao     Error *local_err = NULL;
73049ab747fSPaolo Bonzini 
73164659053SStephen Checkoway     if (pfl->uniform_sector_len == 0 && pfl->sector_len[0] == 0) {
7328929fc3aSZiyue Yang         error_setg(errp, "attribute \"sector-length\" not specified or zero.");
7338929fc3aSZiyue Yang         return;
7348929fc3aSZiyue Yang     }
73564659053SStephen Checkoway     if (pfl->uniform_nb_blocs == 0 && pfl->nb_blocs[0] == 0) {
7368929fc3aSZiyue Yang         error_setg(errp, "attribute \"num-blocks\" not specified or zero.");
7378929fc3aSZiyue Yang         return;
7388929fc3aSZiyue Yang     }
7398929fc3aSZiyue Yang     if (pfl->name == NULL) {
7408929fc3aSZiyue Yang         error_setg(errp, "attribute \"name\" not specified.");
7418929fc3aSZiyue Yang         return;
7428929fc3aSZiyue Yang     }
7438929fc3aSZiyue Yang 
74464659053SStephen Checkoway     int nb_regions;
74564659053SStephen Checkoway     pfl->chip_len = 0;
746ddb6f225SStephen Checkoway     pfl->total_sectors = 0;
74764659053SStephen Checkoway     for (nb_regions = 0; nb_regions < PFLASH_MAX_ERASE_REGIONS; ++nb_regions) {
74864659053SStephen Checkoway         if (pfl->nb_blocs[nb_regions] == 0) {
74964659053SStephen Checkoway             break;
75064659053SStephen Checkoway         }
751ddb6f225SStephen Checkoway         pfl->total_sectors += pfl->nb_blocs[nb_regions];
75264659053SStephen Checkoway         uint64_t sector_len_per_device = pfl->sector_len[nb_regions];
75364659053SStephen Checkoway 
75464659053SStephen Checkoway         /*
75564659053SStephen Checkoway          * The size of each flash sector must be a power of 2 and it must be
75664659053SStephen Checkoway          * aligned at the same power of 2.
75764659053SStephen Checkoway          */
75864659053SStephen Checkoway         if (sector_len_per_device & 0xff ||
75964659053SStephen Checkoway             sector_len_per_device >= (1 << 24) ||
76064659053SStephen Checkoway             !is_power_of_2(sector_len_per_device))
76164659053SStephen Checkoway         {
76264659053SStephen Checkoway             error_setg(errp, "unsupported configuration: "
76364659053SStephen Checkoway                        "sector length[%d] per device = %" PRIx64 ".",
76464659053SStephen Checkoway                        nb_regions, sector_len_per_device);
76564659053SStephen Checkoway             return;
76664659053SStephen Checkoway         }
76764659053SStephen Checkoway         if (pfl->chip_len & (sector_len_per_device - 1)) {
76864659053SStephen Checkoway             error_setg(errp, "unsupported configuration: "
76964659053SStephen Checkoway                        "flash region %d not correctly aligned.",
77064659053SStephen Checkoway                        nb_regions);
77164659053SStephen Checkoway             return;
77264659053SStephen Checkoway         }
77364659053SStephen Checkoway 
77464659053SStephen Checkoway         pfl->chip_len += (uint64_t)pfl->sector_len[nb_regions] *
77564659053SStephen Checkoway                           pfl->nb_blocs[nb_regions];
77664659053SStephen Checkoway     }
77764659053SStephen Checkoway 
77864659053SStephen Checkoway     uint64_t uniform_len = (uint64_t)pfl->uniform_nb_blocs *
77964659053SStephen Checkoway                            pfl->uniform_sector_len;
78064659053SStephen Checkoway     if (nb_regions == 0) {
78164659053SStephen Checkoway         nb_regions = 1;
78264659053SStephen Checkoway         pfl->nb_blocs[0] = pfl->uniform_nb_blocs;
78364659053SStephen Checkoway         pfl->sector_len[0] = pfl->uniform_sector_len;
78464659053SStephen Checkoway         pfl->chip_len = uniform_len;
785ddb6f225SStephen Checkoway         pfl->total_sectors = pfl->uniform_nb_blocs;
78664659053SStephen Checkoway     } else if (uniform_len != 0 && uniform_len != pfl->chip_len) {
78764659053SStephen Checkoway         error_setg(errp, "\"num-blocks\"*\"sector-length\" "
78864659053SStephen Checkoway                    "different from \"num-blocks0\"*\'sector-length0\" + ... + "
78964659053SStephen Checkoway                    "\"num-blocks3\"*\"sector-length3\"");
79064659053SStephen Checkoway         return;
79164659053SStephen Checkoway     }
79249ab747fSPaolo Bonzini 
793aff498cfSPhilippe Mathieu-Daudé     memory_region_init_rom_device(&pfl->orig_mem, OBJECT(pfl),
794aff498cfSPhilippe Mathieu-Daudé                                   &pflash_cfi02_ops, pfl, pfl->name,
7951eb27d69SPhilippe Mathieu-Daudé                                   pfl->chip_len, &local_err);
79633e0eb52SHu Tao     if (local_err) {
79733e0eb52SHu Tao         error_propagate(errp, local_err);
79833e0eb52SHu Tao         return;
79933e0eb52SHu Tao     }
80033e0eb52SHu Tao 
80149ab747fSPaolo Bonzini     pfl->storage = memory_region_get_ram_ptr(&pfl->orig_mem);
802a17c17a2SKevin Wolf 
803a17c17a2SKevin Wolf     if (pfl->blk) {
804a17c17a2SKevin Wolf         uint64_t perm;
805a17c17a2SKevin Wolf         pfl->ro = blk_is_read_only(pfl->blk);
806a17c17a2SKevin Wolf         perm = BLK_PERM_CONSISTENT_READ | (pfl->ro ? 0 : BLK_PERM_WRITE);
807a17c17a2SKevin Wolf         ret = blk_set_perm(pfl->blk, perm, BLK_PERM_ALL, errp);
808a17c17a2SKevin Wolf         if (ret < 0) {
809a17c17a2SKevin Wolf             return;
810a17c17a2SKevin Wolf         }
811a17c17a2SKevin Wolf     } else {
812a17c17a2SKevin Wolf         pfl->ro = 0;
813a17c17a2SKevin Wolf     }
814a17c17a2SKevin Wolf 
8154be74634SMarkus Armbruster     if (pfl->blk) {
8161eb27d69SPhilippe Mathieu-Daudé         if (!blk_check_size_and_read_all(pfl->blk, pfl->storage,
8171eb27d69SPhilippe Mathieu-Daudé                                          pfl->chip_len, errp)) {
818da3bd642SHu Tao             vmstate_unregister_ram(&pfl->orig_mem, DEVICE(pfl));
819da3bd642SHu Tao             return;
82049ab747fSPaolo Bonzini         }
82149ab747fSPaolo Bonzini     }
82249ab747fSPaolo Bonzini 
8236682bc1eSStephen Checkoway     /* Only 11 bits are used in the comparison. */
8246682bc1eSStephen Checkoway     pfl->unlock_addr0 &= 0x7FF;
8256682bc1eSStephen Checkoway     pfl->unlock_addr1 &= 0x7FF;
8266682bc1eSStephen Checkoway 
827ddb6f225SStephen Checkoway     /* Allocate memory for a bitmap for sectors being erased. */
828ddb6f225SStephen Checkoway     pfl->sector_erase_map = bitmap_new(pfl->total_sectors);
829ddb6f225SStephen Checkoway 
83049ab747fSPaolo Bonzini     pflash_setup_mappings(pfl);
83149ab747fSPaolo Bonzini     pfl->rom_mode = 1;
832da3bd642SHu Tao     sysbus_init_mmio(SYS_BUS_DEVICE(dev), &pfl->mem);
83349ab747fSPaolo Bonzini 
834d80cf1ebSStephen Checkoway     timer_init_ns(&pfl->timer, QEMU_CLOCK_VIRTUAL, pflash_timer, pfl);
83549ab747fSPaolo Bonzini     pfl->wcycle = 0;
83649ab747fSPaolo Bonzini     pfl->cmd = 0;
83749ab747fSPaolo Bonzini     pfl->status = 0;
8389ac45b88SPhilippe Mathieu-Daudé 
83949ab747fSPaolo Bonzini     /* Hardcoded CFI table (mostly from SG29 Spansion flash) */
84064659053SStephen Checkoway     const uint16_t pri_ofs = 0x40;
84149ab747fSPaolo Bonzini     /* Standard "QRY" string */
84249ab747fSPaolo Bonzini     pfl->cfi_table[0x10] = 'Q';
84349ab747fSPaolo Bonzini     pfl->cfi_table[0x11] = 'R';
84449ab747fSPaolo Bonzini     pfl->cfi_table[0x12] = 'Y';
84549ab747fSPaolo Bonzini     /* Command set (AMD/Fujitsu) */
84649ab747fSPaolo Bonzini     pfl->cfi_table[0x13] = 0x02;
84749ab747fSPaolo Bonzini     pfl->cfi_table[0x14] = 0x00;
84849ab747fSPaolo Bonzini     /* Primary extended table address */
849d6874c83SPhilippe Mathieu-Daudé     pfl->cfi_table[0x15] = pri_ofs;
850d6874c83SPhilippe Mathieu-Daudé     pfl->cfi_table[0x16] = pri_ofs >> 8;
85149ab747fSPaolo Bonzini     /* Alternate command set (none) */
85249ab747fSPaolo Bonzini     pfl->cfi_table[0x17] = 0x00;
85349ab747fSPaolo Bonzini     pfl->cfi_table[0x18] = 0x00;
85449ab747fSPaolo Bonzini     /* Alternate extended table (none) */
85549ab747fSPaolo Bonzini     pfl->cfi_table[0x19] = 0x00;
85649ab747fSPaolo Bonzini     pfl->cfi_table[0x1A] = 0x00;
85749ab747fSPaolo Bonzini     /* Vcc min */
85849ab747fSPaolo Bonzini     pfl->cfi_table[0x1B] = 0x27;
85949ab747fSPaolo Bonzini     /* Vcc max */
86049ab747fSPaolo Bonzini     pfl->cfi_table[0x1C] = 0x36;
86149ab747fSPaolo Bonzini     /* Vpp min (no Vpp pin) */
86249ab747fSPaolo Bonzini     pfl->cfi_table[0x1D] = 0x00;
86349ab747fSPaolo Bonzini     /* Vpp max (no Vpp pin) */
86449ab747fSPaolo Bonzini     pfl->cfi_table[0x1E] = 0x00;
8659ac45b88SPhilippe Mathieu-Daudé     /* Timeout per single byte/word write (128 ms) */
86649ab747fSPaolo Bonzini     pfl->cfi_table[0x1F] = 0x07;
86749ab747fSPaolo Bonzini     /* Timeout for min size buffer write (NA) */
86849ab747fSPaolo Bonzini     pfl->cfi_table[0x20] = 0x00;
86949ab747fSPaolo Bonzini     /* Typical timeout for block erase (512 ms) */
87049ab747fSPaolo Bonzini     pfl->cfi_table[0x21] = 0x09;
87149ab747fSPaolo Bonzini     /* Typical timeout for full chip erase (4096 ms) */
87249ab747fSPaolo Bonzini     pfl->cfi_table[0x22] = 0x0C;
87349ab747fSPaolo Bonzini     /* Reserved */
87449ab747fSPaolo Bonzini     pfl->cfi_table[0x23] = 0x01;
87549ab747fSPaolo Bonzini     /* Max timeout for buffer write (NA) */
87649ab747fSPaolo Bonzini     pfl->cfi_table[0x24] = 0x00;
87749ab747fSPaolo Bonzini     /* Max timeout for block erase */
87849ab747fSPaolo Bonzini     pfl->cfi_table[0x25] = 0x0A;
87949ab747fSPaolo Bonzini     /* Max timeout for chip erase */
88049ab747fSPaolo Bonzini     pfl->cfi_table[0x26] = 0x0D;
88149ab747fSPaolo Bonzini     /* Device size */
8821eb27d69SPhilippe Mathieu-Daudé     pfl->cfi_table[0x27] = ctz32(pfl->chip_len);
88349ab747fSPaolo Bonzini     /* Flash device interface (8 & 16 bits) */
88449ab747fSPaolo Bonzini     pfl->cfi_table[0x28] = 0x02;
88549ab747fSPaolo Bonzini     pfl->cfi_table[0x29] = 0x00;
88649ab747fSPaolo Bonzini     /* Max number of bytes in multi-bytes write */
88749ab747fSPaolo Bonzini     /* XXX: disable buffered write as it's not supported */
88849ab747fSPaolo Bonzini     //    pfl->cfi_table[0x2A] = 0x05;
88949ab747fSPaolo Bonzini     pfl->cfi_table[0x2A] = 0x00;
89049ab747fSPaolo Bonzini     pfl->cfi_table[0x2B] = 0x00;
89164659053SStephen Checkoway     /* Number of erase block regions */
89264659053SStephen Checkoway     pfl->cfi_table[0x2c] = nb_regions;
89364659053SStephen Checkoway     /* Erase block regions */
89464659053SStephen Checkoway     for (int i = 0; i < nb_regions; ++i) {
89564659053SStephen Checkoway         uint32_t sector_len_per_device = pfl->sector_len[i];
89664659053SStephen Checkoway         pfl->cfi_table[0x2d + 4 * i] = pfl->nb_blocs[i] - 1;
89764659053SStephen Checkoway         pfl->cfi_table[0x2e + 4 * i] = (pfl->nb_blocs[i] - 1) >> 8;
89864659053SStephen Checkoway         pfl->cfi_table[0x2f + 4 * i] = sector_len_per_device >> 8;
89964659053SStephen Checkoway         pfl->cfi_table[0x30 + 4 * i] = sector_len_per_device >> 16;
90064659053SStephen Checkoway     }
90164659053SStephen Checkoway     assert(0x2c + 4 * nb_regions < pri_ofs);
90249ab747fSPaolo Bonzini 
90349ab747fSPaolo Bonzini     /* Extended */
904d6874c83SPhilippe Mathieu-Daudé     pfl->cfi_table[0x00 + pri_ofs] = 'P';
905d6874c83SPhilippe Mathieu-Daudé     pfl->cfi_table[0x01 + pri_ofs] = 'R';
906d6874c83SPhilippe Mathieu-Daudé     pfl->cfi_table[0x02 + pri_ofs] = 'I';
90749ab747fSPaolo Bonzini 
9089ac45b88SPhilippe Mathieu-Daudé     /* Extended version 1.0 */
909d6874c83SPhilippe Mathieu-Daudé     pfl->cfi_table[0x03 + pri_ofs] = '1';
910d6874c83SPhilippe Mathieu-Daudé     pfl->cfi_table[0x04 + pri_ofs] = '0';
91149ab747fSPaolo Bonzini 
9129ac45b88SPhilippe Mathieu-Daudé     /* Address sensitive unlock required. */
913d6874c83SPhilippe Mathieu-Daudé     pfl->cfi_table[0x05 + pri_ofs] = 0x00;
914ddb6f225SStephen Checkoway     /* Erase suspend to read/write. */
915ddb6f225SStephen Checkoway     pfl->cfi_table[0x06 + pri_ofs] = 0x02;
9169ac45b88SPhilippe Mathieu-Daudé     /* Sector protect not supported. */
917d6874c83SPhilippe Mathieu-Daudé     pfl->cfi_table[0x07 + pri_ofs] = 0x00;
9189ac45b88SPhilippe Mathieu-Daudé     /* Temporary sector unprotect not supported. */
919d6874c83SPhilippe Mathieu-Daudé     pfl->cfi_table[0x08 + pri_ofs] = 0x00;
92049ab747fSPaolo Bonzini 
9219ac45b88SPhilippe Mathieu-Daudé     /* Sector protect/unprotect scheme. */
922d6874c83SPhilippe Mathieu-Daudé     pfl->cfi_table[0x09 + pri_ofs] = 0x00;
92349ab747fSPaolo Bonzini 
9249ac45b88SPhilippe Mathieu-Daudé     /* Simultaneous operation not supported. */
925d6874c83SPhilippe Mathieu-Daudé     pfl->cfi_table[0x0a + pri_ofs] = 0x00;
9269ac45b88SPhilippe Mathieu-Daudé     /* Burst mode not supported. */
927d6874c83SPhilippe Mathieu-Daudé     pfl->cfi_table[0x0b + pri_ofs] = 0x00;
928c2c1bf44SPhilippe Mathieu-Daudé     /* Page mode not supported. */
929c2c1bf44SPhilippe Mathieu-Daudé     pfl->cfi_table[0x0c + pri_ofs] = 0x00;
930c2c1bf44SPhilippe Mathieu-Daudé     assert(0x0c + pri_ofs < ARRAY_SIZE(pfl->cfi_table));
93149ab747fSPaolo Bonzini }
93249ab747fSPaolo Bonzini 
93349ab747fSPaolo Bonzini static Property pflash_cfi02_properties[] = {
93416434065SMarkus Armbruster     DEFINE_PROP_DRIVE("drive", PFlashCFI02, blk),
93564659053SStephen Checkoway     DEFINE_PROP_UINT32("num-blocks", PFlashCFI02, uniform_nb_blocs, 0),
93664659053SStephen Checkoway     DEFINE_PROP_UINT32("sector-length", PFlashCFI02, uniform_sector_len, 0),
93764659053SStephen Checkoway     DEFINE_PROP_UINT32("num-blocks0", PFlashCFI02, nb_blocs[0], 0),
93864659053SStephen Checkoway     DEFINE_PROP_UINT32("sector-length0", PFlashCFI02, sector_len[0], 0),
93964659053SStephen Checkoway     DEFINE_PROP_UINT32("num-blocks1", PFlashCFI02, nb_blocs[1], 0),
94064659053SStephen Checkoway     DEFINE_PROP_UINT32("sector-length1", PFlashCFI02, sector_len[1], 0),
94164659053SStephen Checkoway     DEFINE_PROP_UINT32("num-blocks2", PFlashCFI02, nb_blocs[2], 0),
94264659053SStephen Checkoway     DEFINE_PROP_UINT32("sector-length2", PFlashCFI02, sector_len[2], 0),
94364659053SStephen Checkoway     DEFINE_PROP_UINT32("num-blocks3", PFlashCFI02, nb_blocs[3], 0),
94464659053SStephen Checkoway     DEFINE_PROP_UINT32("sector-length3", PFlashCFI02, sector_len[3], 0),
94516434065SMarkus Armbruster     DEFINE_PROP_UINT8("width", PFlashCFI02, width, 0),
94616434065SMarkus Armbruster     DEFINE_PROP_UINT8("mappings", PFlashCFI02, mappings, 0),
94716434065SMarkus Armbruster     DEFINE_PROP_UINT8("big-endian", PFlashCFI02, be, 0),
94816434065SMarkus Armbruster     DEFINE_PROP_UINT16("id0", PFlashCFI02, ident0, 0),
94916434065SMarkus Armbruster     DEFINE_PROP_UINT16("id1", PFlashCFI02, ident1, 0),
95016434065SMarkus Armbruster     DEFINE_PROP_UINT16("id2", PFlashCFI02, ident2, 0),
95116434065SMarkus Armbruster     DEFINE_PROP_UINT16("id3", PFlashCFI02, ident3, 0),
95216434065SMarkus Armbruster     DEFINE_PROP_UINT16("unlock-addr0", PFlashCFI02, unlock_addr0, 0),
95316434065SMarkus Armbruster     DEFINE_PROP_UINT16("unlock-addr1", PFlashCFI02, unlock_addr1, 0),
95416434065SMarkus Armbruster     DEFINE_PROP_STRING("name", PFlashCFI02, name),
95549ab747fSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
95649ab747fSPaolo Bonzini };
95749ab747fSPaolo Bonzini 
958b69c3c21SMarkus Armbruster static void pflash_cfi02_unrealize(DeviceState *dev)
959d80cf1ebSStephen Checkoway {
960e7b62741SMarkus Armbruster     PFlashCFI02 *pfl = PFLASH_CFI02(dev);
961d80cf1ebSStephen Checkoway     timer_del(&pfl->timer);
962ddb6f225SStephen Checkoway     g_free(pfl->sector_erase_map);
963d80cf1ebSStephen Checkoway }
964d80cf1ebSStephen Checkoway 
96549ab747fSPaolo Bonzini static void pflash_cfi02_class_init(ObjectClass *klass, void *data)
96649ab747fSPaolo Bonzini {
96749ab747fSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
96849ab747fSPaolo Bonzini 
969da3bd642SHu Tao     dc->realize = pflash_cfi02_realize;
970d80cf1ebSStephen Checkoway     dc->unrealize = pflash_cfi02_unrealize;
9714f67d30bSMarc-André Lureau     device_class_set_props(dc, pflash_cfi02_properties);
972df6f9318SAntony Pavlov     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
97349ab747fSPaolo Bonzini }
97449ab747fSPaolo Bonzini 
97549ab747fSPaolo Bonzini static const TypeInfo pflash_cfi02_info = {
976e7b62741SMarkus Armbruster     .name           = TYPE_PFLASH_CFI02,
97749ab747fSPaolo Bonzini     .parent         = TYPE_SYS_BUS_DEVICE,
97816434065SMarkus Armbruster     .instance_size  = sizeof(PFlashCFI02),
97949ab747fSPaolo Bonzini     .class_init     = pflash_cfi02_class_init,
98049ab747fSPaolo Bonzini };
98149ab747fSPaolo Bonzini 
98249ab747fSPaolo Bonzini static void pflash_cfi02_register_types(void)
98349ab747fSPaolo Bonzini {
98449ab747fSPaolo Bonzini     type_register_static(&pflash_cfi02_info);
98549ab747fSPaolo Bonzini }
98649ab747fSPaolo Bonzini 
98749ab747fSPaolo Bonzini type_init(pflash_cfi02_register_types)
98849ab747fSPaolo Bonzini 
98916434065SMarkus Armbruster PFlashCFI02 *pflash_cfi02_register(hwaddr base,
990940d5b13SMarkus Armbruster                                    const char *name,
99149ab747fSPaolo Bonzini                                    hwaddr size,
99216434065SMarkus Armbruster                                    BlockBackend *blk,
993ce14710fSMarkus Armbruster                                    uint32_t sector_len,
99416434065SMarkus Armbruster                                    int nb_mappings, int width,
99549ab747fSPaolo Bonzini                                    uint16_t id0, uint16_t id1,
99649ab747fSPaolo Bonzini                                    uint16_t id2, uint16_t id3,
99716434065SMarkus Armbruster                                    uint16_t unlock_addr0,
99816434065SMarkus Armbruster                                    uint16_t unlock_addr1,
99949ab747fSPaolo Bonzini                                    int be)
100049ab747fSPaolo Bonzini {
10013e80f690SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI02);
100249ab747fSPaolo Bonzini 
10039b3d111aSMarkus Armbruster     if (blk) {
1004*934df912SMarkus Armbruster         qdev_prop_set_drive(dev, "drive", blk);
100549ab747fSPaolo Bonzini     }
10064cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, sector_len));
1007ce14710fSMarkus Armbruster     qdev_prop_set_uint32(dev, "num-blocks", size / sector_len);
100849ab747fSPaolo Bonzini     qdev_prop_set_uint32(dev, "sector-length", sector_len);
100949ab747fSPaolo Bonzini     qdev_prop_set_uint8(dev, "width", width);
101049ab747fSPaolo Bonzini     qdev_prop_set_uint8(dev, "mappings", nb_mappings);
101149ab747fSPaolo Bonzini     qdev_prop_set_uint8(dev, "big-endian", !!be);
101249ab747fSPaolo Bonzini     qdev_prop_set_uint16(dev, "id0", id0);
101349ab747fSPaolo Bonzini     qdev_prop_set_uint16(dev, "id1", id1);
101449ab747fSPaolo Bonzini     qdev_prop_set_uint16(dev, "id2", id2);
101549ab747fSPaolo Bonzini     qdev_prop_set_uint16(dev, "id3", id3);
101649ab747fSPaolo Bonzini     qdev_prop_set_uint16(dev, "unlock-addr0", unlock_addr0);
101749ab747fSPaolo Bonzini     qdev_prop_set_uint16(dev, "unlock-addr1", unlock_addr1);
101849ab747fSPaolo Bonzini     qdev_prop_set_string(dev, "name", name);
10193c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
102049ab747fSPaolo Bonzini 
10213509c396SHu Tao     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
1022e7b62741SMarkus Armbruster     return PFLASH_CFI02(dev);
102349ab747fSPaolo Bonzini }
1024