19944d320SPaolo Bonzini /* 29944d320SPaolo Bonzini * Exynos4210 UART Emulation 39944d320SPaolo Bonzini * 49944d320SPaolo Bonzini * Copyright (C) 2011 Samsung Electronics Co Ltd. 59944d320SPaolo Bonzini * Maksim Kozlov, <m.kozlov@samsung.com> 69944d320SPaolo Bonzini * 79944d320SPaolo Bonzini * This program is free software; you can redistribute it and/or modify it 89944d320SPaolo Bonzini * under the terms of the GNU General Public License as published by the 99944d320SPaolo Bonzini * Free Software Foundation; either version 2 of the License, or 109944d320SPaolo Bonzini * (at your option) any later version. 119944d320SPaolo Bonzini * 129944d320SPaolo Bonzini * This program is distributed in the hope that it will be useful, but WITHOUT 139944d320SPaolo Bonzini * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 149944d320SPaolo Bonzini * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 159944d320SPaolo Bonzini * for more details. 169944d320SPaolo Bonzini * 179944d320SPaolo Bonzini * You should have received a copy of the GNU General Public License along 189944d320SPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>. 199944d320SPaolo Bonzini * 209944d320SPaolo Bonzini */ 219944d320SPaolo Bonzini 228ef94f0bSPeter Maydell #include "qemu/osdep.h" 239944d320SPaolo Bonzini #include "hw/sysbus.h" 24d6454270SMarkus Armbruster #include "migration/vmstate.h" 25c525436eSMarkus Armbruster #include "qemu/error-report.h" 260b8fa32fSMarkus Armbruster #include "qemu/module.h" 274d43a603SMarc-André Lureau #include "chardev/char-fe.h" 287566c6efSMarc-André Lureau #include "chardev/char-serial.h" 299944d320SPaolo Bonzini 309944d320SPaolo Bonzini #include "hw/arm/exynos4210.h" 3164552b6bSMarkus Armbruster #include "hw/irq.h" 32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 339944d320SPaolo Bonzini 349944d320SPaolo Bonzini #undef DEBUG_UART 359944d320SPaolo Bonzini #undef DEBUG_UART_EXTEND 369944d320SPaolo Bonzini #undef DEBUG_IRQ 379944d320SPaolo Bonzini #undef DEBUG_Rx_DATA 389944d320SPaolo Bonzini #undef DEBUG_Tx_DATA 399944d320SPaolo Bonzini 409944d320SPaolo Bonzini #define DEBUG_UART 0 419944d320SPaolo Bonzini #define DEBUG_UART_EXTEND 0 429944d320SPaolo Bonzini #define DEBUG_IRQ 0 439944d320SPaolo Bonzini #define DEBUG_Rx_DATA 0 449944d320SPaolo Bonzini #define DEBUG_Tx_DATA 0 459944d320SPaolo Bonzini 469944d320SPaolo Bonzini #if DEBUG_UART 479944d320SPaolo Bonzini #define PRINT_DEBUG(fmt, args...) \ 489944d320SPaolo Bonzini do { \ 499944d320SPaolo Bonzini fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \ 509944d320SPaolo Bonzini } while (0) 519944d320SPaolo Bonzini 529944d320SPaolo Bonzini #if DEBUG_UART_EXTEND 539944d320SPaolo Bonzini #define PRINT_DEBUG_EXTEND(fmt, args...) \ 549944d320SPaolo Bonzini do { \ 559944d320SPaolo Bonzini fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \ 569944d320SPaolo Bonzini } while (0) 579944d320SPaolo Bonzini #else 589944d320SPaolo Bonzini #define PRINT_DEBUG_EXTEND(fmt, args...) \ 599944d320SPaolo Bonzini do {} while (0) 609944d320SPaolo Bonzini #endif /* EXTEND */ 619944d320SPaolo Bonzini 629944d320SPaolo Bonzini #else 639944d320SPaolo Bonzini #define PRINT_DEBUG(fmt, args...) \ 649944d320SPaolo Bonzini do {} while (0) 659944d320SPaolo Bonzini #define PRINT_DEBUG_EXTEND(fmt, args...) \ 669944d320SPaolo Bonzini do {} while (0) 679944d320SPaolo Bonzini #endif 689944d320SPaolo Bonzini 699944d320SPaolo Bonzini #define PRINT_ERROR(fmt, args...) \ 709944d320SPaolo Bonzini do { \ 719944d320SPaolo Bonzini fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \ 729944d320SPaolo Bonzini } while (0) 739944d320SPaolo Bonzini 749944d320SPaolo Bonzini /* 759944d320SPaolo Bonzini * Offsets for UART registers relative to SFR base address 769944d320SPaolo Bonzini * for UARTn 779944d320SPaolo Bonzini * 789944d320SPaolo Bonzini */ 799944d320SPaolo Bonzini #define ULCON 0x0000 /* Line Control */ 809944d320SPaolo Bonzini #define UCON 0x0004 /* Control */ 819944d320SPaolo Bonzini #define UFCON 0x0008 /* FIFO Control */ 829944d320SPaolo Bonzini #define UMCON 0x000C /* Modem Control */ 839944d320SPaolo Bonzini #define UTRSTAT 0x0010 /* Tx/Rx Status */ 849944d320SPaolo Bonzini #define UERSTAT 0x0014 /* UART Error Status */ 859944d320SPaolo Bonzini #define UFSTAT 0x0018 /* FIFO Status */ 869944d320SPaolo Bonzini #define UMSTAT 0x001C /* Modem Status */ 879944d320SPaolo Bonzini #define UTXH 0x0020 /* Transmit Buffer */ 889944d320SPaolo Bonzini #define URXH 0x0024 /* Receive Buffer */ 899944d320SPaolo Bonzini #define UBRDIV 0x0028 /* Baud Rate Divisor */ 909944d320SPaolo Bonzini #define UFRACVAL 0x002C /* Divisor Fractional Value */ 919944d320SPaolo Bonzini #define UINTP 0x0030 /* Interrupt Pending */ 929944d320SPaolo Bonzini #define UINTSP 0x0034 /* Interrupt Source Pending */ 939944d320SPaolo Bonzini #define UINTM 0x0038 /* Interrupt Mask */ 949944d320SPaolo Bonzini 959944d320SPaolo Bonzini /* 969944d320SPaolo Bonzini * for indexing register in the uint32_t array 979944d320SPaolo Bonzini * 989944d320SPaolo Bonzini * 'reg' - register offset (see offsets definitions above) 999944d320SPaolo Bonzini * 1009944d320SPaolo Bonzini */ 1019944d320SPaolo Bonzini #define I_(reg) (reg / sizeof(uint32_t)) 1029944d320SPaolo Bonzini 1039944d320SPaolo Bonzini typedef struct Exynos4210UartReg { 1049944d320SPaolo Bonzini const char *name; /* the only reason is the debug output */ 1059944d320SPaolo Bonzini hwaddr offset; 1069944d320SPaolo Bonzini uint32_t reset_value; 1079944d320SPaolo Bonzini } Exynos4210UartReg; 1089944d320SPaolo Bonzini 10975c6d92eSKrzysztof Kozlowski static const Exynos4210UartReg exynos4210_uart_regs[] = { 1109944d320SPaolo Bonzini {"ULCON", ULCON, 0x00000000}, 1119944d320SPaolo Bonzini {"UCON", UCON, 0x00003000}, 1129944d320SPaolo Bonzini {"UFCON", UFCON, 0x00000000}, 1139944d320SPaolo Bonzini {"UMCON", UMCON, 0x00000000}, 1149944d320SPaolo Bonzini {"UTRSTAT", UTRSTAT, 0x00000006}, /* RO */ 1159944d320SPaolo Bonzini {"UERSTAT", UERSTAT, 0x00000000}, /* RO */ 1169944d320SPaolo Bonzini {"UFSTAT", UFSTAT, 0x00000000}, /* RO */ 1179944d320SPaolo Bonzini {"UMSTAT", UMSTAT, 0x00000000}, /* RO */ 1189944d320SPaolo Bonzini {"UTXH", UTXH, 0x5c5c5c5c}, /* WO, undefined reset value*/ 1199944d320SPaolo Bonzini {"URXH", URXH, 0x00000000}, /* RO */ 1209944d320SPaolo Bonzini {"UBRDIV", UBRDIV, 0x00000000}, 1219944d320SPaolo Bonzini {"UFRACVAL", UFRACVAL, 0x00000000}, 1229944d320SPaolo Bonzini {"UINTP", UINTP, 0x00000000}, 1239944d320SPaolo Bonzini {"UINTSP", UINTSP, 0x00000000}, 1249944d320SPaolo Bonzini {"UINTM", UINTM, 0x00000000}, 1259944d320SPaolo Bonzini }; 1269944d320SPaolo Bonzini 1279944d320SPaolo Bonzini #define EXYNOS4210_UART_REGS_MEM_SIZE 0x3C 1289944d320SPaolo Bonzini 1299944d320SPaolo Bonzini /* UART FIFO Control */ 1309944d320SPaolo Bonzini #define UFCON_FIFO_ENABLE 0x1 1319944d320SPaolo Bonzini #define UFCON_Rx_FIFO_RESET 0x2 1329944d320SPaolo Bonzini #define UFCON_Tx_FIFO_RESET 0x4 1339944d320SPaolo Bonzini #define UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT 8 1349944d320SPaolo Bonzini #define UFCON_Tx_FIFO_TRIGGER_LEVEL (7 << UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT) 1359944d320SPaolo Bonzini #define UFCON_Rx_FIFO_TRIGGER_LEVEL_SHIFT 4 1369944d320SPaolo Bonzini #define UFCON_Rx_FIFO_TRIGGER_LEVEL (7 << UFCON_Rx_FIFO_TRIGGER_LEVEL_SHIFT) 1379944d320SPaolo Bonzini 1389944d320SPaolo Bonzini /* Uart FIFO Status */ 1399944d320SPaolo Bonzini #define UFSTAT_Rx_FIFO_COUNT 0xff 1409944d320SPaolo Bonzini #define UFSTAT_Rx_FIFO_FULL 0x100 1419944d320SPaolo Bonzini #define UFSTAT_Rx_FIFO_ERROR 0x200 1429944d320SPaolo Bonzini #define UFSTAT_Tx_FIFO_COUNT_SHIFT 16 1439944d320SPaolo Bonzini #define UFSTAT_Tx_FIFO_COUNT (0xff << UFSTAT_Tx_FIFO_COUNT_SHIFT) 1449944d320SPaolo Bonzini #define UFSTAT_Tx_FIFO_FULL_SHIFT 24 1459944d320SPaolo Bonzini #define UFSTAT_Tx_FIFO_FULL (1 << UFSTAT_Tx_FIFO_FULL_SHIFT) 1469944d320SPaolo Bonzini 1479944d320SPaolo Bonzini /* UART Interrupt Source Pending */ 1489944d320SPaolo Bonzini #define UINTSP_RXD 0x1 /* Receive interrupt */ 1499944d320SPaolo Bonzini #define UINTSP_ERROR 0x2 /* Error interrupt */ 1509944d320SPaolo Bonzini #define UINTSP_TXD 0x4 /* Transmit interrupt */ 1519944d320SPaolo Bonzini #define UINTSP_MODEM 0x8 /* Modem interrupt */ 1529944d320SPaolo Bonzini 1539944d320SPaolo Bonzini /* UART Line Control */ 1549944d320SPaolo Bonzini #define ULCON_IR_MODE_SHIFT 6 1559944d320SPaolo Bonzini #define ULCON_PARITY_SHIFT 3 1569944d320SPaolo Bonzini #define ULCON_STOP_BIT_SHIFT 1 1579944d320SPaolo Bonzini 1589944d320SPaolo Bonzini /* UART Tx/Rx Status */ 1599944d320SPaolo Bonzini #define UTRSTAT_TRANSMITTER_EMPTY 0x4 1609944d320SPaolo Bonzini #define UTRSTAT_Tx_BUFFER_EMPTY 0x2 1619944d320SPaolo Bonzini #define UTRSTAT_Rx_BUFFER_DATA_READY 0x1 1629944d320SPaolo Bonzini 1639944d320SPaolo Bonzini /* UART Error Status */ 1649944d320SPaolo Bonzini #define UERSTAT_OVERRUN 0x1 1659944d320SPaolo Bonzini #define UERSTAT_PARITY 0x2 1669944d320SPaolo Bonzini #define UERSTAT_FRAME 0x4 1679944d320SPaolo Bonzini #define UERSTAT_BREAK 0x8 1689944d320SPaolo Bonzini 1699944d320SPaolo Bonzini typedef struct { 1709944d320SPaolo Bonzini uint8_t *data; 1719944d320SPaolo Bonzini uint32_t sp, rp; /* store and retrieve pointers */ 1729944d320SPaolo Bonzini uint32_t size; 1739944d320SPaolo Bonzini } Exynos4210UartFIFO; 1749944d320SPaolo Bonzini 17561149ff6SAndreas Färber #define TYPE_EXYNOS4210_UART "exynos4210.uart" 17661149ff6SAndreas Färber #define EXYNOS4210_UART(obj) \ 17761149ff6SAndreas Färber OBJECT_CHECK(Exynos4210UartState, (obj), TYPE_EXYNOS4210_UART) 17861149ff6SAndreas Färber 17961149ff6SAndreas Färber typedef struct Exynos4210UartState { 18061149ff6SAndreas Färber SysBusDevice parent_obj; 18161149ff6SAndreas Färber 1829944d320SPaolo Bonzini MemoryRegion iomem; 1839944d320SPaolo Bonzini 1849944d320SPaolo Bonzini uint32_t reg[EXYNOS4210_UART_REGS_MEM_SIZE / sizeof(uint32_t)]; 1859944d320SPaolo Bonzini Exynos4210UartFIFO rx; 1869944d320SPaolo Bonzini Exynos4210UartFIFO tx; 1879944d320SPaolo Bonzini 188becdfa00SMarc-André Lureau CharBackend chr; 1899944d320SPaolo Bonzini qemu_irq irq; 1909944d320SPaolo Bonzini 1919944d320SPaolo Bonzini uint32_t channel; 1929944d320SPaolo Bonzini 1939944d320SPaolo Bonzini } Exynos4210UartState; 1949944d320SPaolo Bonzini 1959944d320SPaolo Bonzini 1969944d320SPaolo Bonzini #if DEBUG_UART 1979944d320SPaolo Bonzini /* Used only for debugging inside PRINT_DEBUG_... macros */ 1989944d320SPaolo Bonzini static const char *exynos4210_uart_regname(hwaddr offset) 1999944d320SPaolo Bonzini { 2009944d320SPaolo Bonzini 2019944d320SPaolo Bonzini int i; 2029944d320SPaolo Bonzini 203c46b07f0SStefan Weil for (i = 0; i < ARRAY_SIZE(exynos4210_uart_regs); i++) { 2049944d320SPaolo Bonzini if (offset == exynos4210_uart_regs[i].offset) { 2059944d320SPaolo Bonzini return exynos4210_uart_regs[i].name; 2069944d320SPaolo Bonzini } 2079944d320SPaolo Bonzini } 2089944d320SPaolo Bonzini 2099944d320SPaolo Bonzini return NULL; 2109944d320SPaolo Bonzini } 2119944d320SPaolo Bonzini #endif 2129944d320SPaolo Bonzini 2139944d320SPaolo Bonzini 2149944d320SPaolo Bonzini static void fifo_store(Exynos4210UartFIFO *q, uint8_t ch) 2159944d320SPaolo Bonzini { 2169944d320SPaolo Bonzini q->data[q->sp] = ch; 2179944d320SPaolo Bonzini q->sp = (q->sp + 1) % q->size; 2189944d320SPaolo Bonzini } 2199944d320SPaolo Bonzini 2209944d320SPaolo Bonzini static uint8_t fifo_retrieve(Exynos4210UartFIFO *q) 2219944d320SPaolo Bonzini { 2229944d320SPaolo Bonzini uint8_t ret = q->data[q->rp]; 2239944d320SPaolo Bonzini q->rp = (q->rp + 1) % q->size; 2249944d320SPaolo Bonzini return ret; 2259944d320SPaolo Bonzini } 2269944d320SPaolo Bonzini 22775c6d92eSKrzysztof Kozlowski static int fifo_elements_number(const Exynos4210UartFIFO *q) 2289944d320SPaolo Bonzini { 2299944d320SPaolo Bonzini if (q->sp < q->rp) { 2309944d320SPaolo Bonzini return q->size - q->rp + q->sp; 2319944d320SPaolo Bonzini } 2329944d320SPaolo Bonzini 2339944d320SPaolo Bonzini return q->sp - q->rp; 2349944d320SPaolo Bonzini } 2359944d320SPaolo Bonzini 23675c6d92eSKrzysztof Kozlowski static int fifo_empty_elements_number(const Exynos4210UartFIFO *q) 2379944d320SPaolo Bonzini { 2389944d320SPaolo Bonzini return q->size - fifo_elements_number(q); 2399944d320SPaolo Bonzini } 2409944d320SPaolo Bonzini 2419944d320SPaolo Bonzini static void fifo_reset(Exynos4210UartFIFO *q) 2429944d320SPaolo Bonzini { 2439944d320SPaolo Bonzini g_free(q->data); 2449944d320SPaolo Bonzini q->data = NULL; 2459944d320SPaolo Bonzini 2469944d320SPaolo Bonzini q->data = (uint8_t *)g_malloc0(q->size); 2479944d320SPaolo Bonzini 2489944d320SPaolo Bonzini q->sp = 0; 2499944d320SPaolo Bonzini q->rp = 0; 2509944d320SPaolo Bonzini } 2519944d320SPaolo Bonzini 25275c6d92eSKrzysztof Kozlowski static uint32_t exynos4210_uart_Tx_FIFO_trigger_level(const Exynos4210UartState *s) 2539944d320SPaolo Bonzini { 2549944d320SPaolo Bonzini uint32_t level = 0; 2559944d320SPaolo Bonzini uint32_t reg; 2569944d320SPaolo Bonzini 2579944d320SPaolo Bonzini reg = (s->reg[I_(UFCON)] & UFCON_Tx_FIFO_TRIGGER_LEVEL) >> 2589944d320SPaolo Bonzini UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT; 2599944d320SPaolo Bonzini 2609944d320SPaolo Bonzini switch (s->channel) { 2619944d320SPaolo Bonzini case 0: 2629944d320SPaolo Bonzini level = reg * 32; 2639944d320SPaolo Bonzini break; 2649944d320SPaolo Bonzini case 1: 2659944d320SPaolo Bonzini case 4: 2669944d320SPaolo Bonzini level = reg * 8; 2679944d320SPaolo Bonzini break; 2689944d320SPaolo Bonzini case 2: 2699944d320SPaolo Bonzini case 3: 2709944d320SPaolo Bonzini level = reg * 2; 2719944d320SPaolo Bonzini break; 2729944d320SPaolo Bonzini default: 2739944d320SPaolo Bonzini level = 0; 2749944d320SPaolo Bonzini PRINT_ERROR("Wrong UART channel number: %d\n", s->channel); 2759944d320SPaolo Bonzini } 2769944d320SPaolo Bonzini 2779944d320SPaolo Bonzini return level; 2789944d320SPaolo Bonzini } 2799944d320SPaolo Bonzini 2809944d320SPaolo Bonzini static void exynos4210_uart_update_irq(Exynos4210UartState *s) 2819944d320SPaolo Bonzini { 2829944d320SPaolo Bonzini /* 2839944d320SPaolo Bonzini * The Tx interrupt is always requested if the number of data in the 2849944d320SPaolo Bonzini * transmit FIFO is smaller than the trigger level. 2859944d320SPaolo Bonzini */ 2869944d320SPaolo Bonzini if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) { 2879944d320SPaolo Bonzini 2889944d320SPaolo Bonzini uint32_t count = (s->reg[I_(UFSTAT)] & UFSTAT_Tx_FIFO_COUNT) >> 2899944d320SPaolo Bonzini UFSTAT_Tx_FIFO_COUNT_SHIFT; 2909944d320SPaolo Bonzini 2919944d320SPaolo Bonzini if (count <= exynos4210_uart_Tx_FIFO_trigger_level(s)) { 2929944d320SPaolo Bonzini s->reg[I_(UINTSP)] |= UINTSP_TXD; 2939944d320SPaolo Bonzini } 2949944d320SPaolo Bonzini } 2959944d320SPaolo Bonzini 2969944d320SPaolo Bonzini s->reg[I_(UINTP)] = s->reg[I_(UINTSP)] & ~s->reg[I_(UINTM)]; 2979944d320SPaolo Bonzini 2989944d320SPaolo Bonzini if (s->reg[I_(UINTP)]) { 2999944d320SPaolo Bonzini qemu_irq_raise(s->irq); 3009944d320SPaolo Bonzini 3019944d320SPaolo Bonzini #if DEBUG_IRQ 3029944d320SPaolo Bonzini fprintf(stderr, "UART%d: IRQ has been raised: %08x\n", 3039944d320SPaolo Bonzini s->channel, s->reg[I_(UINTP)]); 3049944d320SPaolo Bonzini #endif 3059944d320SPaolo Bonzini 3069944d320SPaolo Bonzini } else { 3079944d320SPaolo Bonzini qemu_irq_lower(s->irq); 3089944d320SPaolo Bonzini } 3099944d320SPaolo Bonzini } 3109944d320SPaolo Bonzini 3119944d320SPaolo Bonzini static void exynos4210_uart_update_parameters(Exynos4210UartState *s) 3129944d320SPaolo Bonzini { 313e62694a0SPeter Maydell int speed, parity, data_bits, stop_bits; 3149944d320SPaolo Bonzini QEMUSerialSetParams ssp; 3159944d320SPaolo Bonzini uint64_t uclk_rate; 3169944d320SPaolo Bonzini 3179944d320SPaolo Bonzini if (s->reg[I_(UBRDIV)] == 0) { 3189944d320SPaolo Bonzini return; 3199944d320SPaolo Bonzini } 3209944d320SPaolo Bonzini 3219944d320SPaolo Bonzini if (s->reg[I_(ULCON)] & 0x20) { 3229944d320SPaolo Bonzini if (s->reg[I_(ULCON)] & 0x28) { 3239944d320SPaolo Bonzini parity = 'E'; 3249944d320SPaolo Bonzini } else { 3259944d320SPaolo Bonzini parity = 'O'; 3269944d320SPaolo Bonzini } 3279944d320SPaolo Bonzini } else { 3289944d320SPaolo Bonzini parity = 'N'; 3299944d320SPaolo Bonzini } 3309944d320SPaolo Bonzini 3319944d320SPaolo Bonzini if (s->reg[I_(ULCON)] & 0x4) { 3329944d320SPaolo Bonzini stop_bits = 2; 3339944d320SPaolo Bonzini } else { 3349944d320SPaolo Bonzini stop_bits = 1; 3359944d320SPaolo Bonzini } 3369944d320SPaolo Bonzini 3379944d320SPaolo Bonzini data_bits = (s->reg[I_(ULCON)] & 0x3) + 5; 3389944d320SPaolo Bonzini 3399944d320SPaolo Bonzini uclk_rate = 24000000; 3409944d320SPaolo Bonzini 3419944d320SPaolo Bonzini speed = uclk_rate / ((16 * (s->reg[I_(UBRDIV)]) & 0xffff) + 3429944d320SPaolo Bonzini (s->reg[I_(UFRACVAL)] & 0x7) + 16); 3439944d320SPaolo Bonzini 3449944d320SPaolo Bonzini ssp.speed = speed; 3459944d320SPaolo Bonzini ssp.parity = parity; 3469944d320SPaolo Bonzini ssp.data_bits = data_bits; 3479944d320SPaolo Bonzini ssp.stop_bits = stop_bits; 3489944d320SPaolo Bonzini 3495345fdb4SMarc-André Lureau qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp); 3509944d320SPaolo Bonzini 3519944d320SPaolo Bonzini PRINT_DEBUG("UART%d: speed: %d, parity: %c, data: %d, stop: %d\n", 3529944d320SPaolo Bonzini s->channel, speed, parity, data_bits, stop_bits); 3539944d320SPaolo Bonzini } 3549944d320SPaolo Bonzini 3559944d320SPaolo Bonzini static void exynos4210_uart_write(void *opaque, hwaddr offset, 3569944d320SPaolo Bonzini uint64_t val, unsigned size) 3579944d320SPaolo Bonzini { 3589944d320SPaolo Bonzini Exynos4210UartState *s = (Exynos4210UartState *)opaque; 3599944d320SPaolo Bonzini uint8_t ch; 3609944d320SPaolo Bonzini 3619944d320SPaolo Bonzini PRINT_DEBUG_EXTEND("UART%d: <0x%04x> %s <- 0x%08llx\n", s->channel, 3629944d320SPaolo Bonzini offset, exynos4210_uart_regname(offset), (long long unsigned int)val); 3639944d320SPaolo Bonzini 3649944d320SPaolo Bonzini switch (offset) { 3659944d320SPaolo Bonzini case ULCON: 3669944d320SPaolo Bonzini case UBRDIV: 3679944d320SPaolo Bonzini case UFRACVAL: 3689944d320SPaolo Bonzini s->reg[I_(offset)] = val; 3699944d320SPaolo Bonzini exynos4210_uart_update_parameters(s); 3709944d320SPaolo Bonzini break; 3719944d320SPaolo Bonzini case UFCON: 3729944d320SPaolo Bonzini s->reg[I_(UFCON)] = val; 3739944d320SPaolo Bonzini if (val & UFCON_Rx_FIFO_RESET) { 3749944d320SPaolo Bonzini fifo_reset(&s->rx); 3759944d320SPaolo Bonzini s->reg[I_(UFCON)] &= ~UFCON_Rx_FIFO_RESET; 3769944d320SPaolo Bonzini PRINT_DEBUG("UART%d: Rx FIFO Reset\n", s->channel); 3779944d320SPaolo Bonzini } 3789944d320SPaolo Bonzini if (val & UFCON_Tx_FIFO_RESET) { 3799944d320SPaolo Bonzini fifo_reset(&s->tx); 3809944d320SPaolo Bonzini s->reg[I_(UFCON)] &= ~UFCON_Tx_FIFO_RESET; 3819944d320SPaolo Bonzini PRINT_DEBUG("UART%d: Tx FIFO Reset\n", s->channel); 3829944d320SPaolo Bonzini } 3839944d320SPaolo Bonzini break; 3849944d320SPaolo Bonzini 3859944d320SPaolo Bonzini case UTXH: 38630650701SAnton Nefedov if (qemu_chr_fe_backend_connected(&s->chr)) { 3879944d320SPaolo Bonzini s->reg[I_(UTRSTAT)] &= ~(UTRSTAT_TRANSMITTER_EMPTY | 3889944d320SPaolo Bonzini UTRSTAT_Tx_BUFFER_EMPTY); 3899944d320SPaolo Bonzini ch = (uint8_t)val; 3906ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 3916ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 3925345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&s->chr, &ch, 1); 3939944d320SPaolo Bonzini #if DEBUG_Tx_DATA 3949944d320SPaolo Bonzini fprintf(stderr, "%c", ch); 3959944d320SPaolo Bonzini #endif 3969944d320SPaolo Bonzini s->reg[I_(UTRSTAT)] |= UTRSTAT_TRANSMITTER_EMPTY | 3979944d320SPaolo Bonzini UTRSTAT_Tx_BUFFER_EMPTY; 3989944d320SPaolo Bonzini s->reg[I_(UINTSP)] |= UINTSP_TXD; 3999944d320SPaolo Bonzini exynos4210_uart_update_irq(s); 4009944d320SPaolo Bonzini } 4019944d320SPaolo Bonzini break; 4029944d320SPaolo Bonzini 4039944d320SPaolo Bonzini case UINTP: 4049944d320SPaolo Bonzini s->reg[I_(UINTP)] &= ~val; 4059944d320SPaolo Bonzini s->reg[I_(UINTSP)] &= ~val; 4069944d320SPaolo Bonzini PRINT_DEBUG("UART%d: UINTP [%04x] have been cleared: %08x\n", 4079944d320SPaolo Bonzini s->channel, offset, s->reg[I_(UINTP)]); 4089944d320SPaolo Bonzini exynos4210_uart_update_irq(s); 4099944d320SPaolo Bonzini break; 4109944d320SPaolo Bonzini case UTRSTAT: 4119944d320SPaolo Bonzini case UERSTAT: 4129944d320SPaolo Bonzini case UFSTAT: 4139944d320SPaolo Bonzini case UMSTAT: 4149944d320SPaolo Bonzini case URXH: 4159944d320SPaolo Bonzini PRINT_DEBUG("UART%d: Trying to write into RO register: %s [%04x]\n", 4169944d320SPaolo Bonzini s->channel, exynos4210_uart_regname(offset), offset); 4179944d320SPaolo Bonzini break; 4189944d320SPaolo Bonzini case UINTSP: 4199944d320SPaolo Bonzini s->reg[I_(UINTSP)] &= ~val; 4209944d320SPaolo Bonzini break; 4219944d320SPaolo Bonzini case UINTM: 4229944d320SPaolo Bonzini s->reg[I_(UINTM)] = val; 4239944d320SPaolo Bonzini exynos4210_uart_update_irq(s); 4249944d320SPaolo Bonzini break; 4259944d320SPaolo Bonzini case UCON: 4269944d320SPaolo Bonzini case UMCON: 4279944d320SPaolo Bonzini default: 4289944d320SPaolo Bonzini s->reg[I_(offset)] = val; 4299944d320SPaolo Bonzini break; 4309944d320SPaolo Bonzini } 4319944d320SPaolo Bonzini } 4329944d320SPaolo Bonzini static uint64_t exynos4210_uart_read(void *opaque, hwaddr offset, 4339944d320SPaolo Bonzini unsigned size) 4349944d320SPaolo Bonzini { 4359944d320SPaolo Bonzini Exynos4210UartState *s = (Exynos4210UartState *)opaque; 4369944d320SPaolo Bonzini uint32_t res; 4379944d320SPaolo Bonzini 4389944d320SPaolo Bonzini switch (offset) { 4399944d320SPaolo Bonzini case UERSTAT: /* Read Only */ 4409944d320SPaolo Bonzini res = s->reg[I_(UERSTAT)]; 4419944d320SPaolo Bonzini s->reg[I_(UERSTAT)] = 0; 4429944d320SPaolo Bonzini return res; 4439944d320SPaolo Bonzini case UFSTAT: /* Read Only */ 4449944d320SPaolo Bonzini s->reg[I_(UFSTAT)] = fifo_elements_number(&s->rx) & 0xff; 4459944d320SPaolo Bonzini if (fifo_empty_elements_number(&s->rx) == 0) { 4469944d320SPaolo Bonzini s->reg[I_(UFSTAT)] |= UFSTAT_Rx_FIFO_FULL; 4479944d320SPaolo Bonzini s->reg[I_(UFSTAT)] &= ~0xff; 4489944d320SPaolo Bonzini } 4499944d320SPaolo Bonzini return s->reg[I_(UFSTAT)]; 4509944d320SPaolo Bonzini case URXH: 4519944d320SPaolo Bonzini if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) { 4529944d320SPaolo Bonzini if (fifo_elements_number(&s->rx)) { 4539944d320SPaolo Bonzini res = fifo_retrieve(&s->rx); 4549944d320SPaolo Bonzini #if DEBUG_Rx_DATA 4559944d320SPaolo Bonzini fprintf(stderr, "%c", res); 4569944d320SPaolo Bonzini #endif 4579944d320SPaolo Bonzini if (!fifo_elements_number(&s->rx)) { 4589944d320SPaolo Bonzini s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_BUFFER_DATA_READY; 4599944d320SPaolo Bonzini } else { 4609944d320SPaolo Bonzini s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY; 4619944d320SPaolo Bonzini } 4629944d320SPaolo Bonzini } else { 4639944d320SPaolo Bonzini s->reg[I_(UINTSP)] |= UINTSP_ERROR; 4649944d320SPaolo Bonzini exynos4210_uart_update_irq(s); 4659944d320SPaolo Bonzini res = 0; 4669944d320SPaolo Bonzini } 4679944d320SPaolo Bonzini } else { 4689944d320SPaolo Bonzini s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_BUFFER_DATA_READY; 4699944d320SPaolo Bonzini res = s->reg[I_(URXH)]; 4709944d320SPaolo Bonzini } 4719944d320SPaolo Bonzini return res; 4729944d320SPaolo Bonzini case UTXH: 4739944d320SPaolo Bonzini PRINT_DEBUG("UART%d: Trying to read from WO register: %s [%04x]\n", 4749944d320SPaolo Bonzini s->channel, exynos4210_uart_regname(offset), offset); 4759944d320SPaolo Bonzini break; 4769944d320SPaolo Bonzini default: 4779944d320SPaolo Bonzini return s->reg[I_(offset)]; 4789944d320SPaolo Bonzini } 4799944d320SPaolo Bonzini 4809944d320SPaolo Bonzini return 0; 4819944d320SPaolo Bonzini } 4829944d320SPaolo Bonzini 4839944d320SPaolo Bonzini static const MemoryRegionOps exynos4210_uart_ops = { 4849944d320SPaolo Bonzini .read = exynos4210_uart_read, 4859944d320SPaolo Bonzini .write = exynos4210_uart_write, 4869944d320SPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 4879944d320SPaolo Bonzini .valid = { 4889944d320SPaolo Bonzini .max_access_size = 4, 4899944d320SPaolo Bonzini .unaligned = false 4909944d320SPaolo Bonzini }, 4919944d320SPaolo Bonzini }; 4929944d320SPaolo Bonzini 4939944d320SPaolo Bonzini static int exynos4210_uart_can_receive(void *opaque) 4949944d320SPaolo Bonzini { 4959944d320SPaolo Bonzini Exynos4210UartState *s = (Exynos4210UartState *)opaque; 4969944d320SPaolo Bonzini 4979944d320SPaolo Bonzini return fifo_empty_elements_number(&s->rx); 4989944d320SPaolo Bonzini } 4999944d320SPaolo Bonzini 5009944d320SPaolo Bonzini 5019944d320SPaolo Bonzini static void exynos4210_uart_receive(void *opaque, const uint8_t *buf, int size) 5029944d320SPaolo Bonzini { 5039944d320SPaolo Bonzini Exynos4210UartState *s = (Exynos4210UartState *)opaque; 5049944d320SPaolo Bonzini int i; 5059944d320SPaolo Bonzini 5069944d320SPaolo Bonzini if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) { 5079944d320SPaolo Bonzini if (fifo_empty_elements_number(&s->rx) < size) { 5089944d320SPaolo Bonzini for (i = 0; i < fifo_empty_elements_number(&s->rx); i++) { 5099944d320SPaolo Bonzini fifo_store(&s->rx, buf[i]); 5109944d320SPaolo Bonzini } 5119944d320SPaolo Bonzini s->reg[I_(UINTSP)] |= UINTSP_ERROR; 5129944d320SPaolo Bonzini s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY; 5139944d320SPaolo Bonzini } else { 5149944d320SPaolo Bonzini for (i = 0; i < size; i++) { 5159944d320SPaolo Bonzini fifo_store(&s->rx, buf[i]); 5169944d320SPaolo Bonzini } 5179944d320SPaolo Bonzini s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY; 5189944d320SPaolo Bonzini } 5199944d320SPaolo Bonzini /* XXX: Around here we maybe should check Rx trigger level */ 5209944d320SPaolo Bonzini s->reg[I_(UINTSP)] |= UINTSP_RXD; 5219944d320SPaolo Bonzini } else { 5229944d320SPaolo Bonzini s->reg[I_(URXH)] = buf[0]; 5239944d320SPaolo Bonzini s->reg[I_(UINTSP)] |= UINTSP_RXD; 5249944d320SPaolo Bonzini s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY; 5259944d320SPaolo Bonzini } 5269944d320SPaolo Bonzini 5279944d320SPaolo Bonzini exynos4210_uart_update_irq(s); 5289944d320SPaolo Bonzini } 5299944d320SPaolo Bonzini 5309944d320SPaolo Bonzini 531*083b266fSPhilippe Mathieu-Daudé static void exynos4210_uart_event(void *opaque, QEMUChrEvent event) 5329944d320SPaolo Bonzini { 5339944d320SPaolo Bonzini Exynos4210UartState *s = (Exynos4210UartState *)opaque; 5349944d320SPaolo Bonzini 5359944d320SPaolo Bonzini if (event == CHR_EVENT_BREAK) { 5369944d320SPaolo Bonzini /* When the RxDn is held in logic 0, then a null byte is pushed into the 5379944d320SPaolo Bonzini * fifo */ 5389944d320SPaolo Bonzini fifo_store(&s->rx, '\0'); 5399944d320SPaolo Bonzini s->reg[I_(UERSTAT)] |= UERSTAT_BREAK; 5409944d320SPaolo Bonzini exynos4210_uart_update_irq(s); 5419944d320SPaolo Bonzini } 5429944d320SPaolo Bonzini } 5439944d320SPaolo Bonzini 5449944d320SPaolo Bonzini 5459944d320SPaolo Bonzini static void exynos4210_uart_reset(DeviceState *dev) 5469944d320SPaolo Bonzini { 54761149ff6SAndreas Färber Exynos4210UartState *s = EXYNOS4210_UART(dev); 5489944d320SPaolo Bonzini int i; 5499944d320SPaolo Bonzini 550c46b07f0SStefan Weil for (i = 0; i < ARRAY_SIZE(exynos4210_uart_regs); i++) { 5519944d320SPaolo Bonzini s->reg[I_(exynos4210_uart_regs[i].offset)] = 5529944d320SPaolo Bonzini exynos4210_uart_regs[i].reset_value; 5539944d320SPaolo Bonzini } 5549944d320SPaolo Bonzini 5559944d320SPaolo Bonzini fifo_reset(&s->rx); 5569944d320SPaolo Bonzini fifo_reset(&s->tx); 5579944d320SPaolo Bonzini 5589944d320SPaolo Bonzini PRINT_DEBUG("UART%d: Rx FIFO size: %d\n", s->channel, s->rx.size); 5599944d320SPaolo Bonzini } 5609944d320SPaolo Bonzini 5619944d320SPaolo Bonzini static const VMStateDescription vmstate_exynos4210_uart_fifo = { 5629944d320SPaolo Bonzini .name = "exynos4210.uart.fifo", 5639944d320SPaolo Bonzini .version_id = 1, 5649944d320SPaolo Bonzini .minimum_version_id = 1, 5659944d320SPaolo Bonzini .fields = (VMStateField[]) { 5669944d320SPaolo Bonzini VMSTATE_UINT32(sp, Exynos4210UartFIFO), 5679944d320SPaolo Bonzini VMSTATE_UINT32(rp, Exynos4210UartFIFO), 56859046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(data, Exynos4210UartFIFO, 1, NULL, size), 5699944d320SPaolo Bonzini VMSTATE_END_OF_LIST() 5709944d320SPaolo Bonzini } 5719944d320SPaolo Bonzini }; 5729944d320SPaolo Bonzini 5739944d320SPaolo Bonzini static const VMStateDescription vmstate_exynos4210_uart = { 5749944d320SPaolo Bonzini .name = "exynos4210.uart", 5759944d320SPaolo Bonzini .version_id = 1, 5769944d320SPaolo Bonzini .minimum_version_id = 1, 5779944d320SPaolo Bonzini .fields = (VMStateField[]) { 5789944d320SPaolo Bonzini VMSTATE_STRUCT(rx, Exynos4210UartState, 1, 5799944d320SPaolo Bonzini vmstate_exynos4210_uart_fifo, Exynos4210UartFIFO), 5809944d320SPaolo Bonzini VMSTATE_UINT32_ARRAY(reg, Exynos4210UartState, 5819944d320SPaolo Bonzini EXYNOS4210_UART_REGS_MEM_SIZE / sizeof(uint32_t)), 5829944d320SPaolo Bonzini VMSTATE_END_OF_LIST() 5839944d320SPaolo Bonzini } 5849944d320SPaolo Bonzini }; 5859944d320SPaolo Bonzini 5869944d320SPaolo Bonzini DeviceState *exynos4210_uart_create(hwaddr addr, 5879944d320SPaolo Bonzini int fifo_size, 5889944d320SPaolo Bonzini int channel, 5890ec7b3e7SMarc-André Lureau Chardev *chr, 5909944d320SPaolo Bonzini qemu_irq irq) 5919944d320SPaolo Bonzini { 5929944d320SPaolo Bonzini DeviceState *dev; 5939944d320SPaolo Bonzini SysBusDevice *bus; 5949944d320SPaolo Bonzini 59561149ff6SAndreas Färber dev = qdev_create(NULL, TYPE_EXYNOS4210_UART); 5969944d320SPaolo Bonzini 5979944d320SPaolo Bonzini qdev_prop_set_chr(dev, "chardev", chr); 5989944d320SPaolo Bonzini qdev_prop_set_uint32(dev, "channel", channel); 5999944d320SPaolo Bonzini qdev_prop_set_uint32(dev, "rx-size", fifo_size); 6009944d320SPaolo Bonzini qdev_prop_set_uint32(dev, "tx-size", fifo_size); 6019944d320SPaolo Bonzini 6029944d320SPaolo Bonzini bus = SYS_BUS_DEVICE(dev); 6039944d320SPaolo Bonzini qdev_init_nofail(dev); 6049944d320SPaolo Bonzini if (addr != (hwaddr)-1) { 6059944d320SPaolo Bonzini sysbus_mmio_map(bus, 0, addr); 6069944d320SPaolo Bonzini } 6079944d320SPaolo Bonzini sysbus_connect_irq(bus, 0, irq); 6089944d320SPaolo Bonzini 6099944d320SPaolo Bonzini return dev; 6109944d320SPaolo Bonzini } 6119944d320SPaolo Bonzini 6125b982482Sxiaoqiang zhao static void exynos4210_uart_init(Object *obj) 6139944d320SPaolo Bonzini { 6145b982482Sxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 61561149ff6SAndreas Färber Exynos4210UartState *s = EXYNOS4210_UART(dev); 6169944d320SPaolo Bonzini 6179944d320SPaolo Bonzini /* memory mapping */ 6185b982482Sxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &exynos4210_uart_ops, s, 619300b1fc6SPaolo Bonzini "exynos4210.uart", EXYNOS4210_UART_REGS_MEM_SIZE); 6209944d320SPaolo Bonzini sysbus_init_mmio(dev, &s->iomem); 6219944d320SPaolo Bonzini 6229944d320SPaolo Bonzini sysbus_init_irq(dev, &s->irq); 6235b982482Sxiaoqiang zhao } 6245b982482Sxiaoqiang zhao 6255b982482Sxiaoqiang zhao static void exynos4210_uart_realize(DeviceState *dev, Error **errp) 6265b982482Sxiaoqiang zhao { 6275b982482Sxiaoqiang zhao Exynos4210UartState *s = EXYNOS4210_UART(dev); 6289944d320SPaolo Bonzini 6295345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&s->chr, exynos4210_uart_can_receive, 6305345fdb4SMarc-André Lureau exynos4210_uart_receive, exynos4210_uart_event, 63181517ba3SAnton Nefedov NULL, s, NULL, true); 6329944d320SPaolo Bonzini } 6339944d320SPaolo Bonzini 6349944d320SPaolo Bonzini static Property exynos4210_uart_properties[] = { 6359944d320SPaolo Bonzini DEFINE_PROP_CHR("chardev", Exynos4210UartState, chr), 6369944d320SPaolo Bonzini DEFINE_PROP_UINT32("channel", Exynos4210UartState, channel, 0), 6379944d320SPaolo Bonzini DEFINE_PROP_UINT32("rx-size", Exynos4210UartState, rx.size, 16), 6389944d320SPaolo Bonzini DEFINE_PROP_UINT32("tx-size", Exynos4210UartState, tx.size, 16), 6399944d320SPaolo Bonzini DEFINE_PROP_END_OF_LIST(), 6409944d320SPaolo Bonzini }; 6419944d320SPaolo Bonzini 6429944d320SPaolo Bonzini static void exynos4210_uart_class_init(ObjectClass *klass, void *data) 6439944d320SPaolo Bonzini { 6449944d320SPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass); 6459944d320SPaolo Bonzini 6465b982482Sxiaoqiang zhao dc->realize = exynos4210_uart_realize; 6479944d320SPaolo Bonzini dc->reset = exynos4210_uart_reset; 6489944d320SPaolo Bonzini dc->props = exynos4210_uart_properties; 6499944d320SPaolo Bonzini dc->vmsd = &vmstate_exynos4210_uart; 6509944d320SPaolo Bonzini } 6519944d320SPaolo Bonzini 6529944d320SPaolo Bonzini static const TypeInfo exynos4210_uart_info = { 65361149ff6SAndreas Färber .name = TYPE_EXYNOS4210_UART, 6549944d320SPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE, 6559944d320SPaolo Bonzini .instance_size = sizeof(Exynos4210UartState), 6565b982482Sxiaoqiang zhao .instance_init = exynos4210_uart_init, 6579944d320SPaolo Bonzini .class_init = exynos4210_uart_class_init, 6589944d320SPaolo Bonzini }; 6599944d320SPaolo Bonzini 6609944d320SPaolo Bonzini static void exynos4210_uart_register(void) 6619944d320SPaolo Bonzini { 6629944d320SPaolo Bonzini type_register_static(&exynos4210_uart_info); 6639944d320SPaolo Bonzini } 6649944d320SPaolo Bonzini 6659944d320SPaolo Bonzini type_init(exynos4210_uart_register) 666