xref: /qemu/hw/core/cpu-common.c (revision d0fb9657)
1 /*
2  * QEMU CPU model
3  *
4  * Copyright (c) 2012-2014 SUSE LINUX Products GmbH
5  *
6  * This program is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU General Public License
8  * as published by the Free Software Foundation; either version 2
9  * of the License, or (at your option) any later version.
10  *
11  * This program is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14  * GNU General Public License for more details.
15  *
16  * You should have received a copy of the GNU General Public License
17  * along with this program; if not, see
18  * <http://www.gnu.org/licenses/gpl-2.0.html>
19  */
20 
21 #include "qemu/osdep.h"
22 #include "qapi/error.h"
23 #include "hw/core/cpu.h"
24 #include "sysemu/hw_accel.h"
25 #include "qemu/notify.h"
26 #include "qemu/log.h"
27 #include "qemu/main-loop.h"
28 #include "exec/log.h"
29 #include "exec/cpu-common.h"
30 #include "qemu/error-report.h"
31 #include "qemu/qemu-print.h"
32 #include "sysemu/tcg.h"
33 #include "hw/boards.h"
34 #include "hw/qdev-properties.h"
35 #include "trace/trace-root.h"
36 #include "qemu/plugin.h"
37 
38 CPUState *cpu_by_arch_id(int64_t id)
39 {
40     CPUState *cpu;
41 
42     CPU_FOREACH(cpu) {
43         CPUClass *cc = CPU_GET_CLASS(cpu);
44 
45         if (cc->get_arch_id(cpu) == id) {
46             return cpu;
47         }
48     }
49     return NULL;
50 }
51 
52 bool cpu_exists(int64_t id)
53 {
54     return !!cpu_by_arch_id(id);
55 }
56 
57 CPUState *cpu_create(const char *typename)
58 {
59     Error *err = NULL;
60     CPUState *cpu = CPU(object_new(typename));
61     if (!qdev_realize(DEVICE(cpu), NULL, &err)) {
62         error_report_err(err);
63         object_unref(OBJECT(cpu));
64         exit(EXIT_FAILURE);
65     }
66     return cpu;
67 }
68 
69 /* Resetting the IRQ comes from across the code base so we take the
70  * BQL here if we need to.  cpu_interrupt assumes it is held.*/
71 void cpu_reset_interrupt(CPUState *cpu, int mask)
72 {
73     bool need_lock = !qemu_mutex_iothread_locked();
74 
75     if (need_lock) {
76         qemu_mutex_lock_iothread();
77     }
78     cpu->interrupt_request &= ~mask;
79     if (need_lock) {
80         qemu_mutex_unlock_iothread();
81     }
82 }
83 
84 void cpu_exit(CPUState *cpu)
85 {
86     qatomic_set(&cpu->exit_request, 1);
87     /* Ensure cpu_exec will see the exit request after TCG has exited.  */
88     smp_wmb();
89     qatomic_set(&cpu->icount_decr_ptr->u16.high, -1);
90 }
91 
92 static int cpu_common_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg)
93 {
94     return 0;
95 }
96 
97 static int cpu_common_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg)
98 {
99     return 0;
100 }
101 
102 void cpu_dump_state(CPUState *cpu, FILE *f, int flags)
103 {
104     CPUClass *cc = CPU_GET_CLASS(cpu);
105 
106     if (cc->dump_state) {
107         cpu_synchronize_state(cpu);
108         cc->dump_state(cpu, f, flags);
109     }
110 }
111 
112 void cpu_dump_statistics(CPUState *cpu, int flags)
113 {
114     CPUClass *cc = CPU_GET_CLASS(cpu);
115 
116     if (cc->dump_statistics) {
117         cc->dump_statistics(cpu, flags);
118     }
119 }
120 
121 void cpu_reset(CPUState *cpu)
122 {
123     device_cold_reset(DEVICE(cpu));
124 
125     trace_guest_cpu_reset(cpu);
126 }
127 
128 static void cpu_common_reset(DeviceState *dev)
129 {
130     CPUState *cpu = CPU(dev);
131     CPUClass *cc = CPU_GET_CLASS(cpu);
132 
133     if (qemu_loglevel_mask(CPU_LOG_RESET)) {
134         qemu_log("CPU Reset (CPU %d)\n", cpu->cpu_index);
135         log_cpu_state(cpu, cc->reset_dump_flags);
136     }
137 
138     cpu->interrupt_request = 0;
139     cpu->halted = cpu->start_powered_off;
140     cpu->mem_io_pc = 0;
141     cpu->icount_extra = 0;
142     qatomic_set(&cpu->icount_decr_ptr->u32, 0);
143     cpu->can_do_io = 1;
144     cpu->exception_index = -1;
145     cpu->crash_occurred = false;
146     cpu->cflags_next_tb = -1;
147 
148     if (tcg_enabled()) {
149         cpu_tb_jmp_cache_clear(cpu);
150 
151         tcg_flush_softmmu_tlb(cpu);
152     }
153 }
154 
155 static bool cpu_common_has_work(CPUState *cs)
156 {
157     return false;
158 }
159 
160 ObjectClass *cpu_class_by_name(const char *typename, const char *cpu_model)
161 {
162     CPUClass *cc = CPU_CLASS(object_class_by_name(typename));
163 
164     assert(cpu_model && cc->class_by_name);
165     return cc->class_by_name(cpu_model);
166 }
167 
168 static void cpu_common_parse_features(const char *typename, char *features,
169                                       Error **errp)
170 {
171     char *val;
172     static bool cpu_globals_initialized;
173     /* Single "key=value" string being parsed */
174     char *featurestr = features ? strtok(features, ",") : NULL;
175 
176     /* should be called only once, catch invalid users */
177     assert(!cpu_globals_initialized);
178     cpu_globals_initialized = true;
179 
180     while (featurestr) {
181         val = strchr(featurestr, '=');
182         if (val) {
183             GlobalProperty *prop = g_new0(typeof(*prop), 1);
184             *val = 0;
185             val++;
186             prop->driver = typename;
187             prop->property = g_strdup(featurestr);
188             prop->value = g_strdup(val);
189             qdev_prop_register_global(prop);
190         } else {
191             error_setg(errp, "Expected key=value format, found %s.",
192                        featurestr);
193             return;
194         }
195         featurestr = strtok(NULL, ",");
196     }
197 }
198 
199 static void cpu_common_realizefn(DeviceState *dev, Error **errp)
200 {
201     CPUState *cpu = CPU(dev);
202     Object *machine = qdev_get_machine();
203 
204     /* qdev_get_machine() can return something that's not TYPE_MACHINE
205      * if this is one of the user-only emulators; in that case there's
206      * no need to check the ignore_memory_transaction_failures board flag.
207      */
208     if (object_dynamic_cast(machine, TYPE_MACHINE)) {
209         ObjectClass *oc = object_get_class(machine);
210         MachineClass *mc = MACHINE_CLASS(oc);
211 
212         if (mc) {
213             cpu->ignore_memory_transaction_failures =
214                 mc->ignore_memory_transaction_failures;
215         }
216     }
217 
218     if (dev->hotplugged) {
219         cpu_synchronize_post_init(cpu);
220         cpu_resume(cpu);
221     }
222 
223     /* NOTE: latest generic point where the cpu is fully realized */
224     trace_init_vcpu(cpu);
225 }
226 
227 static void cpu_common_unrealizefn(DeviceState *dev)
228 {
229     CPUState *cpu = CPU(dev);
230 
231     /* NOTE: latest generic point before the cpu is fully unrealized */
232     trace_fini_vcpu(cpu);
233     cpu_exec_unrealizefn(cpu);
234 }
235 
236 static void cpu_common_initfn(Object *obj)
237 {
238     CPUState *cpu = CPU(obj);
239     CPUClass *cc = CPU_GET_CLASS(obj);
240 
241     cpu->cpu_index = UNASSIGNED_CPU_INDEX;
242     cpu->cluster_index = UNASSIGNED_CLUSTER_INDEX;
243     cpu->gdb_num_regs = cpu->gdb_num_g_regs = cc->gdb_num_core_regs;
244     /* *-user doesn't have configurable SMP topology */
245     /* the default value is changed by qemu_init_vcpu() for softmmu */
246     cpu->nr_cores = 1;
247     cpu->nr_threads = 1;
248 
249     qemu_mutex_init(&cpu->work_mutex);
250     QSIMPLEQ_INIT(&cpu->work_list);
251     QTAILQ_INIT(&cpu->breakpoints);
252     QTAILQ_INIT(&cpu->watchpoints);
253 
254     cpu_exec_initfn(cpu);
255 }
256 
257 static void cpu_common_finalize(Object *obj)
258 {
259     CPUState *cpu = CPU(obj);
260 
261     qemu_mutex_destroy(&cpu->work_mutex);
262 }
263 
264 static int64_t cpu_common_get_arch_id(CPUState *cpu)
265 {
266     return cpu->cpu_index;
267 }
268 
269 static Property cpu_common_props[] = {
270 #ifndef CONFIG_USER_ONLY
271     /* Create a memory property for softmmu CPU object,
272      * so users can wire up its memory. (This can't go in hw/core/cpu.c
273      * because that file is compiled only once for both user-mode
274      * and system builds.) The default if no link is set up is to use
275      * the system address space.
276      */
277     DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
278                      MemoryRegion *),
279 #endif
280     DEFINE_PROP_BOOL("start-powered-off", CPUState, start_powered_off, false),
281     DEFINE_PROP_END_OF_LIST(),
282 };
283 
284 static void cpu_class_init(ObjectClass *klass, void *data)
285 {
286     DeviceClass *dc = DEVICE_CLASS(klass);
287     CPUClass *k = CPU_CLASS(klass);
288 
289     k->parse_features = cpu_common_parse_features;
290     k->get_arch_id = cpu_common_get_arch_id;
291     k->has_work = cpu_common_has_work;
292     k->gdb_read_register = cpu_common_gdb_read_register;
293     k->gdb_write_register = cpu_common_gdb_write_register;
294     set_bit(DEVICE_CATEGORY_CPU, dc->categories);
295     dc->realize = cpu_common_realizefn;
296     dc->unrealize = cpu_common_unrealizefn;
297     dc->reset = cpu_common_reset;
298     device_class_set_props(dc, cpu_common_props);
299     /*
300      * Reason: CPUs still need special care by board code: wiring up
301      * IRQs, adding reset handlers, halting non-first CPUs, ...
302      */
303     dc->user_creatable = false;
304 }
305 
306 static const TypeInfo cpu_type_info = {
307     .name = TYPE_CPU,
308     .parent = TYPE_DEVICE,
309     .instance_size = sizeof(CPUState),
310     .instance_init = cpu_common_initfn,
311     .instance_finalize = cpu_common_finalize,
312     .abstract = true,
313     .class_size = sizeof(CPUClass),
314     .class_init = cpu_class_init,
315 };
316 
317 static void cpu_register_types(void)
318 {
319     type_register_static(&cpu_type_info);
320 }
321 
322 type_init(cpu_register_types)
323