xref: /qemu/hw/display/sm501.c (revision e995d5cc)
1 /*
2  * QEMU SM501 Device
3  *
4  * Copyright (c) 2008 Shin-ichiro KAWASAKI
5  * Copyright (c) 2016-2020 BALATON Zoltan
6  *
7  * Permission is hereby granted, free of charge, to any person obtaining a copy
8  * of this software and associated documentation files (the "Software"), to deal
9  * in the Software without restriction, including without limitation the rights
10  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11  * copies of the Software, and to permit persons to whom the Software is
12  * furnished to do so, subject to the following conditions:
13  *
14  * The above copyright notice and this permission notice shall be included in
15  * all copies or substantial portions of the Software.
16  *
17  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23  * THE SOFTWARE.
24  */
25 
26 #include "qemu/osdep.h"
27 #include "qemu/units.h"
28 #include "qapi/error.h"
29 #include "qemu/log.h"
30 #include "qemu/module.h"
31 #include "hw/usb/hcd-ohci.h"
32 #include "hw/char/serial.h"
33 #include "ui/console.h"
34 #include "hw/sysbus.h"
35 #include "migration/vmstate.h"
36 #include "hw/pci/pci_device.h"
37 #include "hw/qdev-properties.h"
38 #include "hw/i2c/i2c.h"
39 #include "hw/display/i2c-ddc.h"
40 #include "qemu/range.h"
41 #include "ui/pixel_ops.h"
42 #include "qemu/bswap.h"
43 #include "trace.h"
44 #include "qom/object.h"
45 
46 #define MMIO_BASE_OFFSET 0x3e00000
47 #define MMIO_SIZE 0x200000
48 #define DC_PALETTE_ENTRIES (0x400 * 3)
49 
50 /* SM501 register definitions taken from "linux/include/linux/sm501-regs.h" */
51 
52 /* System Configuration area */
53 /* System config base */
54 #define SM501_SYS_CONFIG                0x000000
55 
56 /* config 1 */
57 #define SM501_SYSTEM_CONTROL            0x000000
58 
59 #define SM501_SYSCTRL_PANEL_TRISTATE    (1 << 0)
60 #define SM501_SYSCTRL_MEM_TRISTATE      (1 << 1)
61 #define SM501_SYSCTRL_CRT_TRISTATE      (1 << 2)
62 
63 #define SM501_SYSCTRL_PCI_SLAVE_BURST_MASK (3 << 4)
64 #define SM501_SYSCTRL_PCI_SLAVE_BURST_1 (0 << 4)
65 #define SM501_SYSCTRL_PCI_SLAVE_BURST_2 (1 << 4)
66 #define SM501_SYSCTRL_PCI_SLAVE_BURST_4 (2 << 4)
67 #define SM501_SYSCTRL_PCI_SLAVE_BURST_8 (3 << 4)
68 
69 #define SM501_SYSCTRL_PCI_CLOCK_RUN_EN  (1 << 6)
70 #define SM501_SYSCTRL_PCI_RETRY_DISABLE (1 << 7)
71 #define SM501_SYSCTRL_PCI_SUBSYS_LOCK   (1 << 11)
72 #define SM501_SYSCTRL_PCI_BURST_READ_EN (1 << 15)
73 
74 /* miscellaneous control */
75 
76 #define SM501_MISC_CONTROL              0x000004
77 
78 #define SM501_MISC_BUS_SH               0x0
79 #define SM501_MISC_BUS_PCI              0x1
80 #define SM501_MISC_BUS_XSCALE           0x2
81 #define SM501_MISC_BUS_NEC              0x6
82 #define SM501_MISC_BUS_MASK             0x7
83 
84 #define SM501_MISC_VR_62MB              (1 << 3)
85 #define SM501_MISC_CDR_RESET            (1 << 7)
86 #define SM501_MISC_USB_LB               (1 << 8)
87 #define SM501_MISC_USB_SLAVE            (1 << 9)
88 #define SM501_MISC_BL_1                 (1 << 10)
89 #define SM501_MISC_MC                   (1 << 11)
90 #define SM501_MISC_DAC_POWER            (1 << 12)
91 #define SM501_MISC_IRQ_INVERT           (1 << 16)
92 #define SM501_MISC_SH                   (1 << 17)
93 
94 #define SM501_MISC_HOLD_EMPTY           (0 << 18)
95 #define SM501_MISC_HOLD_8               (1 << 18)
96 #define SM501_MISC_HOLD_16              (2 << 18)
97 #define SM501_MISC_HOLD_24              (3 << 18)
98 #define SM501_MISC_HOLD_32              (4 << 18)
99 #define SM501_MISC_HOLD_MASK            (7 << 18)
100 
101 #define SM501_MISC_FREQ_12              (1 << 24)
102 #define SM501_MISC_PNL_24BIT            (1 << 25)
103 #define SM501_MISC_8051_LE              (1 << 26)
104 
105 
106 
107 #define SM501_GPIO31_0_CONTROL          0x000008
108 #define SM501_GPIO63_32_CONTROL         0x00000C
109 #define SM501_DRAM_CONTROL              0x000010
110 
111 /* command list */
112 #define SM501_ARBTRTN_CONTROL           0x000014
113 
114 /* command list */
115 #define SM501_COMMAND_LIST_STATUS       0x000024
116 
117 /* interrupt debug */
118 #define SM501_RAW_IRQ_STATUS            0x000028
119 #define SM501_RAW_IRQ_CLEAR             0x000028
120 #define SM501_IRQ_STATUS                0x00002C
121 #define SM501_IRQ_MASK                  0x000030
122 #define SM501_DEBUG_CONTROL             0x000034
123 
124 /* power management */
125 #define SM501_POWERMODE_P2X_SRC         (1 << 29)
126 #define SM501_POWERMODE_V2X_SRC         (1 << 20)
127 #define SM501_POWERMODE_M_SRC           (1 << 12)
128 #define SM501_POWERMODE_M1_SRC          (1 << 4)
129 
130 #define SM501_CURRENT_GATE              0x000038
131 #define SM501_CURRENT_CLOCK             0x00003C
132 #define SM501_POWER_MODE_0_GATE         0x000040
133 #define SM501_POWER_MODE_0_CLOCK        0x000044
134 #define SM501_POWER_MODE_1_GATE         0x000048
135 #define SM501_POWER_MODE_1_CLOCK        0x00004C
136 #define SM501_SLEEP_MODE_GATE           0x000050
137 #define SM501_POWER_MODE_CONTROL        0x000054
138 
139 /* power gates for units within the 501 */
140 #define SM501_GATE_HOST                 0
141 #define SM501_GATE_MEMORY               1
142 #define SM501_GATE_DISPLAY              2
143 #define SM501_GATE_2D_ENGINE            3
144 #define SM501_GATE_CSC                  4
145 #define SM501_GATE_ZVPORT               5
146 #define SM501_GATE_GPIO                 6
147 #define SM501_GATE_UART0                7
148 #define SM501_GATE_UART1                8
149 #define SM501_GATE_SSP                  10
150 #define SM501_GATE_USB_HOST             11
151 #define SM501_GATE_USB_GADGET           12
152 #define SM501_GATE_UCONTROLLER          17
153 #define SM501_GATE_AC97                 18
154 
155 /* panel clock */
156 #define SM501_CLOCK_P2XCLK              24
157 /* crt clock */
158 #define SM501_CLOCK_V2XCLK              16
159 /* main clock */
160 #define SM501_CLOCK_MCLK                8
161 /* SDRAM controller clock */
162 #define SM501_CLOCK_M1XCLK              0
163 
164 /* config 2 */
165 #define SM501_PCI_MASTER_BASE           0x000058
166 #define SM501_ENDIAN_CONTROL            0x00005C
167 #define SM501_DEVICEID                  0x000060
168 /* 0x050100A0 */
169 
170 #define SM501_DEVICEID_SM501            0x05010000
171 #define SM501_DEVICEID_IDMASK           0xffff0000
172 #define SM501_DEVICEID_REVMASK          0x000000ff
173 
174 #define SM501_PLLCLOCK_COUNT            0x000064
175 #define SM501_MISC_TIMING               0x000068
176 #define SM501_CURRENT_SDRAM_CLOCK       0x00006C
177 
178 #define SM501_PROGRAMMABLE_PLL_CONTROL  0x000074
179 
180 /* GPIO base */
181 #define SM501_GPIO                      0x010000
182 #define SM501_GPIO_DATA_LOW             0x00
183 #define SM501_GPIO_DATA_HIGH            0x04
184 #define SM501_GPIO_DDR_LOW              0x08
185 #define SM501_GPIO_DDR_HIGH             0x0C
186 #define SM501_GPIO_IRQ_SETUP            0x10
187 #define SM501_GPIO_IRQ_STATUS           0x14
188 #define SM501_GPIO_IRQ_RESET            0x14
189 
190 /* I2C controller base */
191 #define SM501_I2C                       0x010040
192 #define SM501_I2C_BYTE_COUNT            0x00
193 #define SM501_I2C_CONTROL               0x01
194 #define SM501_I2C_STATUS                0x02
195 #define SM501_I2C_RESET                 0x02
196 #define SM501_I2C_SLAVE_ADDRESS         0x03
197 #define SM501_I2C_DATA                  0x04
198 
199 #define SM501_I2C_CONTROL_START         (1 << 2)
200 #define SM501_I2C_CONTROL_ENABLE        (1 << 0)
201 
202 #define SM501_I2C_STATUS_COMPLETE       (1 << 3)
203 #define SM501_I2C_STATUS_ERROR          (1 << 2)
204 
205 #define SM501_I2C_RESET_ERROR           (1 << 2)
206 
207 /* SSP base */
208 #define SM501_SSP                       0x020000
209 
210 /* Uart 0 base */
211 #define SM501_UART0                     0x030000
212 
213 /* Uart 1 base */
214 #define SM501_UART1                     0x030020
215 
216 /* USB host port base */
217 #define SM501_USB_HOST                  0x040000
218 
219 /* USB slave/gadget base */
220 #define SM501_USB_GADGET                0x060000
221 
222 /* USB slave/gadget data port base */
223 #define SM501_USB_GADGET_DATA           0x070000
224 
225 /* Display controller/video engine base */
226 #define SM501_DC                        0x080000
227 
228 /* common defines for the SM501 address registers */
229 #define SM501_ADDR_FLIP                 (1 << 31)
230 #define SM501_ADDR_EXT                  (1 << 27)
231 #define SM501_ADDR_CS1                  (1 << 26)
232 #define SM501_ADDR_MASK                 (0x3f << 26)
233 
234 #define SM501_FIFO_MASK                 (0x3 << 16)
235 #define SM501_FIFO_1                    (0x0 << 16)
236 #define SM501_FIFO_3                    (0x1 << 16)
237 #define SM501_FIFO_7                    (0x2 << 16)
238 #define SM501_FIFO_11                   (0x3 << 16)
239 
240 /* common registers for panel and the crt */
241 #define SM501_OFF_DC_H_TOT              0x000
242 #define SM501_OFF_DC_V_TOT              0x008
243 #define SM501_OFF_DC_H_SYNC             0x004
244 #define SM501_OFF_DC_V_SYNC             0x00C
245 
246 #define SM501_DC_PANEL_CONTROL          0x000
247 
248 #define SM501_DC_PANEL_CONTROL_FPEN     (1 << 27)
249 #define SM501_DC_PANEL_CONTROL_BIAS     (1 << 26)
250 #define SM501_DC_PANEL_CONTROL_DATA     (1 << 25)
251 #define SM501_DC_PANEL_CONTROL_VDD      (1 << 24)
252 #define SM501_DC_PANEL_CONTROL_DP       (1 << 23)
253 
254 #define SM501_DC_PANEL_CONTROL_TFT_888  (0 << 21)
255 #define SM501_DC_PANEL_CONTROL_TFT_333  (1 << 21)
256 #define SM501_DC_PANEL_CONTROL_TFT_444  (2 << 21)
257 
258 #define SM501_DC_PANEL_CONTROL_DE       (1 << 20)
259 
260 #define SM501_DC_PANEL_CONTROL_LCD_TFT  (0 << 18)
261 #define SM501_DC_PANEL_CONTROL_LCD_STN8 (1 << 18)
262 #define SM501_DC_PANEL_CONTROL_LCD_STN12 (2 << 18)
263 
264 #define SM501_DC_PANEL_CONTROL_CP       (1 << 14)
265 #define SM501_DC_PANEL_CONTROL_VSP      (1 << 13)
266 #define SM501_DC_PANEL_CONTROL_HSP      (1 << 12)
267 #define SM501_DC_PANEL_CONTROL_CK       (1 << 9)
268 #define SM501_DC_PANEL_CONTROL_TE       (1 << 8)
269 #define SM501_DC_PANEL_CONTROL_VPD      (1 << 7)
270 #define SM501_DC_PANEL_CONTROL_VP       (1 << 6)
271 #define SM501_DC_PANEL_CONTROL_HPD      (1 << 5)
272 #define SM501_DC_PANEL_CONTROL_HP       (1 << 4)
273 #define SM501_DC_PANEL_CONTROL_GAMMA    (1 << 3)
274 #define SM501_DC_PANEL_CONTROL_EN       (1 << 2)
275 
276 #define SM501_DC_PANEL_CONTROL_8BPP     (0 << 0)
277 #define SM501_DC_PANEL_CONTROL_16BPP    (1 << 0)
278 #define SM501_DC_PANEL_CONTROL_32BPP    (2 << 0)
279 
280 
281 #define SM501_DC_PANEL_PANNING_CONTROL  0x004
282 #define SM501_DC_PANEL_COLOR_KEY        0x008
283 #define SM501_DC_PANEL_FB_ADDR          0x00C
284 #define SM501_DC_PANEL_FB_OFFSET        0x010
285 #define SM501_DC_PANEL_FB_WIDTH         0x014
286 #define SM501_DC_PANEL_FB_HEIGHT        0x018
287 #define SM501_DC_PANEL_TL_LOC           0x01C
288 #define SM501_DC_PANEL_BR_LOC           0x020
289 #define SM501_DC_PANEL_H_TOT            0x024
290 #define SM501_DC_PANEL_H_SYNC           0x028
291 #define SM501_DC_PANEL_V_TOT            0x02C
292 #define SM501_DC_PANEL_V_SYNC           0x030
293 #define SM501_DC_PANEL_CUR_LINE         0x034
294 
295 #define SM501_DC_VIDEO_CONTROL          0x040
296 #define SM501_DC_VIDEO_FB0_ADDR         0x044
297 #define SM501_DC_VIDEO_FB_WIDTH         0x048
298 #define SM501_DC_VIDEO_FB0_LAST_ADDR    0x04C
299 #define SM501_DC_VIDEO_TL_LOC           0x050
300 #define SM501_DC_VIDEO_BR_LOC           0x054
301 #define SM501_DC_VIDEO_SCALE            0x058
302 #define SM501_DC_VIDEO_INIT_SCALE       0x05C
303 #define SM501_DC_VIDEO_YUV_CONSTANTS    0x060
304 #define SM501_DC_VIDEO_FB1_ADDR         0x064
305 #define SM501_DC_VIDEO_FB1_LAST_ADDR    0x068
306 
307 #define SM501_DC_VIDEO_ALPHA_CONTROL    0x080
308 #define SM501_DC_VIDEO_ALPHA_FB_ADDR    0x084
309 #define SM501_DC_VIDEO_ALPHA_FB_OFFSET  0x088
310 #define SM501_DC_VIDEO_ALPHA_FB_LAST_ADDR 0x08C
311 #define SM501_DC_VIDEO_ALPHA_TL_LOC     0x090
312 #define SM501_DC_VIDEO_ALPHA_BR_LOC     0x094
313 #define SM501_DC_VIDEO_ALPHA_SCALE      0x098
314 #define SM501_DC_VIDEO_ALPHA_INIT_SCALE 0x09C
315 #define SM501_DC_VIDEO_ALPHA_CHROMA_KEY 0x0A0
316 #define SM501_DC_VIDEO_ALPHA_COLOR_LOOKUP 0x0A4
317 
318 #define SM501_DC_PANEL_HWC_BASE         0x0F0
319 #define SM501_DC_PANEL_HWC_ADDR         0x0F0
320 #define SM501_DC_PANEL_HWC_LOC          0x0F4
321 #define SM501_DC_PANEL_HWC_COLOR_1_2    0x0F8
322 #define SM501_DC_PANEL_HWC_COLOR_3      0x0FC
323 
324 #define SM501_HWC_EN                    (1 << 31)
325 
326 #define SM501_OFF_HWC_ADDR              0x00
327 #define SM501_OFF_HWC_LOC               0x04
328 #define SM501_OFF_HWC_COLOR_1_2         0x08
329 #define SM501_OFF_HWC_COLOR_3           0x0C
330 
331 #define SM501_DC_ALPHA_CONTROL          0x100
332 #define SM501_DC_ALPHA_FB_ADDR          0x104
333 #define SM501_DC_ALPHA_FB_OFFSET        0x108
334 #define SM501_DC_ALPHA_TL_LOC           0x10C
335 #define SM501_DC_ALPHA_BR_LOC           0x110
336 #define SM501_DC_ALPHA_CHROMA_KEY       0x114
337 #define SM501_DC_ALPHA_COLOR_LOOKUP     0x118
338 
339 #define SM501_DC_CRT_CONTROL            0x200
340 
341 #define SM501_DC_CRT_CONTROL_TVP        (1 << 15)
342 #define SM501_DC_CRT_CONTROL_CP         (1 << 14)
343 #define SM501_DC_CRT_CONTROL_VSP        (1 << 13)
344 #define SM501_DC_CRT_CONTROL_HSP        (1 << 12)
345 #define SM501_DC_CRT_CONTROL_VS         (1 << 11)
346 #define SM501_DC_CRT_CONTROL_BLANK      (1 << 10)
347 #define SM501_DC_CRT_CONTROL_SEL        (1 << 9)
348 #define SM501_DC_CRT_CONTROL_TE         (1 << 8)
349 #define SM501_DC_CRT_CONTROL_PIXEL_MASK (0xF << 4)
350 #define SM501_DC_CRT_CONTROL_GAMMA      (1 << 3)
351 #define SM501_DC_CRT_CONTROL_ENABLE     (1 << 2)
352 
353 #define SM501_DC_CRT_CONTROL_8BPP       (0 << 0)
354 #define SM501_DC_CRT_CONTROL_16BPP      (1 << 0)
355 #define SM501_DC_CRT_CONTROL_32BPP      (2 << 0)
356 
357 #define SM501_DC_CRT_FB_ADDR            0x204
358 #define SM501_DC_CRT_FB_OFFSET          0x208
359 #define SM501_DC_CRT_H_TOT              0x20C
360 #define SM501_DC_CRT_H_SYNC             0x210
361 #define SM501_DC_CRT_V_TOT              0x214
362 #define SM501_DC_CRT_V_SYNC             0x218
363 #define SM501_DC_CRT_SIGNATURE_ANALYZER 0x21C
364 #define SM501_DC_CRT_CUR_LINE           0x220
365 #define SM501_DC_CRT_MONITOR_DETECT     0x224
366 
367 #define SM501_DC_CRT_HWC_BASE           0x230
368 #define SM501_DC_CRT_HWC_ADDR           0x230
369 #define SM501_DC_CRT_HWC_LOC            0x234
370 #define SM501_DC_CRT_HWC_COLOR_1_2      0x238
371 #define SM501_DC_CRT_HWC_COLOR_3        0x23C
372 
373 #define SM501_DC_PANEL_PALETTE          0x400
374 
375 #define SM501_DC_VIDEO_PALETTE          0x800
376 
377 #define SM501_DC_CRT_PALETTE            0xC00
378 
379 /* Zoom Video port base */
380 #define SM501_ZVPORT                    0x090000
381 
382 /* AC97/I2S base */
383 #define SM501_AC97                      0x0A0000
384 
385 /* 8051 micro controller base */
386 #define SM501_UCONTROLLER               0x0B0000
387 
388 /* 8051 micro controller SRAM base */
389 #define SM501_UCONTROLLER_SRAM          0x0C0000
390 
391 /* DMA base */
392 #define SM501_DMA                       0x0D0000
393 
394 /* 2d engine base */
395 #define SM501_2D_ENGINE                 0x100000
396 #define SM501_2D_SOURCE                 0x00
397 #define SM501_2D_DESTINATION            0x04
398 #define SM501_2D_DIMENSION              0x08
399 #define SM501_2D_CONTROL                0x0C
400 #define SM501_2D_PITCH                  0x10
401 #define SM501_2D_FOREGROUND             0x14
402 #define SM501_2D_BACKGROUND             0x18
403 #define SM501_2D_STRETCH                0x1C
404 #define SM501_2D_COLOR_COMPARE          0x20
405 #define SM501_2D_COLOR_COMPARE_MASK     0x24
406 #define SM501_2D_MASK                   0x28
407 #define SM501_2D_CLIP_TL                0x2C
408 #define SM501_2D_CLIP_BR                0x30
409 #define SM501_2D_MONO_PATTERN_LOW       0x34
410 #define SM501_2D_MONO_PATTERN_HIGH      0x38
411 #define SM501_2D_WINDOW_WIDTH           0x3C
412 #define SM501_2D_SOURCE_BASE            0x40
413 #define SM501_2D_DESTINATION_BASE       0x44
414 #define SM501_2D_ALPHA                  0x48
415 #define SM501_2D_WRAP                   0x4C
416 #define SM501_2D_STATUS                 0x50
417 
418 #define SM501_CSC_Y_SOURCE_BASE         0xC8
419 #define SM501_CSC_CONSTANTS             0xCC
420 #define SM501_CSC_Y_SOURCE_X            0xD0
421 #define SM501_CSC_Y_SOURCE_Y            0xD4
422 #define SM501_CSC_U_SOURCE_BASE         0xD8
423 #define SM501_CSC_V_SOURCE_BASE         0xDC
424 #define SM501_CSC_SOURCE_DIMENSION      0xE0
425 #define SM501_CSC_SOURCE_PITCH          0xE4
426 #define SM501_CSC_DESTINATION           0xE8
427 #define SM501_CSC_DESTINATION_DIMENSION 0xEC
428 #define SM501_CSC_DESTINATION_PITCH     0xF0
429 #define SM501_CSC_SCALE_FACTOR          0xF4
430 #define SM501_CSC_DESTINATION_BASE      0xF8
431 #define SM501_CSC_CONTROL               0xFC
432 
433 /* 2d engine data port base */
434 #define SM501_2D_ENGINE_DATA            0x110000
435 
436 /* end of register definitions */
437 
438 #define SM501_HWC_WIDTH                 64
439 #define SM501_HWC_HEIGHT                64
440 
441 /* SM501 local memory size taken from "linux/drivers/mfd/sm501.c" */
442 static const uint32_t sm501_mem_local_size[] = {
443     [0] = 4 * MiB,
444     [1] = 8 * MiB,
445     [2] = 16 * MiB,
446     [3] = 32 * MiB,
447     [4] = 64 * MiB,
448     [5] = 2 * MiB,
449 };
450 #define get_local_mem_size(s) sm501_mem_local_size[(s)->local_mem_size_index]
451 
452 typedef struct SM501State {
453     /* graphic console status */
454     QemuConsole *con;
455 
456     /* status & internal resources */
457     uint32_t local_mem_size_index;
458     uint8_t *local_mem;
459     MemoryRegion local_mem_region;
460     MemoryRegion mmio_region;
461     MemoryRegion system_config_region;
462     MemoryRegion i2c_region;
463     MemoryRegion disp_ctrl_region;
464     MemoryRegion twoD_engine_region;
465     uint32_t last_width;
466     uint32_t last_height;
467     bool do_full_update; /* perform a full update next time */
468     I2CBus *i2c_bus;
469 
470     /* mmio registers */
471     uint32_t system_control;
472     uint32_t misc_control;
473     uint32_t gpio_31_0_control;
474     uint32_t gpio_63_32_control;
475     uint32_t dram_control;
476     uint32_t arbitration_control;
477     uint32_t irq_mask;
478     uint32_t misc_timing;
479     uint32_t power_mode_control;
480 
481     uint8_t i2c_byte_count;
482     uint8_t i2c_status;
483     uint8_t i2c_addr;
484     uint8_t i2c_data[16];
485 
486     uint32_t uart0_ier;
487     uint32_t uart0_lcr;
488     uint32_t uart0_mcr;
489     uint32_t uart0_scr;
490 
491     uint8_t dc_palette[DC_PALETTE_ENTRIES];
492 
493     uint32_t dc_panel_control;
494     uint32_t dc_panel_panning_control;
495     uint32_t dc_panel_fb_addr;
496     uint32_t dc_panel_fb_offset;
497     uint32_t dc_panel_fb_width;
498     uint32_t dc_panel_fb_height;
499     uint32_t dc_panel_tl_location;
500     uint32_t dc_panel_br_location;
501     uint32_t dc_panel_h_total;
502     uint32_t dc_panel_h_sync;
503     uint32_t dc_panel_v_total;
504     uint32_t dc_panel_v_sync;
505 
506     uint32_t dc_panel_hwc_addr;
507     uint32_t dc_panel_hwc_location;
508     uint32_t dc_panel_hwc_color_1_2;
509     uint32_t dc_panel_hwc_color_3;
510 
511     uint32_t dc_video_control;
512 
513     uint32_t dc_crt_control;
514     uint32_t dc_crt_fb_addr;
515     uint32_t dc_crt_fb_offset;
516     uint32_t dc_crt_h_total;
517     uint32_t dc_crt_h_sync;
518     uint32_t dc_crt_v_total;
519     uint32_t dc_crt_v_sync;
520 
521     uint32_t dc_crt_hwc_addr;
522     uint32_t dc_crt_hwc_location;
523     uint32_t dc_crt_hwc_color_1_2;
524     uint32_t dc_crt_hwc_color_3;
525 
526     uint32_t twoD_source;
527     uint32_t twoD_destination;
528     uint32_t twoD_dimension;
529     uint32_t twoD_control;
530     uint32_t twoD_pitch;
531     uint32_t twoD_foreground;
532     uint32_t twoD_background;
533     uint32_t twoD_stretch;
534     uint32_t twoD_color_compare;
535     uint32_t twoD_color_compare_mask;
536     uint32_t twoD_mask;
537     uint32_t twoD_clip_tl;
538     uint32_t twoD_clip_br;
539     uint32_t twoD_mono_pattern_low;
540     uint32_t twoD_mono_pattern_high;
541     uint32_t twoD_window_width;
542     uint32_t twoD_source_base;
543     uint32_t twoD_destination_base;
544     uint32_t twoD_alpha;
545     uint32_t twoD_wrap;
546 } SM501State;
547 
548 static uint32_t get_local_mem_size_index(uint32_t size)
549 {
550     uint32_t norm_size = 0;
551     int i, index = 0;
552 
553     for (i = 0; i < ARRAY_SIZE(sm501_mem_local_size); i++) {
554         uint32_t new_size = sm501_mem_local_size[i];
555         if (new_size >= size) {
556             if (norm_size == 0 || norm_size > new_size) {
557                 norm_size = new_size;
558                 index = i;
559             }
560         }
561     }
562 
563     return index;
564 }
565 
566 static ram_addr_t get_fb_addr(SM501State *s, int crt)
567 {
568     return (crt ? s->dc_crt_fb_addr : s->dc_panel_fb_addr) & 0x3FFFFF0;
569 }
570 
571 static inline int get_width(SM501State *s, int crt)
572 {
573     int width = crt ? s->dc_crt_h_total : s->dc_panel_h_total;
574     return (width & 0x00000FFF) + 1;
575 }
576 
577 static inline int get_height(SM501State *s, int crt)
578 {
579     int height = crt ? s->dc_crt_v_total : s->dc_panel_v_total;
580     return (height & 0x00000FFF) + 1;
581 }
582 
583 static inline int get_bpp(SM501State *s, int crt)
584 {
585     int bpp = crt ? s->dc_crt_control : s->dc_panel_control;
586     return 1 << (bpp & 3);
587 }
588 
589 /**
590  * Check the availability of hardware cursor.
591  * @param crt  0 for PANEL, 1 for CRT.
592  */
593 static inline int is_hwc_enabled(SM501State *state, int crt)
594 {
595     uint32_t addr = crt ? state->dc_crt_hwc_addr : state->dc_panel_hwc_addr;
596     return addr & SM501_HWC_EN;
597 }
598 
599 /**
600  * Get the address which holds cursor pattern data.
601  * @param crt  0 for PANEL, 1 for CRT.
602  */
603 static inline uint8_t *get_hwc_address(SM501State *state, int crt)
604 {
605     uint32_t addr = crt ? state->dc_crt_hwc_addr : state->dc_panel_hwc_addr;
606     return state->local_mem + (addr & 0x03FFFFF0);
607 }
608 
609 /**
610  * Get the cursor position in y coordinate.
611  * @param crt  0 for PANEL, 1 for CRT.
612  */
613 static inline uint32_t get_hwc_y(SM501State *state, int crt)
614 {
615     uint32_t location = crt ? state->dc_crt_hwc_location
616                             : state->dc_panel_hwc_location;
617     return (location & 0x07FF0000) >> 16;
618 }
619 
620 /**
621  * Get the cursor position in x coordinate.
622  * @param crt  0 for PANEL, 1 for CRT.
623  */
624 static inline uint32_t get_hwc_x(SM501State *state, int crt)
625 {
626     uint32_t location = crt ? state->dc_crt_hwc_location
627                             : state->dc_panel_hwc_location;
628     return location & 0x000007FF;
629 }
630 
631 /**
632  * Get the hardware cursor palette.
633  * @param crt  0 for PANEL, 1 for CRT.
634  * @param palette  pointer to a [3 * 3] array to store color values in
635  */
636 static inline void get_hwc_palette(SM501State *state, int crt, uint8_t *palette)
637 {
638     int i;
639     uint32_t color_reg;
640     uint16_t rgb565;
641 
642     for (i = 0; i < 3; i++) {
643         if (i + 1 == 3) {
644             color_reg = crt ? state->dc_crt_hwc_color_3
645                             : state->dc_panel_hwc_color_3;
646         } else {
647             color_reg = crt ? state->dc_crt_hwc_color_1_2
648                             : state->dc_panel_hwc_color_1_2;
649         }
650 
651         if (i + 1 == 2) {
652             rgb565 = (color_reg >> 16) & 0xFFFF;
653         } else {
654             rgb565 = color_reg & 0xFFFF;
655         }
656         palette[i * 3 + 0] = ((rgb565 >> 11) * 527 + 23) >> 6; /* r */
657         palette[i * 3 + 1] = (((rgb565 >> 5) & 0x3f) * 259 + 33) >> 6; /* g */
658         palette[i * 3 + 2] = ((rgb565 & 0x1f) * 527 + 23) >> 6; /* b */
659     }
660 }
661 
662 static inline void hwc_invalidate(SM501State *s, int crt)
663 {
664     int w = get_width(s, crt);
665     int h = get_height(s, crt);
666     int bpp = get_bpp(s, crt);
667     int start = get_hwc_y(s, crt);
668     int end = MIN(h, start + SM501_HWC_HEIGHT) + 1;
669 
670     start *= w * bpp;
671     end *= w * bpp;
672 
673     memory_region_set_dirty(&s->local_mem_region,
674                             get_fb_addr(s, crt) + start, end - start);
675 }
676 
677 static void sm501_2d_operation(SM501State *s)
678 {
679     int cmd = (s->twoD_control >> 16) & 0x1F;
680     int rtl = s->twoD_control & BIT(27);
681     int format = (s->twoD_stretch >> 20) & 3;
682     int bypp = 1 << format; /* bytes per pixel */
683     int rop_mode = (s->twoD_control >> 15) & 1; /* 1 for rop2, else rop3 */
684     /* 1 if rop2 source is the pattern, otherwise the source is the bitmap */
685     int rop2_source_is_pattern = (s->twoD_control >> 14) & 1;
686     int rop = s->twoD_control & 0xFF;
687     unsigned int dst_x = (s->twoD_destination >> 16) & 0x01FFF;
688     unsigned int dst_y = s->twoD_destination & 0xFFFF;
689     unsigned int width = (s->twoD_dimension >> 16) & 0x1FFF;
690     unsigned int height = s->twoD_dimension & 0xFFFF;
691     uint32_t dst_base = s->twoD_destination_base & 0x03FFFFFF;
692     unsigned int dst_pitch = (s->twoD_pitch >> 16) & 0x1FFF;
693     int crt = (s->dc_crt_control & SM501_DC_CRT_CONTROL_SEL) ? 1 : 0;
694     int fb_len = get_width(s, crt) * get_height(s, crt) * get_bpp(s, crt);
695     bool overlap = false, fallback = false;
696 
697     if ((s->twoD_stretch >> 16) & 0xF) {
698         qemu_log_mask(LOG_UNIMP, "sm501: only XY addressing is supported.\n");
699         return;
700     }
701 
702     if (s->twoD_source_base & BIT(27) || s->twoD_destination_base & BIT(27)) {
703         qemu_log_mask(LOG_UNIMP, "sm501: only local memory is supported.\n");
704         return;
705     }
706 
707     if (!dst_pitch) {
708         qemu_log_mask(LOG_GUEST_ERROR, "sm501: Zero dest pitch.\n");
709         return;
710     }
711 
712     if (!width || !height) {
713         qemu_log_mask(LOG_GUEST_ERROR, "sm501: Zero size 2D op.\n");
714         return;
715     }
716 
717     if (rtl) {
718         dst_x -= width - 1;
719         dst_y -= height - 1;
720     }
721 
722     if (dst_base >= get_local_mem_size(s) ||
723         dst_base + (dst_x + width + (dst_y + height) * dst_pitch) * bypp >=
724         get_local_mem_size(s)) {
725         qemu_log_mask(LOG_GUEST_ERROR, "sm501: 2D op dest is outside vram.\n");
726         return;
727     }
728 
729     switch (cmd) {
730     case 0: /* BitBlt */
731     {
732         static uint32_t tmp_buf[16384];
733         unsigned int src_x = (s->twoD_source >> 16) & 0x01FFF;
734         unsigned int src_y = s->twoD_source & 0xFFFF;
735         uint32_t src_base = s->twoD_source_base & 0x03FFFFFF;
736         unsigned int src_pitch = s->twoD_pitch & 0x1FFF;
737 
738         if (!src_pitch) {
739             qemu_log_mask(LOG_GUEST_ERROR, "sm501: Zero src pitch.\n");
740             return;
741         }
742 
743         if (rtl) {
744             src_x -= width - 1;
745             src_y -= height - 1;
746         }
747 
748         if (src_base >= get_local_mem_size(s) ||
749             src_base + (src_x + width + (src_y + height) * src_pitch) * bypp >=
750             get_local_mem_size(s)) {
751             qemu_log_mask(LOG_GUEST_ERROR,
752                           "sm501: 2D op src is outside vram.\n");
753             return;
754         }
755 
756         if ((rop_mode && rop == 0x5) || (!rop_mode && rop == 0x55)) {
757             /* DSTINVERT, is there a way to do this with pixman? */
758             unsigned int x, y, i;
759             uint8_t *d = s->local_mem + dst_base;
760 
761             for (y = 0; y < height; y++) {
762                 i = (dst_x + (dst_y + y) * dst_pitch) * bypp;
763                 for (x = 0; x < width; x++, i += bypp) {
764                     stn_he_p(&d[i], bypp, ~ldn_he_p(&d[i], bypp));
765                 }
766             }
767         } else if (!rop_mode && rop == 0x99) {
768             /* DSxn, is there a way to do this with pixman? */
769             unsigned int x, y, i, j;
770             uint8_t *sp = s->local_mem + src_base;
771             uint8_t *d = s->local_mem + dst_base;
772 
773             for (y = 0; y < height; y++) {
774                 i = (dst_x + (dst_y + y) * dst_pitch) * bypp;
775                 j = (src_x + (src_y + y) * src_pitch) * bypp;
776                 for (x = 0; x < width; x++, i += bypp, j += bypp) {
777                     stn_he_p(&d[i], bypp,
778                              ~(ldn_he_p(&sp[j], bypp) ^ ldn_he_p(&d[i], bypp)));
779                 }
780             }
781         } else if (!rop_mode && rop == 0xee) {
782             /* SRCPAINT, is there a way to do this with pixman? */
783             unsigned int x, y, i, j;
784             uint8_t *sp = s->local_mem + src_base;
785             uint8_t *d = s->local_mem + dst_base;
786 
787             for (y = 0; y < height; y++) {
788                 i = (dst_x + (dst_y + y) * dst_pitch) * bypp;
789                 j = (src_x + (src_y + y) * src_pitch) * bypp;
790                 for (x = 0; x < width; x++, i += bypp, j += bypp) {
791                     stn_he_p(&d[i], bypp,
792                              ldn_he_p(&sp[j], bypp) | ldn_he_p(&d[i], bypp));
793                 }
794             }
795         } else {
796             /* Do copy src for unimplemented ops, better than unpainted area */
797             if ((rop_mode && (rop != 0xc || rop2_source_is_pattern)) ||
798                 (!rop_mode && rop != 0xcc)) {
799                 qemu_log_mask(LOG_UNIMP,
800                               "sm501: rop%d op %x%s not implemented\n",
801                               (rop_mode ? 2 : 3), rop,
802                               (rop2_source_is_pattern ?
803                                   " with pattern source" : ""));
804             }
805             /* Ignore no-op blits, some guests seem to do this */
806             if (src_base == dst_base && src_pitch == dst_pitch &&
807                 src_x == dst_x && src_y == dst_y) {
808                 break;
809             }
810             /* Some clients also do 1 pixel blits, avoid overhead for these */
811             if (width == 1 && height == 1) {
812                 unsigned int si = (src_x + src_y * src_pitch) * bypp;
813                 unsigned int di = (dst_x + dst_y * dst_pitch) * bypp;
814                 stn_he_p(&s->local_mem[dst_base + di], bypp,
815                          ldn_he_p(&s->local_mem[src_base + si], bypp));
816                 break;
817             }
818             /* If reverse blit do simple check for overlaps */
819             if (rtl && src_base == dst_base && src_pitch == dst_pitch) {
820                 overlap = (src_x < dst_x + width && src_x + width > dst_x &&
821                            src_y < dst_y + height && src_y + height > dst_y);
822             } else if (rtl) {
823                 unsigned int sb, se, db, de;
824                 sb = src_base + (src_x + src_y * src_pitch) * bypp;
825                 se = sb + (width + (height - 1) * src_pitch) * bypp;
826                 db = dst_base + (dst_x + dst_y * dst_pitch) * bypp;
827                 de = db + (width + (height - 1) * dst_pitch) * bypp;
828                 overlap = (db < se && sb < de);
829             }
830             if (overlap) {
831                 /* pixman can't do reverse blit: copy via temporary */
832                 int tmp_stride = DIV_ROUND_UP(width * bypp, sizeof(uint32_t));
833                 uint32_t *tmp = tmp_buf;
834 
835                 if (tmp_stride * sizeof(uint32_t) * height > sizeof(tmp_buf)) {
836                     tmp = g_malloc(tmp_stride * sizeof(uint32_t) * height);
837                 }
838                 fallback = !pixman_blt((uint32_t *)&s->local_mem[src_base],
839                                        tmp,
840                                        src_pitch * bypp / sizeof(uint32_t),
841                                        tmp_stride,
842                                        8 * bypp, 8 * bypp,
843                                        src_x, src_y, 0, 0, width, height);
844                 if (!fallback) {
845                     fallback = !pixman_blt(tmp,
846                                        (uint32_t *)&s->local_mem[dst_base],
847                                        tmp_stride,
848                                        dst_pitch * bypp / sizeof(uint32_t),
849                                        8 * bypp, 8 * bypp,
850                                        0, 0, dst_x, dst_y, width, height);
851                 }
852                 if (tmp != tmp_buf) {
853                     g_free(tmp);
854                 }
855             } else {
856                 fallback = !pixman_blt((uint32_t *)&s->local_mem[src_base],
857                                        (uint32_t *)&s->local_mem[dst_base],
858                                        src_pitch * bypp / sizeof(uint32_t),
859                                        dst_pitch * bypp / sizeof(uint32_t),
860                                        8 * bypp, 8 * bypp, src_x, src_y,
861                                        dst_x, dst_y, width, height);
862             }
863             if (fallback) {
864                 uint8_t *sp = s->local_mem + src_base;
865                 uint8_t *d = s->local_mem + dst_base;
866                 unsigned int y, i, j;
867                 for (y = 0; y < height; y++) {
868                     if (overlap) { /* overlap also means rtl */
869                         i = (dst_y + height - 1 - y) * dst_pitch;
870                         i = (dst_x + i) * bypp;
871                         j = (src_y + height - 1 - y) * src_pitch;
872                         j = (src_x + j) * bypp;
873                         memmove(&d[i], &sp[j], width * bypp);
874                     } else {
875                         i = (dst_x + (dst_y + y) * dst_pitch) * bypp;
876                         j = (src_x + (src_y + y) * src_pitch) * bypp;
877                         memcpy(&d[i], &sp[j], width * bypp);
878                     }
879                 }
880             }
881         }
882         break;
883     }
884     case 1: /* Rectangle Fill */
885     {
886         uint32_t color = s->twoD_foreground;
887 
888         if (format == 2) {
889             color = cpu_to_le32(color);
890         } else if (format == 1) {
891             color = cpu_to_le16(color);
892         }
893 
894         if ((width == 1 && height == 1) ||
895             !pixman_fill((uint32_t *)&s->local_mem[dst_base],
896                          dst_pitch * bypp / sizeof(uint32_t), 8 * bypp,
897                          dst_x, dst_y, width, height, color)) {
898             /* fallback when pixman failed or we don't want to call it */
899             uint8_t *d = s->local_mem + dst_base;
900             unsigned int x, y, i;
901             for (y = 0; y < height; y++, i += dst_pitch * bypp) {
902                 i = (dst_x + (dst_y + y) * dst_pitch) * bypp;
903                 for (x = 0; x < width; x++, i += bypp) {
904                     stn_he_p(&d[i], bypp, color);
905                 }
906             }
907         }
908         break;
909     }
910     default:
911         qemu_log_mask(LOG_UNIMP, "sm501: not implemented 2D operation: %d\n",
912                       cmd);
913         return;
914     }
915 
916     if (dst_base >= get_fb_addr(s, crt) &&
917         dst_base <= get_fb_addr(s, crt) + fb_len) {
918         int dst_len = MIN(fb_len, ((dst_y + height - 1) * dst_pitch +
919                           dst_x + width) * bypp);
920         if (dst_len) {
921             memory_region_set_dirty(&s->local_mem_region, dst_base, dst_len);
922         }
923     }
924 }
925 
926 static uint64_t sm501_system_config_read(void *opaque, hwaddr addr,
927                                          unsigned size)
928 {
929     SM501State *s = opaque;
930     uint32_t ret = 0;
931 
932     switch (addr) {
933     case SM501_SYSTEM_CONTROL:
934         ret = s->system_control;
935         break;
936     case SM501_MISC_CONTROL:
937         ret = s->misc_control;
938         break;
939     case SM501_GPIO31_0_CONTROL:
940         ret = s->gpio_31_0_control;
941         break;
942     case SM501_GPIO63_32_CONTROL:
943         ret = s->gpio_63_32_control;
944         break;
945     case SM501_DEVICEID:
946         ret = 0x050100A0;
947         break;
948     case SM501_DRAM_CONTROL:
949         ret = (s->dram_control & 0x07F107C0) | s->local_mem_size_index << 13;
950         break;
951     case SM501_ARBTRTN_CONTROL:
952         ret = s->arbitration_control;
953         break;
954     case SM501_COMMAND_LIST_STATUS:
955         ret = 0x00180002; /* FIFOs are empty, everything idle */
956         break;
957     case SM501_IRQ_MASK:
958         ret = s->irq_mask;
959         break;
960     case SM501_MISC_TIMING:
961         /* TODO : simulate gate control */
962         ret = s->misc_timing;
963         break;
964     case SM501_CURRENT_GATE:
965         /* TODO : simulate gate control */
966         ret = 0x00021807;
967         break;
968     case SM501_CURRENT_CLOCK:
969         ret = 0x2A1A0A09;
970         break;
971     case SM501_POWER_MODE_CONTROL:
972         ret = s->power_mode_control;
973         break;
974     case SM501_ENDIAN_CONTROL:
975         ret = 0; /* Only default little endian mode is supported */
976         break;
977 
978     default:
979         qemu_log_mask(LOG_UNIMP, "sm501: not implemented system config"
980                       "register read. addr=%" HWADDR_PRIx "\n", addr);
981     }
982     trace_sm501_system_config_read(addr, ret);
983     return ret;
984 }
985 
986 static void sm501_system_config_write(void *opaque, hwaddr addr,
987                                       uint64_t value, unsigned size)
988 {
989     SM501State *s = opaque;
990 
991     trace_sm501_system_config_write((uint32_t)addr, (uint32_t)value);
992     switch (addr) {
993     case SM501_SYSTEM_CONTROL:
994         s->system_control &= 0x10DB0000;
995         s->system_control |= value & 0xEF00B8F7;
996         break;
997     case SM501_MISC_CONTROL:
998         s->misc_control &= 0xEF;
999         s->misc_control |= value & 0xFF7FFF10;
1000         break;
1001     case SM501_GPIO31_0_CONTROL:
1002         s->gpio_31_0_control = value;
1003         break;
1004     case SM501_GPIO63_32_CONTROL:
1005         s->gpio_63_32_control = value & 0xFF80FFFF;
1006         break;
1007     case SM501_DRAM_CONTROL:
1008         s->local_mem_size_index = (value >> 13) & 0x7;
1009         /* TODO : check validity of size change */
1010         s->dram_control &= 0x80000000;
1011         s->dram_control |= value & 0x7FFFFFC3;
1012         break;
1013     case SM501_ARBTRTN_CONTROL:
1014         s->arbitration_control = value & 0x37777777;
1015         break;
1016     case SM501_IRQ_MASK:
1017         s->irq_mask = value & 0xFFDF3F5F;
1018         break;
1019     case SM501_MISC_TIMING:
1020         s->misc_timing = value & 0xF31F1FFF;
1021         break;
1022     case SM501_POWER_MODE_0_GATE:
1023     case SM501_POWER_MODE_1_GATE:
1024     case SM501_POWER_MODE_0_CLOCK:
1025     case SM501_POWER_MODE_1_CLOCK:
1026         /* TODO : simulate gate & clock control */
1027         break;
1028     case SM501_POWER_MODE_CONTROL:
1029         s->power_mode_control = value & 0x00000003;
1030         break;
1031     case SM501_ENDIAN_CONTROL:
1032         if (value & 0x00000001) {
1033             qemu_log_mask(LOG_UNIMP, "sm501: system config big endian mode not"
1034                           " implemented.\n");
1035         }
1036         break;
1037 
1038     default:
1039         qemu_log_mask(LOG_UNIMP, "sm501: not implemented system config"
1040                       "register write. addr=%" HWADDR_PRIx
1041                       ", val=%" PRIx64 "\n", addr, value);
1042     }
1043 }
1044 
1045 static const MemoryRegionOps sm501_system_config_ops = {
1046     .read = sm501_system_config_read,
1047     .write = sm501_system_config_write,
1048     .valid = {
1049         .min_access_size = 4,
1050         .max_access_size = 4,
1051     },
1052     .endianness = DEVICE_LITTLE_ENDIAN,
1053 };
1054 
1055 static uint64_t sm501_i2c_read(void *opaque, hwaddr addr, unsigned size)
1056 {
1057     SM501State *s = opaque;
1058     uint8_t ret = 0;
1059 
1060     switch (addr) {
1061     case SM501_I2C_BYTE_COUNT:
1062         ret = s->i2c_byte_count;
1063         break;
1064     case SM501_I2C_STATUS:
1065         ret = s->i2c_status;
1066         break;
1067     case SM501_I2C_SLAVE_ADDRESS:
1068         ret = s->i2c_addr;
1069         break;
1070     case SM501_I2C_DATA ... SM501_I2C_DATA + 15:
1071         ret = s->i2c_data[addr - SM501_I2C_DATA];
1072         break;
1073     default:
1074         qemu_log_mask(LOG_UNIMP, "sm501 i2c : not implemented register read."
1075                       " addr=0x%" HWADDR_PRIx "\n", addr);
1076     }
1077     trace_sm501_i2c_read((uint32_t)addr, ret);
1078     return ret;
1079 }
1080 
1081 static void sm501_i2c_write(void *opaque, hwaddr addr, uint64_t value,
1082                             unsigned size)
1083 {
1084     SM501State *s = opaque;
1085 
1086     trace_sm501_i2c_write((uint32_t)addr, (uint32_t)value);
1087     switch (addr) {
1088     case SM501_I2C_BYTE_COUNT:
1089         s->i2c_byte_count = value & 0xf;
1090         break;
1091     case SM501_I2C_CONTROL:
1092         if (value & SM501_I2C_CONTROL_ENABLE) {
1093             if (value & SM501_I2C_CONTROL_START) {
1094                 bool is_recv = s->i2c_addr & 1;
1095                 int res = i2c_start_transfer(s->i2c_bus,
1096                                              s->i2c_addr >> 1,
1097                                              is_recv);
1098                 if (res) {
1099                     s->i2c_status |= SM501_I2C_STATUS_ERROR;
1100                 } else {
1101                     int i;
1102                     for (i = 0; i <= s->i2c_byte_count; i++) {
1103                         if (is_recv) {
1104                             s->i2c_data[i] = i2c_recv(s->i2c_bus);
1105                         } else if (i2c_send(s->i2c_bus, s->i2c_data[i]) < 0) {
1106                             s->i2c_status |= SM501_I2C_STATUS_ERROR;
1107                             return;
1108                         }
1109                     }
1110                     if (i) {
1111                         s->i2c_status = SM501_I2C_STATUS_COMPLETE;
1112                     }
1113                 }
1114             } else {
1115                 i2c_end_transfer(s->i2c_bus);
1116                 s->i2c_status &= ~SM501_I2C_STATUS_ERROR;
1117             }
1118         }
1119         break;
1120     case SM501_I2C_RESET:
1121         if ((value & SM501_I2C_RESET_ERROR) == 0) {
1122             s->i2c_status &= ~SM501_I2C_STATUS_ERROR;
1123         }
1124         break;
1125     case SM501_I2C_SLAVE_ADDRESS:
1126         s->i2c_addr = value & 0xff;
1127         break;
1128     case SM501_I2C_DATA ... SM501_I2C_DATA + 15:
1129         s->i2c_data[addr - SM501_I2C_DATA] = value & 0xff;
1130         break;
1131     default:
1132         qemu_log_mask(LOG_UNIMP, "sm501 i2c : not implemented register write. "
1133                       "addr=0x%" HWADDR_PRIx " val=%" PRIx64 "\n", addr, value);
1134     }
1135 }
1136 
1137 static const MemoryRegionOps sm501_i2c_ops = {
1138     .read = sm501_i2c_read,
1139     .write = sm501_i2c_write,
1140     .valid = {
1141         .min_access_size = 1,
1142         .max_access_size = 1,
1143     },
1144     .impl = {
1145         .min_access_size = 1,
1146         .max_access_size = 1,
1147     },
1148     .endianness = DEVICE_LITTLE_ENDIAN,
1149 };
1150 
1151 static uint32_t sm501_palette_read(void *opaque, hwaddr addr)
1152 {
1153     SM501State *s = opaque;
1154 
1155     trace_sm501_palette_read((uint32_t)addr);
1156 
1157     /* TODO : consider BYTE/WORD access */
1158     /* TODO : consider endian */
1159 
1160     assert(range_covers_byte(0, 0x400 * 3, addr));
1161     return *(uint32_t *)&s->dc_palette[addr];
1162 }
1163 
1164 static void sm501_palette_write(void *opaque, hwaddr addr,
1165                                 uint32_t value)
1166 {
1167     SM501State *s = opaque;
1168 
1169     trace_sm501_palette_write((uint32_t)addr, value);
1170 
1171     /* TODO : consider BYTE/WORD access */
1172     /* TODO : consider endian */
1173 
1174     assert(range_covers_byte(0, 0x400 * 3, addr));
1175     *(uint32_t *)&s->dc_palette[addr] = value;
1176     s->do_full_update = true;
1177 }
1178 
1179 static uint64_t sm501_disp_ctrl_read(void *opaque, hwaddr addr,
1180                                      unsigned size)
1181 {
1182     SM501State *s = opaque;
1183     uint32_t ret = 0;
1184 
1185     switch (addr) {
1186 
1187     case SM501_DC_PANEL_CONTROL:
1188         ret = s->dc_panel_control;
1189         break;
1190     case SM501_DC_PANEL_PANNING_CONTROL:
1191         ret = s->dc_panel_panning_control;
1192         break;
1193     case SM501_DC_PANEL_COLOR_KEY:
1194         /* Not implemented yet */
1195         break;
1196     case SM501_DC_PANEL_FB_ADDR:
1197         ret = s->dc_panel_fb_addr;
1198         break;
1199     case SM501_DC_PANEL_FB_OFFSET:
1200         ret = s->dc_panel_fb_offset;
1201         break;
1202     case SM501_DC_PANEL_FB_WIDTH:
1203         ret = s->dc_panel_fb_width;
1204         break;
1205     case SM501_DC_PANEL_FB_HEIGHT:
1206         ret = s->dc_panel_fb_height;
1207         break;
1208     case SM501_DC_PANEL_TL_LOC:
1209         ret = s->dc_panel_tl_location;
1210         break;
1211     case SM501_DC_PANEL_BR_LOC:
1212         ret = s->dc_panel_br_location;
1213         break;
1214 
1215     case SM501_DC_PANEL_H_TOT:
1216         ret = s->dc_panel_h_total;
1217         break;
1218     case SM501_DC_PANEL_H_SYNC:
1219         ret = s->dc_panel_h_sync;
1220         break;
1221     case SM501_DC_PANEL_V_TOT:
1222         ret = s->dc_panel_v_total;
1223         break;
1224     case SM501_DC_PANEL_V_SYNC:
1225         ret = s->dc_panel_v_sync;
1226         break;
1227 
1228     case SM501_DC_PANEL_HWC_ADDR:
1229         ret = s->dc_panel_hwc_addr;
1230         break;
1231     case SM501_DC_PANEL_HWC_LOC:
1232         ret = s->dc_panel_hwc_location;
1233         break;
1234     case SM501_DC_PANEL_HWC_COLOR_1_2:
1235         ret = s->dc_panel_hwc_color_1_2;
1236         break;
1237     case SM501_DC_PANEL_HWC_COLOR_3:
1238         ret = s->dc_panel_hwc_color_3;
1239         break;
1240 
1241     case SM501_DC_VIDEO_CONTROL:
1242         ret = s->dc_video_control;
1243         break;
1244 
1245     case SM501_DC_CRT_CONTROL:
1246         ret = s->dc_crt_control;
1247         break;
1248     case SM501_DC_CRT_FB_ADDR:
1249         ret = s->dc_crt_fb_addr;
1250         break;
1251     case SM501_DC_CRT_FB_OFFSET:
1252         ret = s->dc_crt_fb_offset;
1253         break;
1254     case SM501_DC_CRT_H_TOT:
1255         ret = s->dc_crt_h_total;
1256         break;
1257     case SM501_DC_CRT_H_SYNC:
1258         ret = s->dc_crt_h_sync;
1259         break;
1260     case SM501_DC_CRT_V_TOT:
1261         ret = s->dc_crt_v_total;
1262         break;
1263     case SM501_DC_CRT_V_SYNC:
1264         ret = s->dc_crt_v_sync;
1265         break;
1266 
1267     case SM501_DC_CRT_HWC_ADDR:
1268         ret = s->dc_crt_hwc_addr;
1269         break;
1270     case SM501_DC_CRT_HWC_LOC:
1271         ret = s->dc_crt_hwc_location;
1272         break;
1273     case SM501_DC_CRT_HWC_COLOR_1_2:
1274         ret = s->dc_crt_hwc_color_1_2;
1275         break;
1276     case SM501_DC_CRT_HWC_COLOR_3:
1277         ret = s->dc_crt_hwc_color_3;
1278         break;
1279 
1280     case SM501_DC_PANEL_PALETTE ... SM501_DC_PANEL_PALETTE + 0x400 * 3 - 4:
1281         ret = sm501_palette_read(opaque, addr - SM501_DC_PANEL_PALETTE);
1282         break;
1283 
1284     default:
1285         qemu_log_mask(LOG_UNIMP, "sm501: not implemented disp ctrl register "
1286                       "read. addr=%" HWADDR_PRIx "\n", addr);
1287     }
1288     trace_sm501_disp_ctrl_read((uint32_t)addr, ret);
1289     return ret;
1290 }
1291 
1292 static void sm501_disp_ctrl_write(void *opaque, hwaddr addr,
1293                                   uint64_t value, unsigned size)
1294 {
1295     SM501State *s = opaque;
1296 
1297     trace_sm501_disp_ctrl_write((uint32_t)addr, (uint32_t)value);
1298     switch (addr) {
1299     case SM501_DC_PANEL_CONTROL:
1300         s->dc_panel_control = value & 0x0FFF73FF;
1301         break;
1302     case SM501_DC_PANEL_PANNING_CONTROL:
1303         s->dc_panel_panning_control = value & 0xFF3FFF3F;
1304         break;
1305     case SM501_DC_PANEL_COLOR_KEY:
1306         /* Not implemented yet */
1307         break;
1308     case SM501_DC_PANEL_FB_ADDR:
1309         s->dc_panel_fb_addr = value & 0x8FFFFFF0;
1310         if (value & 0x8000000) {
1311             qemu_log_mask(LOG_UNIMP, "Panel external memory not supported\n");
1312         }
1313         s->do_full_update = true;
1314         break;
1315     case SM501_DC_PANEL_FB_OFFSET:
1316         s->dc_panel_fb_offset = value & 0x3FF03FF0;
1317         break;
1318     case SM501_DC_PANEL_FB_WIDTH:
1319         s->dc_panel_fb_width = value & 0x0FFF0FFF;
1320         break;
1321     case SM501_DC_PANEL_FB_HEIGHT:
1322         s->dc_panel_fb_height = value & 0x0FFF0FFF;
1323         break;
1324     case SM501_DC_PANEL_TL_LOC:
1325         s->dc_panel_tl_location = value & 0x07FF07FF;
1326         break;
1327     case SM501_DC_PANEL_BR_LOC:
1328         s->dc_panel_br_location = value & 0x07FF07FF;
1329         break;
1330 
1331     case SM501_DC_PANEL_H_TOT:
1332         s->dc_panel_h_total = value & 0x0FFF0FFF;
1333         break;
1334     case SM501_DC_PANEL_H_SYNC:
1335         s->dc_panel_h_sync = value & 0x00FF0FFF;
1336         break;
1337     case SM501_DC_PANEL_V_TOT:
1338         s->dc_panel_v_total = value & 0x0FFF0FFF;
1339         break;
1340     case SM501_DC_PANEL_V_SYNC:
1341         s->dc_panel_v_sync = value & 0x003F0FFF;
1342         break;
1343 
1344     case SM501_DC_PANEL_HWC_ADDR:
1345         value &= 0x8FFFFFF0;
1346         if (value != s->dc_panel_hwc_addr) {
1347             hwc_invalidate(s, 0);
1348             s->dc_panel_hwc_addr = value;
1349         }
1350         break;
1351     case SM501_DC_PANEL_HWC_LOC:
1352         value &= 0x0FFF0FFF;
1353         if (value != s->dc_panel_hwc_location) {
1354             hwc_invalidate(s, 0);
1355             s->dc_panel_hwc_location = value;
1356         }
1357         break;
1358     case SM501_DC_PANEL_HWC_COLOR_1_2:
1359         s->dc_panel_hwc_color_1_2 = value;
1360         break;
1361     case SM501_DC_PANEL_HWC_COLOR_3:
1362         s->dc_panel_hwc_color_3 = value & 0x0000FFFF;
1363         break;
1364 
1365     case SM501_DC_VIDEO_CONTROL:
1366         s->dc_video_control = value & 0x00037FFF;
1367         break;
1368 
1369     case SM501_DC_CRT_CONTROL:
1370         s->dc_crt_control = value & 0x0003FFFF;
1371         break;
1372     case SM501_DC_CRT_FB_ADDR:
1373         s->dc_crt_fb_addr = value & 0x8FFFFFF0;
1374         if (value & 0x8000000) {
1375             qemu_log_mask(LOG_UNIMP, "CRT external memory not supported\n");
1376         }
1377         s->do_full_update = true;
1378         break;
1379     case SM501_DC_CRT_FB_OFFSET:
1380         s->dc_crt_fb_offset = value & 0x3FF03FF0;
1381         break;
1382     case SM501_DC_CRT_H_TOT:
1383         s->dc_crt_h_total = value & 0x0FFF0FFF;
1384         break;
1385     case SM501_DC_CRT_H_SYNC:
1386         s->dc_crt_h_sync = value & 0x00FF0FFF;
1387         break;
1388     case SM501_DC_CRT_V_TOT:
1389         s->dc_crt_v_total = value & 0x0FFF0FFF;
1390         break;
1391     case SM501_DC_CRT_V_SYNC:
1392         s->dc_crt_v_sync = value & 0x003F0FFF;
1393         break;
1394 
1395     case SM501_DC_CRT_HWC_ADDR:
1396         value &= 0x8FFFFFF0;
1397         if (value != s->dc_crt_hwc_addr) {
1398             hwc_invalidate(s, 1);
1399             s->dc_crt_hwc_addr = value;
1400         }
1401         break;
1402     case SM501_DC_CRT_HWC_LOC:
1403         value &= 0x0FFF0FFF;
1404         if (value != s->dc_crt_hwc_location) {
1405             hwc_invalidate(s, 1);
1406             s->dc_crt_hwc_location = value;
1407         }
1408         break;
1409     case SM501_DC_CRT_HWC_COLOR_1_2:
1410         s->dc_crt_hwc_color_1_2 = value;
1411         break;
1412     case SM501_DC_CRT_HWC_COLOR_3:
1413         s->dc_crt_hwc_color_3 = value & 0x0000FFFF;
1414         break;
1415 
1416     case SM501_DC_PANEL_PALETTE ... SM501_DC_PANEL_PALETTE + 0x400 * 3 - 4:
1417         sm501_palette_write(opaque, addr - SM501_DC_PANEL_PALETTE, value);
1418         break;
1419 
1420     default:
1421         qemu_log_mask(LOG_UNIMP, "sm501: not implemented disp ctrl register "
1422                       "write. addr=%" HWADDR_PRIx
1423                       ", val=%" PRIx64 "\n", addr, value);
1424     }
1425 }
1426 
1427 static const MemoryRegionOps sm501_disp_ctrl_ops = {
1428     .read = sm501_disp_ctrl_read,
1429     .write = sm501_disp_ctrl_write,
1430     .valid = {
1431         .min_access_size = 4,
1432         .max_access_size = 4,
1433     },
1434     .endianness = DEVICE_LITTLE_ENDIAN,
1435 };
1436 
1437 static uint64_t sm501_2d_engine_read(void *opaque, hwaddr addr,
1438                                      unsigned size)
1439 {
1440     SM501State *s = opaque;
1441     uint32_t ret = 0;
1442 
1443     switch (addr) {
1444     case SM501_2D_SOURCE:
1445         ret = s->twoD_source;
1446         break;
1447     case SM501_2D_DESTINATION:
1448         ret = s->twoD_destination;
1449         break;
1450     case SM501_2D_DIMENSION:
1451         ret = s->twoD_dimension;
1452         break;
1453     case SM501_2D_CONTROL:
1454         ret = s->twoD_control;
1455         break;
1456     case SM501_2D_PITCH:
1457         ret = s->twoD_pitch;
1458         break;
1459     case SM501_2D_FOREGROUND:
1460         ret = s->twoD_foreground;
1461         break;
1462     case SM501_2D_BACKGROUND:
1463         ret = s->twoD_background;
1464         break;
1465     case SM501_2D_STRETCH:
1466         ret = s->twoD_stretch;
1467         break;
1468     case SM501_2D_COLOR_COMPARE:
1469         ret = s->twoD_color_compare;
1470         break;
1471     case SM501_2D_COLOR_COMPARE_MASK:
1472         ret = s->twoD_color_compare_mask;
1473         break;
1474     case SM501_2D_MASK:
1475         ret = s->twoD_mask;
1476         break;
1477     case SM501_2D_CLIP_TL:
1478         ret = s->twoD_clip_tl;
1479         break;
1480     case SM501_2D_CLIP_BR:
1481         ret = s->twoD_clip_br;
1482         break;
1483     case SM501_2D_MONO_PATTERN_LOW:
1484         ret = s->twoD_mono_pattern_low;
1485         break;
1486     case SM501_2D_MONO_PATTERN_HIGH:
1487         ret = s->twoD_mono_pattern_high;
1488         break;
1489     case SM501_2D_WINDOW_WIDTH:
1490         ret = s->twoD_window_width;
1491         break;
1492     case SM501_2D_SOURCE_BASE:
1493         ret = s->twoD_source_base;
1494         break;
1495     case SM501_2D_DESTINATION_BASE:
1496         ret = s->twoD_destination_base;
1497         break;
1498     case SM501_2D_ALPHA:
1499         ret = s->twoD_alpha;
1500         break;
1501     case SM501_2D_WRAP:
1502         ret = s->twoD_wrap;
1503         break;
1504     case SM501_2D_STATUS:
1505         ret = 0; /* Should return interrupt status */
1506         break;
1507     default:
1508         qemu_log_mask(LOG_UNIMP, "sm501: not implemented disp ctrl register "
1509                       "read. addr=%" HWADDR_PRIx "\n", addr);
1510     }
1511     trace_sm501_2d_engine_read((uint32_t)addr, ret);
1512     return ret;
1513 }
1514 
1515 static void sm501_2d_engine_write(void *opaque, hwaddr addr,
1516                                   uint64_t value, unsigned size)
1517 {
1518     SM501State *s = opaque;
1519 
1520     trace_sm501_2d_engine_write((uint32_t)addr, (uint32_t)value);
1521     switch (addr) {
1522     case SM501_2D_SOURCE:
1523         s->twoD_source = value;
1524         break;
1525     case SM501_2D_DESTINATION:
1526         s->twoD_destination = value;
1527         break;
1528     case SM501_2D_DIMENSION:
1529         s->twoD_dimension = value;
1530         break;
1531     case SM501_2D_CONTROL:
1532         s->twoD_control = value;
1533 
1534         /* do 2d operation if start flag is set. */
1535         if (value & 0x80000000) {
1536             sm501_2d_operation(s);
1537             s->twoD_control &= ~0x80000000; /* start flag down */
1538         }
1539 
1540         break;
1541     case SM501_2D_PITCH:
1542         s->twoD_pitch = value;
1543         break;
1544     case SM501_2D_FOREGROUND:
1545         s->twoD_foreground = value;
1546         break;
1547     case SM501_2D_BACKGROUND:
1548         s->twoD_background = value;
1549         break;
1550     case SM501_2D_STRETCH:
1551         if (((value >> 20) & 3) == 3) {
1552             value &= ~BIT(20);
1553         }
1554         s->twoD_stretch = value;
1555         break;
1556     case SM501_2D_COLOR_COMPARE:
1557         s->twoD_color_compare = value;
1558         break;
1559     case SM501_2D_COLOR_COMPARE_MASK:
1560         s->twoD_color_compare_mask = value;
1561         break;
1562     case SM501_2D_MASK:
1563         s->twoD_mask = value;
1564         break;
1565     case SM501_2D_CLIP_TL:
1566         s->twoD_clip_tl = value;
1567         break;
1568     case SM501_2D_CLIP_BR:
1569         s->twoD_clip_br = value;
1570         break;
1571     case SM501_2D_MONO_PATTERN_LOW:
1572         s->twoD_mono_pattern_low = value;
1573         break;
1574     case SM501_2D_MONO_PATTERN_HIGH:
1575         s->twoD_mono_pattern_high = value;
1576         break;
1577     case SM501_2D_WINDOW_WIDTH:
1578         s->twoD_window_width = value;
1579         break;
1580     case SM501_2D_SOURCE_BASE:
1581         s->twoD_source_base = value;
1582         break;
1583     case SM501_2D_DESTINATION_BASE:
1584         s->twoD_destination_base = value;
1585         break;
1586     case SM501_2D_ALPHA:
1587         s->twoD_alpha = value;
1588         break;
1589     case SM501_2D_WRAP:
1590         s->twoD_wrap = value;
1591         break;
1592     case SM501_2D_STATUS:
1593         /* ignored, writing 0 should clear interrupt status */
1594         break;
1595     default:
1596         qemu_log_mask(LOG_UNIMP, "sm501: not implemented 2d engine register "
1597                       "write. addr=%" HWADDR_PRIx
1598                       ", val=%" PRIx64 "\n", addr, value);
1599     }
1600 }
1601 
1602 static const MemoryRegionOps sm501_2d_engine_ops = {
1603     .read = sm501_2d_engine_read,
1604     .write = sm501_2d_engine_write,
1605     .valid = {
1606         .min_access_size = 4,
1607         .max_access_size = 4,
1608     },
1609     .endianness = DEVICE_LITTLE_ENDIAN,
1610 };
1611 
1612 /* draw line functions for all console modes */
1613 
1614 typedef void draw_line_func(uint8_t *d, const uint8_t *s,
1615                             int width, const uint32_t *pal);
1616 
1617 typedef void draw_hwc_line_func(uint8_t *d, const uint8_t *s,
1618                                 int width, const uint8_t *palette,
1619                                 int c_x, int c_y);
1620 
1621 static void draw_line8_32(uint8_t *d, const uint8_t *s, int width,
1622                           const uint32_t *pal)
1623 {
1624     uint8_t v, r, g, b;
1625     do {
1626         v = ldub_p(s);
1627         r = (pal[v] >> 16) & 0xff;
1628         g = (pal[v] >>  8) & 0xff;
1629         b = (pal[v] >>  0) & 0xff;
1630         *(uint32_t *)d = rgb_to_pixel32(r, g, b);
1631         s++;
1632         d += 4;
1633     } while (--width != 0);
1634 }
1635 
1636 static void draw_line16_32(uint8_t *d, const uint8_t *s, int width,
1637                            const uint32_t *pal)
1638 {
1639     uint16_t rgb565;
1640     uint8_t r, g, b;
1641 
1642     do {
1643         rgb565 = lduw_le_p(s);
1644         r = (rgb565 >> 8) & 0xf8;
1645         g = (rgb565 >> 3) & 0xfc;
1646         b = (rgb565 << 3) & 0xf8;
1647         *(uint32_t *)d = rgb_to_pixel32(r, g, b);
1648         s += 2;
1649         d += 4;
1650     } while (--width != 0);
1651 }
1652 
1653 static void draw_line32_32(uint8_t *d, const uint8_t *s, int width,
1654                            const uint32_t *pal)
1655 {
1656     uint8_t r, g, b;
1657 
1658     do {
1659         r = s[2];
1660         g = s[1];
1661         b = s[0];
1662         *(uint32_t *)d = rgb_to_pixel32(r, g, b);
1663         s += 4;
1664         d += 4;
1665     } while (--width != 0);
1666 }
1667 
1668 /**
1669  * Draw hardware cursor image on the given line.
1670  */
1671 static void draw_hwc_line_32(uint8_t *d, const uint8_t *s, int width,
1672                              const uint8_t *palette, int c_x, int c_y)
1673 {
1674     int i;
1675     uint8_t r, g, b, v, bitset = 0;
1676 
1677     /* get cursor position */
1678     assert(0 <= c_y && c_y < SM501_HWC_HEIGHT);
1679     s += SM501_HWC_WIDTH * c_y / 4;  /* 4 pixels per byte */
1680     d += c_x * 4;
1681 
1682     for (i = 0; i < SM501_HWC_WIDTH && c_x + i < width; i++) {
1683         /* get pixel value */
1684         if (i % 4 == 0) {
1685             bitset = ldub_p(s);
1686             s++;
1687         }
1688         v = bitset & 3;
1689         bitset >>= 2;
1690 
1691         /* write pixel */
1692         if (v) {
1693             v--;
1694             r = palette[v * 3 + 0];
1695             g = palette[v * 3 + 1];
1696             b = palette[v * 3 + 2];
1697             *(uint32_t *)d = rgb_to_pixel32(r, g, b);
1698         }
1699         d += 4;
1700     }
1701 }
1702 
1703 static void sm501_update_display(void *opaque)
1704 {
1705     SM501State *s = opaque;
1706     DisplaySurface *surface = qemu_console_surface(s->con);
1707     DirtyBitmapSnapshot *snap;
1708     int y, c_x = 0, c_y = 0;
1709     int crt = (s->dc_crt_control & SM501_DC_CRT_CONTROL_SEL) ? 1 : 0;
1710     int width = get_width(s, crt);
1711     int height = get_height(s, crt);
1712     int src_bpp = get_bpp(s, crt);
1713     int dst_bpp = surface_bytes_per_pixel(surface);
1714     draw_line_func *draw_line = NULL;
1715     draw_hwc_line_func *draw_hwc_line = NULL;
1716     int full_update = 0;
1717     int y_start = -1;
1718     ram_addr_t offset;
1719     uint32_t *palette;
1720     uint8_t hwc_palette[3 * 3];
1721     uint8_t *hwc_src = NULL;
1722 
1723     assert(dst_bpp == 4); /* Output is always 32-bit RGB */
1724 
1725     if (!((crt ? s->dc_crt_control : s->dc_panel_control)
1726           & SM501_DC_CRT_CONTROL_ENABLE)) {
1727         return;
1728     }
1729 
1730     palette = (uint32_t *)(crt ? &s->dc_palette[SM501_DC_CRT_PALETTE -
1731                                                 SM501_DC_PANEL_PALETTE]
1732                                : &s->dc_palette[0]);
1733 
1734     /* choose draw_line function */
1735     switch (src_bpp) {
1736     case 1:
1737         draw_line = draw_line8_32;
1738         break;
1739     case 2:
1740         draw_line = draw_line16_32;
1741         break;
1742     case 4:
1743         draw_line = draw_line32_32;
1744         break;
1745     default:
1746         qemu_log_mask(LOG_GUEST_ERROR, "sm501: update display"
1747                       "invalid control register value.\n");
1748         return;
1749     }
1750 
1751     /* set up to draw hardware cursor */
1752     if (is_hwc_enabled(s, crt)) {
1753         /* choose cursor draw line function */
1754         draw_hwc_line = draw_hwc_line_32;
1755         hwc_src = get_hwc_address(s, crt);
1756         c_x = get_hwc_x(s, crt);
1757         c_y = get_hwc_y(s, crt);
1758         get_hwc_palette(s, crt, hwc_palette);
1759     }
1760 
1761     /* adjust console size */
1762     if (s->last_width != width || s->last_height != height) {
1763         qemu_console_resize(s->con, width, height);
1764         surface = qemu_console_surface(s->con);
1765         s->last_width = width;
1766         s->last_height = height;
1767         full_update = 1;
1768     }
1769 
1770     /* someone else requested a full update */
1771     if (s->do_full_update) {
1772         s->do_full_update = false;
1773         full_update = 1;
1774     }
1775 
1776     /* draw each line according to conditions */
1777     offset = get_fb_addr(s, crt);
1778     snap = memory_region_snapshot_and_clear_dirty(&s->local_mem_region,
1779               offset, width * height * src_bpp, DIRTY_MEMORY_VGA);
1780     for (y = 0; y < height; y++, offset += width * src_bpp) {
1781         int update, update_hwc;
1782 
1783         /* check if hardware cursor is enabled and we're within its range */
1784         update_hwc = draw_hwc_line && c_y <= y && y < c_y + SM501_HWC_HEIGHT;
1785         update = full_update || update_hwc;
1786         /* check dirty flags for each line */
1787         update |= memory_region_snapshot_get_dirty(&s->local_mem_region, snap,
1788                                                    offset, width * src_bpp);
1789 
1790         /* draw line and change status */
1791         if (update) {
1792             uint8_t *d = surface_data(surface);
1793             d +=  y * width * dst_bpp;
1794 
1795             /* draw graphics layer */
1796             draw_line(d, s->local_mem + offset, width, palette);
1797 
1798             /* draw hardware cursor */
1799             if (update_hwc) {
1800                 draw_hwc_line(d, hwc_src, width, hwc_palette, c_x, y - c_y);
1801             }
1802 
1803             if (y_start < 0) {
1804                 y_start = y;
1805             }
1806         } else {
1807             if (y_start >= 0) {
1808                 /* flush to display */
1809                 dpy_gfx_update(s->con, 0, y_start, width, y - y_start);
1810                 y_start = -1;
1811             }
1812         }
1813     }
1814     g_free(snap);
1815 
1816     /* complete flush to display */
1817     if (y_start >= 0) {
1818         dpy_gfx_update(s->con, 0, y_start, width, y - y_start);
1819     }
1820 }
1821 
1822 static const GraphicHwOps sm501_ops = {
1823     .gfx_update  = sm501_update_display,
1824 };
1825 
1826 static void sm501_reset(SM501State *s)
1827 {
1828     s->system_control = 0x00100000; /* 2D engine FIFO empty */
1829     /*
1830      * Bits 17 (SH), 7 (CDR), 6:5 (Test), 2:0 (Bus) are all supposed
1831      * to be determined at reset by GPIO lines which set config bits.
1832      * We hardwire them:
1833      *  SH = 0 : Hitachi Ready Polarity == Active Low
1834      *  CDR = 0 : do not reset clock divider
1835      *  TEST = 0 : Normal mode (not testing the silicon)
1836      *  BUS = 0 : Hitachi SH3/SH4
1837      */
1838     s->misc_control = SM501_MISC_DAC_POWER;
1839     s->gpio_31_0_control = 0;
1840     s->gpio_63_32_control = 0;
1841     s->dram_control = 0;
1842     s->arbitration_control = 0x05146732;
1843     s->irq_mask = 0;
1844     s->misc_timing = 0;
1845     s->power_mode_control = 0;
1846     s->i2c_byte_count = 0;
1847     s->i2c_status = 0;
1848     s->i2c_addr = 0;
1849     memset(s->i2c_data, 0, 16);
1850     s->dc_panel_control = 0x00010000; /* FIFO level 3 */
1851     s->dc_video_control = 0;
1852     s->dc_crt_control = 0x00010000;
1853     s->twoD_source = 0;
1854     s->twoD_destination = 0;
1855     s->twoD_dimension = 0;
1856     s->twoD_control = 0;
1857     s->twoD_pitch = 0;
1858     s->twoD_foreground = 0;
1859     s->twoD_background = 0;
1860     s->twoD_stretch = 0;
1861     s->twoD_color_compare = 0;
1862     s->twoD_color_compare_mask = 0;
1863     s->twoD_mask = 0;
1864     s->twoD_clip_tl = 0;
1865     s->twoD_clip_br = 0;
1866     s->twoD_mono_pattern_low = 0;
1867     s->twoD_mono_pattern_high = 0;
1868     s->twoD_window_width = 0;
1869     s->twoD_source_base = 0;
1870     s->twoD_destination_base = 0;
1871     s->twoD_alpha = 0;
1872     s->twoD_wrap = 0;
1873 }
1874 
1875 static void sm501_init(SM501State *s, DeviceState *dev,
1876                        uint32_t local_mem_bytes)
1877 {
1878     s->local_mem_size_index = get_local_mem_size_index(local_mem_bytes);
1879 
1880     /* local memory */
1881     memory_region_init_ram(&s->local_mem_region, OBJECT(dev), "sm501.local",
1882                            get_local_mem_size(s), &error_fatal);
1883     memory_region_set_log(&s->local_mem_region, true, DIRTY_MEMORY_VGA);
1884     s->local_mem = memory_region_get_ram_ptr(&s->local_mem_region);
1885 
1886     /* i2c */
1887     s->i2c_bus = i2c_init_bus(dev, "sm501.i2c");
1888     /* ddc */
1889     I2CDDCState *ddc = I2CDDC(qdev_new(TYPE_I2CDDC));
1890     i2c_slave_set_address(I2C_SLAVE(ddc), 0x50);
1891     qdev_realize_and_unref(DEVICE(ddc), BUS(s->i2c_bus), &error_abort);
1892 
1893     /* mmio */
1894     memory_region_init(&s->mmio_region, OBJECT(dev), "sm501.mmio", MMIO_SIZE);
1895     memory_region_init_io(&s->system_config_region, OBJECT(dev),
1896                           &sm501_system_config_ops, s,
1897                           "sm501-system-config", 0x6c);
1898     memory_region_add_subregion(&s->mmio_region, SM501_SYS_CONFIG,
1899                                 &s->system_config_region);
1900     memory_region_init_io(&s->i2c_region, OBJECT(dev), &sm501_i2c_ops, s,
1901                           "sm501-i2c", 0x14);
1902     memory_region_add_subregion(&s->mmio_region, SM501_I2C, &s->i2c_region);
1903     memory_region_init_io(&s->disp_ctrl_region, OBJECT(dev),
1904                           &sm501_disp_ctrl_ops, s,
1905                           "sm501-disp-ctrl", 0x1000);
1906     memory_region_add_subregion(&s->mmio_region, SM501_DC,
1907                                 &s->disp_ctrl_region);
1908     memory_region_init_io(&s->twoD_engine_region, OBJECT(dev),
1909                           &sm501_2d_engine_ops, s,
1910                           "sm501-2d-engine", 0x54);
1911     memory_region_add_subregion(&s->mmio_region, SM501_2D_ENGINE,
1912                                 &s->twoD_engine_region);
1913 
1914     /* create qemu graphic console */
1915     s->con = graphic_console_init(dev, 0, &sm501_ops, s);
1916 }
1917 
1918 static const VMStateDescription vmstate_sm501_state = {
1919     .name = "sm501-state",
1920     .version_id = 1,
1921     .minimum_version_id = 1,
1922     .fields = (VMStateField[]) {
1923         VMSTATE_UINT32(local_mem_size_index, SM501State),
1924         VMSTATE_UINT32(system_control, SM501State),
1925         VMSTATE_UINT32(misc_control, SM501State),
1926         VMSTATE_UINT32(gpio_31_0_control, SM501State),
1927         VMSTATE_UINT32(gpio_63_32_control, SM501State),
1928         VMSTATE_UINT32(dram_control, SM501State),
1929         VMSTATE_UINT32(arbitration_control, SM501State),
1930         VMSTATE_UINT32(irq_mask, SM501State),
1931         VMSTATE_UINT32(misc_timing, SM501State),
1932         VMSTATE_UINT32(power_mode_control, SM501State),
1933         VMSTATE_UINT32(uart0_ier, SM501State),
1934         VMSTATE_UINT32(uart0_lcr, SM501State),
1935         VMSTATE_UINT32(uart0_mcr, SM501State),
1936         VMSTATE_UINT32(uart0_scr, SM501State),
1937         VMSTATE_UINT8_ARRAY(dc_palette, SM501State, DC_PALETTE_ENTRIES),
1938         VMSTATE_UINT32(dc_panel_control, SM501State),
1939         VMSTATE_UINT32(dc_panel_panning_control, SM501State),
1940         VMSTATE_UINT32(dc_panel_fb_addr, SM501State),
1941         VMSTATE_UINT32(dc_panel_fb_offset, SM501State),
1942         VMSTATE_UINT32(dc_panel_fb_width, SM501State),
1943         VMSTATE_UINT32(dc_panel_fb_height, SM501State),
1944         VMSTATE_UINT32(dc_panel_tl_location, SM501State),
1945         VMSTATE_UINT32(dc_panel_br_location, SM501State),
1946         VMSTATE_UINT32(dc_panel_h_total, SM501State),
1947         VMSTATE_UINT32(dc_panel_h_sync, SM501State),
1948         VMSTATE_UINT32(dc_panel_v_total, SM501State),
1949         VMSTATE_UINT32(dc_panel_v_sync, SM501State),
1950         VMSTATE_UINT32(dc_panel_hwc_addr, SM501State),
1951         VMSTATE_UINT32(dc_panel_hwc_location, SM501State),
1952         VMSTATE_UINT32(dc_panel_hwc_color_1_2, SM501State),
1953         VMSTATE_UINT32(dc_panel_hwc_color_3, SM501State),
1954         VMSTATE_UINT32(dc_video_control, SM501State),
1955         VMSTATE_UINT32(dc_crt_control, SM501State),
1956         VMSTATE_UINT32(dc_crt_fb_addr, SM501State),
1957         VMSTATE_UINT32(dc_crt_fb_offset, SM501State),
1958         VMSTATE_UINT32(dc_crt_h_total, SM501State),
1959         VMSTATE_UINT32(dc_crt_h_sync, SM501State),
1960         VMSTATE_UINT32(dc_crt_v_total, SM501State),
1961         VMSTATE_UINT32(dc_crt_v_sync, SM501State),
1962         VMSTATE_UINT32(dc_crt_hwc_addr, SM501State),
1963         VMSTATE_UINT32(dc_crt_hwc_location, SM501State),
1964         VMSTATE_UINT32(dc_crt_hwc_color_1_2, SM501State),
1965         VMSTATE_UINT32(dc_crt_hwc_color_3, SM501State),
1966         VMSTATE_UINT32(twoD_source, SM501State),
1967         VMSTATE_UINT32(twoD_destination, SM501State),
1968         VMSTATE_UINT32(twoD_dimension, SM501State),
1969         VMSTATE_UINT32(twoD_control, SM501State),
1970         VMSTATE_UINT32(twoD_pitch, SM501State),
1971         VMSTATE_UINT32(twoD_foreground, SM501State),
1972         VMSTATE_UINT32(twoD_background, SM501State),
1973         VMSTATE_UINT32(twoD_stretch, SM501State),
1974         VMSTATE_UINT32(twoD_color_compare, SM501State),
1975         VMSTATE_UINT32(twoD_color_compare_mask, SM501State),
1976         VMSTATE_UINT32(twoD_mask, SM501State),
1977         VMSTATE_UINT32(twoD_clip_tl, SM501State),
1978         VMSTATE_UINT32(twoD_clip_br, SM501State),
1979         VMSTATE_UINT32(twoD_mono_pattern_low, SM501State),
1980         VMSTATE_UINT32(twoD_mono_pattern_high, SM501State),
1981         VMSTATE_UINT32(twoD_window_width, SM501State),
1982         VMSTATE_UINT32(twoD_source_base, SM501State),
1983         VMSTATE_UINT32(twoD_destination_base, SM501State),
1984         VMSTATE_UINT32(twoD_alpha, SM501State),
1985         VMSTATE_UINT32(twoD_wrap, SM501State),
1986         /* Added in version 2 */
1987         VMSTATE_UINT8(i2c_byte_count, SM501State),
1988         VMSTATE_UINT8(i2c_status, SM501State),
1989         VMSTATE_UINT8(i2c_addr, SM501State),
1990         VMSTATE_UINT8_ARRAY(i2c_data, SM501State, 16),
1991         VMSTATE_END_OF_LIST()
1992      }
1993 };
1994 
1995 #define TYPE_SYSBUS_SM501 "sysbus-sm501"
1996 OBJECT_DECLARE_SIMPLE_TYPE(SM501SysBusState, SYSBUS_SM501)
1997 
1998 struct SM501SysBusState {
1999     /*< private >*/
2000     SysBusDevice parent_obj;
2001     /*< public >*/
2002     SM501State state;
2003     uint32_t vram_size;
2004     SerialMM serial;
2005     OHCISysBusState ohci;
2006 };
2007 
2008 static void sm501_realize_sysbus(DeviceState *dev, Error **errp)
2009 {
2010     SM501SysBusState *s = SYSBUS_SM501(dev);
2011     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
2012     MemoryRegion *mr;
2013 
2014     sm501_init(&s->state, dev, s->vram_size);
2015     if (get_local_mem_size(&s->state) != s->vram_size) {
2016         error_setg(errp, "Invalid VRAM size, nearest valid size is %" PRIu32,
2017                    get_local_mem_size(&s->state));
2018         return;
2019     }
2020     sysbus_init_mmio(sbd, &s->state.local_mem_region);
2021     sysbus_init_mmio(sbd, &s->state.mmio_region);
2022 
2023     /* bridge to usb host emulation module */
2024     sysbus_realize_and_unref(SYS_BUS_DEVICE(&s->ohci), &error_fatal);
2025     memory_region_add_subregion(&s->state.mmio_region, SM501_USB_HOST,
2026                        sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->ohci), 0));
2027     sysbus_pass_irq(sbd, SYS_BUS_DEVICE(&s->ohci));
2028 
2029     /* bridge to serial emulation module */
2030     sysbus_realize(SYS_BUS_DEVICE(&s->serial), &error_fatal);
2031     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->serial), 0);
2032     memory_region_add_subregion(&s->state.mmio_region, SM501_UART0, mr);
2033     /* TODO : chain irq to IRL */
2034 }
2035 
2036 static Property sm501_sysbus_properties[] = {
2037     DEFINE_PROP_UINT32("vram-size", SM501SysBusState, vram_size, 0),
2038     DEFINE_PROP_END_OF_LIST(),
2039 };
2040 
2041 static void sm501_reset_sysbus(DeviceState *dev)
2042 {
2043     SM501SysBusState *s = SYSBUS_SM501(dev);
2044     sm501_reset(&s->state);
2045 }
2046 
2047 static const VMStateDescription vmstate_sm501_sysbus = {
2048     .name = TYPE_SYSBUS_SM501,
2049     .version_id = 2,
2050     .minimum_version_id = 2,
2051     .fields = (VMStateField[]) {
2052         VMSTATE_STRUCT(state, SM501SysBusState, 1,
2053                        vmstate_sm501_state, SM501State),
2054         VMSTATE_END_OF_LIST()
2055      }
2056 };
2057 
2058 static void sm501_sysbus_class_init(ObjectClass *klass, void *data)
2059 {
2060     DeviceClass *dc = DEVICE_CLASS(klass);
2061 
2062     dc->realize = sm501_realize_sysbus;
2063     set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
2064     dc->desc = "SM501 Multimedia Companion";
2065     device_class_set_props(dc, sm501_sysbus_properties);
2066     dc->reset = sm501_reset_sysbus;
2067     dc->vmsd = &vmstate_sm501_sysbus;
2068 }
2069 
2070 static void sm501_sysbus_init(Object *o)
2071 {
2072     SM501SysBusState *sm501 = SYSBUS_SM501(o);
2073     OHCISysBusState *ohci = &sm501->ohci;
2074     SerialMM *smm = &sm501->serial;
2075 
2076     object_initialize_child(o, "ohci", ohci, TYPE_SYSBUS_OHCI);
2077     object_property_add_alias(o, "dma-offset", OBJECT(ohci), "dma-offset");
2078     qdev_prop_set_uint32(DEVICE(ohci), "num-ports", 2);
2079 
2080     object_initialize_child(o, "serial", smm, TYPE_SERIAL_MM);
2081     qdev_set_legacy_instance_id(DEVICE(smm), SM501_UART0, 2);
2082     qdev_prop_set_uint8(DEVICE(smm), "regshift", 2);
2083     qdev_prop_set_uint8(DEVICE(smm), "endianness", DEVICE_LITTLE_ENDIAN);
2084 
2085     object_property_add_alias(o, "chardev", OBJECT(smm), "chardev");
2086 }
2087 
2088 static const TypeInfo sm501_sysbus_info = {
2089     .name          = TYPE_SYSBUS_SM501,
2090     .parent        = TYPE_SYS_BUS_DEVICE,
2091     .instance_size = sizeof(SM501SysBusState),
2092     .class_init    = sm501_sysbus_class_init,
2093     .instance_init = sm501_sysbus_init,
2094 };
2095 
2096 #define TYPE_PCI_SM501 "sm501"
2097 OBJECT_DECLARE_SIMPLE_TYPE(SM501PCIState, PCI_SM501)
2098 
2099 struct SM501PCIState {
2100     /*< private >*/
2101     PCIDevice parent_obj;
2102     /*< public >*/
2103     SM501State state;
2104     uint32_t vram_size;
2105 };
2106 
2107 static void sm501_realize_pci(PCIDevice *dev, Error **errp)
2108 {
2109     SM501PCIState *s = PCI_SM501(dev);
2110 
2111     sm501_init(&s->state, DEVICE(dev), s->vram_size);
2112     if (get_local_mem_size(&s->state) != s->vram_size) {
2113         error_setg(errp, "Invalid VRAM size, nearest valid size is %" PRIu32,
2114                    get_local_mem_size(&s->state));
2115         return;
2116     }
2117     pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY,
2118                      &s->state.local_mem_region);
2119     pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY,
2120                      &s->state.mmio_region);
2121 }
2122 
2123 static Property sm501_pci_properties[] = {
2124     DEFINE_PROP_UINT32("vram-size", SM501PCIState, vram_size, 64 * MiB),
2125     DEFINE_PROP_END_OF_LIST(),
2126 };
2127 
2128 static void sm501_reset_pci(DeviceState *dev)
2129 {
2130     SM501PCIState *s = PCI_SM501(dev);
2131     sm501_reset(&s->state);
2132     /* Bits 2:0 of misc_control register is 001 for PCI */
2133     s->state.misc_control |= 1;
2134 }
2135 
2136 static const VMStateDescription vmstate_sm501_pci = {
2137     .name = TYPE_PCI_SM501,
2138     .version_id = 2,
2139     .minimum_version_id = 2,
2140     .fields = (VMStateField[]) {
2141         VMSTATE_PCI_DEVICE(parent_obj, SM501PCIState),
2142         VMSTATE_STRUCT(state, SM501PCIState, 1,
2143                        vmstate_sm501_state, SM501State),
2144         VMSTATE_END_OF_LIST()
2145      }
2146 };
2147 
2148 static void sm501_pci_class_init(ObjectClass *klass, void *data)
2149 {
2150     DeviceClass *dc = DEVICE_CLASS(klass);
2151     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2152 
2153     k->realize = sm501_realize_pci;
2154     k->vendor_id = PCI_VENDOR_ID_SILICON_MOTION;
2155     k->device_id = PCI_DEVICE_ID_SM501;
2156     k->class_id = PCI_CLASS_DISPLAY_OTHER;
2157     set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
2158     dc->desc = "SM501 Display Controller";
2159     device_class_set_props(dc, sm501_pci_properties);
2160     dc->reset = sm501_reset_pci;
2161     dc->hotpluggable = false;
2162     dc->vmsd = &vmstate_sm501_pci;
2163 }
2164 
2165 static const TypeInfo sm501_pci_info = {
2166     .name          = TYPE_PCI_SM501,
2167     .parent        = TYPE_PCI_DEVICE,
2168     .instance_size = sizeof(SM501PCIState),
2169     .class_init    = sm501_pci_class_init,
2170     .interfaces = (InterfaceInfo[]) {
2171         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
2172         { },
2173     },
2174 };
2175 
2176 static void sm501_register_types(void)
2177 {
2178     type_register_static(&sm501_sysbus_info);
2179     type_register_static(&sm501_pci_info);
2180 }
2181 
2182 type_init(sm501_register_types)
2183