xref: /qemu/hw/i386/pc.c (revision b355f08a)
1 /*
2  * QEMU PC System Emulator
3  *
4  * Copyright (c) 2003-2004 Fabrice Bellard
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a copy
7  * of this software and associated documentation files (the "Software"), to deal
8  * in the Software without restriction, including without limitation the rights
9  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10  * copies of the Software, and to permit persons to whom the Software is
11  * furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22  * THE SOFTWARE.
23  */
24 
25 #include "qemu/osdep.h"
26 #include "qemu/units.h"
27 #include "hw/i386/x86.h"
28 #include "hw/i386/pc.h"
29 #include "hw/char/serial.h"
30 #include "hw/char/parallel.h"
31 #include "hw/i386/apic.h"
32 #include "hw/i386/topology.h"
33 #include "hw/i386/fw_cfg.h"
34 #include "hw/i386/vmport.h"
35 #include "sysemu/cpus.h"
36 #include "hw/block/fdc.h"
37 #include "hw/ide.h"
38 #include "hw/pci/pci.h"
39 #include "hw/pci/pci_bus.h"
40 #include "hw/nvram/fw_cfg.h"
41 #include "hw/timer/hpet.h"
42 #include "hw/firmware/smbios.h"
43 #include "hw/loader.h"
44 #include "elf.h"
45 #include "migration/vmstate.h"
46 #include "multiboot.h"
47 #include "hw/rtc/mc146818rtc.h"
48 #include "hw/intc/i8259.h"
49 #include "hw/dma/i8257.h"
50 #include "hw/timer/i8254.h"
51 #include "hw/input/i8042.h"
52 #include "hw/irq.h"
53 #include "hw/audio/pcspk.h"
54 #include "hw/pci/msi.h"
55 #include "hw/sysbus.h"
56 #include "sysemu/sysemu.h"
57 #include "sysemu/tcg.h"
58 #include "sysemu/numa.h"
59 #include "sysemu/kvm.h"
60 #include "sysemu/xen.h"
61 #include "sysemu/reset.h"
62 #include "sysemu/runstate.h"
63 #include "kvm/kvm_i386.h"
64 #include "hw/xen/xen.h"
65 #include "hw/xen/start_info.h"
66 #include "ui/qemu-spice.h"
67 #include "exec/memory.h"
68 #include "qemu/bitmap.h"
69 #include "qemu/config-file.h"
70 #include "qemu/error-report.h"
71 #include "qemu/option.h"
72 #include "qemu/cutils.h"
73 #include "hw/acpi/acpi.h"
74 #include "hw/acpi/cpu_hotplug.h"
75 #include "acpi-build.h"
76 #include "hw/mem/pc-dimm.h"
77 #include "hw/mem/nvdimm.h"
78 #include "qapi/error.h"
79 #include "qapi/qapi-visit-common.h"
80 #include "qapi/visitor.h"
81 #include "hw/core/cpu.h"
82 #include "hw/usb.h"
83 #include "hw/i386/intel_iommu.h"
84 #include "hw/net/ne2000-isa.h"
85 #include "standard-headers/asm-x86/bootparam.h"
86 #include "hw/virtio/virtio-pmem-pci.h"
87 #include "hw/virtio/virtio-mem-pci.h"
88 #include "hw/mem/memory-device.h"
89 #include "sysemu/replay.h"
90 #include "qapi/qmp/qerror.h"
91 #include "e820_memory_layout.h"
92 #include "fw_cfg.h"
93 #include "trace.h"
94 #include CONFIG_DEVICES
95 
96 GlobalProperty pc_compat_6_1[] = {};
97 const size_t pc_compat_6_1_len = G_N_ELEMENTS(pc_compat_6_1);
98 
99 GlobalProperty pc_compat_6_0[] = {
100     { "qemu64" "-" TYPE_X86_CPU, "family", "6" },
101     { "qemu64" "-" TYPE_X86_CPU, "model", "6" },
102     { "qemu64" "-" TYPE_X86_CPU, "stepping", "3" },
103     { TYPE_X86_CPU, "x-vendor-cpuid-only", "off" },
104     { "ICH9-LPC", ACPI_PM_PROP_ACPI_PCIHP_BRIDGE, "off" },
105 };
106 const size_t pc_compat_6_0_len = G_N_ELEMENTS(pc_compat_6_0);
107 
108 GlobalProperty pc_compat_5_2[] = {
109     { "ICH9-LPC", "x-smi-cpu-hotunplug", "off" },
110 };
111 const size_t pc_compat_5_2_len = G_N_ELEMENTS(pc_compat_5_2);
112 
113 GlobalProperty pc_compat_5_1[] = {
114     { "ICH9-LPC", "x-smi-cpu-hotplug", "off" },
115     { TYPE_X86_CPU, "kvm-msi-ext-dest-id", "off" },
116 };
117 const size_t pc_compat_5_1_len = G_N_ELEMENTS(pc_compat_5_1);
118 
119 GlobalProperty pc_compat_5_0[] = {
120 };
121 const size_t pc_compat_5_0_len = G_N_ELEMENTS(pc_compat_5_0);
122 
123 GlobalProperty pc_compat_4_2[] = {
124     { "mch", "smbase-smram", "off" },
125 };
126 const size_t pc_compat_4_2_len = G_N_ELEMENTS(pc_compat_4_2);
127 
128 GlobalProperty pc_compat_4_1[] = {};
129 const size_t pc_compat_4_1_len = G_N_ELEMENTS(pc_compat_4_1);
130 
131 GlobalProperty pc_compat_4_0[] = {};
132 const size_t pc_compat_4_0_len = G_N_ELEMENTS(pc_compat_4_0);
133 
134 GlobalProperty pc_compat_3_1[] = {
135     { "intel-iommu", "dma-drain", "off" },
136     { "Opteron_G3" "-" TYPE_X86_CPU, "rdtscp", "off" },
137     { "Opteron_G4" "-" TYPE_X86_CPU, "rdtscp", "off" },
138     { "Opteron_G4" "-" TYPE_X86_CPU, "npt", "off" },
139     { "Opteron_G4" "-" TYPE_X86_CPU, "nrip-save", "off" },
140     { "Opteron_G5" "-" TYPE_X86_CPU, "rdtscp", "off" },
141     { "Opteron_G5" "-" TYPE_X86_CPU, "npt", "off" },
142     { "Opteron_G5" "-" TYPE_X86_CPU, "nrip-save", "off" },
143     { "EPYC" "-" TYPE_X86_CPU, "npt", "off" },
144     { "EPYC" "-" TYPE_X86_CPU, "nrip-save", "off" },
145     { "EPYC-IBPB" "-" TYPE_X86_CPU, "npt", "off" },
146     { "EPYC-IBPB" "-" TYPE_X86_CPU, "nrip-save", "off" },
147     { "Skylake-Client" "-" TYPE_X86_CPU,      "mpx", "on" },
148     { "Skylake-Client-IBRS" "-" TYPE_X86_CPU, "mpx", "on" },
149     { "Skylake-Server" "-" TYPE_X86_CPU,      "mpx", "on" },
150     { "Skylake-Server-IBRS" "-" TYPE_X86_CPU, "mpx", "on" },
151     { "Cascadelake-Server" "-" TYPE_X86_CPU,  "mpx", "on" },
152     { "Icelake-Client" "-" TYPE_X86_CPU,      "mpx", "on" },
153     { "Icelake-Server" "-" TYPE_X86_CPU,      "mpx", "on" },
154     { "Cascadelake-Server" "-" TYPE_X86_CPU, "stepping", "5" },
155     { TYPE_X86_CPU, "x-intel-pt-auto-level", "off" },
156 };
157 const size_t pc_compat_3_1_len = G_N_ELEMENTS(pc_compat_3_1);
158 
159 GlobalProperty pc_compat_3_0[] = {
160     { TYPE_X86_CPU, "x-hv-synic-kvm-only", "on" },
161     { "Skylake-Server" "-" TYPE_X86_CPU, "pku", "off" },
162     { "Skylake-Server-IBRS" "-" TYPE_X86_CPU, "pku", "off" },
163 };
164 const size_t pc_compat_3_0_len = G_N_ELEMENTS(pc_compat_3_0);
165 
166 GlobalProperty pc_compat_2_12[] = {
167     { TYPE_X86_CPU, "legacy-cache", "on" },
168     { TYPE_X86_CPU, "topoext", "off" },
169     { "EPYC-" TYPE_X86_CPU, "xlevel", "0x8000000a" },
170     { "EPYC-IBPB-" TYPE_X86_CPU, "xlevel", "0x8000000a" },
171 };
172 const size_t pc_compat_2_12_len = G_N_ELEMENTS(pc_compat_2_12);
173 
174 GlobalProperty pc_compat_2_11[] = {
175     { TYPE_X86_CPU, "x-migrate-smi-count", "off" },
176     { "Skylake-Server" "-" TYPE_X86_CPU, "clflushopt", "off" },
177 };
178 const size_t pc_compat_2_11_len = G_N_ELEMENTS(pc_compat_2_11);
179 
180 GlobalProperty pc_compat_2_10[] = {
181     { TYPE_X86_CPU, "x-hv-max-vps", "0x40" },
182     { "i440FX-pcihost", "x-pci-hole64-fix", "off" },
183     { "q35-pcihost", "x-pci-hole64-fix", "off" },
184 };
185 const size_t pc_compat_2_10_len = G_N_ELEMENTS(pc_compat_2_10);
186 
187 GlobalProperty pc_compat_2_9[] = {
188     { "mch", "extended-tseg-mbytes", "0" },
189 };
190 const size_t pc_compat_2_9_len = G_N_ELEMENTS(pc_compat_2_9);
191 
192 GlobalProperty pc_compat_2_8[] = {
193     { TYPE_X86_CPU, "tcg-cpuid", "off" },
194     { "kvmclock", "x-mach-use-reliable-get-clock", "off" },
195     { "ICH9-LPC", "x-smi-broadcast", "off" },
196     { TYPE_X86_CPU, "vmware-cpuid-freq", "off" },
197     { "Haswell-" TYPE_X86_CPU, "stepping", "1" },
198 };
199 const size_t pc_compat_2_8_len = G_N_ELEMENTS(pc_compat_2_8);
200 
201 GlobalProperty pc_compat_2_7[] = {
202     { TYPE_X86_CPU, "l3-cache", "off" },
203     { TYPE_X86_CPU, "full-cpuid-auto-level", "off" },
204     { "Opteron_G3" "-" TYPE_X86_CPU, "family", "15" },
205     { "Opteron_G3" "-" TYPE_X86_CPU, "model", "6" },
206     { "Opteron_G3" "-" TYPE_X86_CPU, "stepping", "1" },
207     { "isa-pcspk", "migrate", "off" },
208 };
209 const size_t pc_compat_2_7_len = G_N_ELEMENTS(pc_compat_2_7);
210 
211 GlobalProperty pc_compat_2_6[] = {
212     { TYPE_X86_CPU, "cpuid-0xb", "off" },
213     { "vmxnet3", "romfile", "" },
214     { TYPE_X86_CPU, "fill-mtrr-mask", "off" },
215     { "apic-common", "legacy-instance-id", "on", }
216 };
217 const size_t pc_compat_2_6_len = G_N_ELEMENTS(pc_compat_2_6);
218 
219 GlobalProperty pc_compat_2_5[] = {};
220 const size_t pc_compat_2_5_len = G_N_ELEMENTS(pc_compat_2_5);
221 
222 GlobalProperty pc_compat_2_4[] = {
223     PC_CPU_MODEL_IDS("2.4.0")
224     { "Haswell-" TYPE_X86_CPU, "abm", "off" },
225     { "Haswell-noTSX-" TYPE_X86_CPU, "abm", "off" },
226     { "Broadwell-" TYPE_X86_CPU, "abm", "off" },
227     { "Broadwell-noTSX-" TYPE_X86_CPU, "abm", "off" },
228     { "host" "-" TYPE_X86_CPU, "host-cache-info", "on" },
229     { TYPE_X86_CPU, "check", "off" },
230     { "qemu64" "-" TYPE_X86_CPU, "sse4a", "on" },
231     { "qemu64" "-" TYPE_X86_CPU, "abm", "on" },
232     { "qemu64" "-" TYPE_X86_CPU, "popcnt", "on" },
233     { "qemu32" "-" TYPE_X86_CPU, "popcnt", "on" },
234     { "Opteron_G2" "-" TYPE_X86_CPU, "rdtscp", "on" },
235     { "Opteron_G3" "-" TYPE_X86_CPU, "rdtscp", "on" },
236     { "Opteron_G4" "-" TYPE_X86_CPU, "rdtscp", "on" },
237     { "Opteron_G5" "-" TYPE_X86_CPU, "rdtscp", "on", }
238 };
239 const size_t pc_compat_2_4_len = G_N_ELEMENTS(pc_compat_2_4);
240 
241 GlobalProperty pc_compat_2_3[] = {
242     PC_CPU_MODEL_IDS("2.3.0")
243     { TYPE_X86_CPU, "arat", "off" },
244     { "qemu64" "-" TYPE_X86_CPU, "min-level", "4" },
245     { "kvm64" "-" TYPE_X86_CPU, "min-level", "5" },
246     { "pentium3" "-" TYPE_X86_CPU, "min-level", "2" },
247     { "n270" "-" TYPE_X86_CPU, "min-level", "5" },
248     { "Conroe" "-" TYPE_X86_CPU, "min-level", "4" },
249     { "Penryn" "-" TYPE_X86_CPU, "min-level", "4" },
250     { "Nehalem" "-" TYPE_X86_CPU, "min-level", "4" },
251     { "n270" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
252     { "Penryn" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
253     { "Conroe" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
254     { "Nehalem" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
255     { "Westmere" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
256     { "SandyBridge" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
257     { "IvyBridge" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
258     { "Haswell" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
259     { "Haswell-noTSX" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
260     { "Broadwell" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
261     { "Broadwell-noTSX" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
262     { TYPE_X86_CPU, "kvm-no-smi-migration", "on" },
263 };
264 const size_t pc_compat_2_3_len = G_N_ELEMENTS(pc_compat_2_3);
265 
266 GlobalProperty pc_compat_2_2[] = {
267     PC_CPU_MODEL_IDS("2.2.0")
268     { "kvm64" "-" TYPE_X86_CPU, "vme", "off" },
269     { "kvm32" "-" TYPE_X86_CPU, "vme", "off" },
270     { "Conroe" "-" TYPE_X86_CPU, "vme", "off" },
271     { "Penryn" "-" TYPE_X86_CPU, "vme", "off" },
272     { "Nehalem" "-" TYPE_X86_CPU, "vme", "off" },
273     { "Westmere" "-" TYPE_X86_CPU, "vme", "off" },
274     { "SandyBridge" "-" TYPE_X86_CPU, "vme", "off" },
275     { "Haswell" "-" TYPE_X86_CPU, "vme", "off" },
276     { "Broadwell" "-" TYPE_X86_CPU, "vme", "off" },
277     { "Opteron_G1" "-" TYPE_X86_CPU, "vme", "off" },
278     { "Opteron_G2" "-" TYPE_X86_CPU, "vme", "off" },
279     { "Opteron_G3" "-" TYPE_X86_CPU, "vme", "off" },
280     { "Opteron_G4" "-" TYPE_X86_CPU, "vme", "off" },
281     { "Opteron_G5" "-" TYPE_X86_CPU, "vme", "off" },
282     { "Haswell" "-" TYPE_X86_CPU, "f16c", "off" },
283     { "Haswell" "-" TYPE_X86_CPU, "rdrand", "off" },
284     { "Broadwell" "-" TYPE_X86_CPU, "f16c", "off" },
285     { "Broadwell" "-" TYPE_X86_CPU, "rdrand", "off" },
286 };
287 const size_t pc_compat_2_2_len = G_N_ELEMENTS(pc_compat_2_2);
288 
289 GlobalProperty pc_compat_2_1[] = {
290     PC_CPU_MODEL_IDS("2.1.0")
291     { "coreduo" "-" TYPE_X86_CPU, "vmx", "on" },
292     { "core2duo" "-" TYPE_X86_CPU, "vmx", "on" },
293 };
294 const size_t pc_compat_2_1_len = G_N_ELEMENTS(pc_compat_2_1);
295 
296 GlobalProperty pc_compat_2_0[] = {
297     PC_CPU_MODEL_IDS("2.0.0")
298     { "virtio-scsi-pci", "any_layout", "off" },
299     { "PIIX4_PM", "memory-hotplug-support", "off" },
300     { "apic", "version", "0x11" },
301     { "nec-usb-xhci", "superspeed-ports-first", "off" },
302     { "nec-usb-xhci", "force-pcie-endcap", "on" },
303     { "pci-serial", "prog_if", "0" },
304     { "pci-serial-2x", "prog_if", "0" },
305     { "pci-serial-4x", "prog_if", "0" },
306     { "virtio-net-pci", "guest_announce", "off" },
307     { "ICH9-LPC", "memory-hotplug-support", "off" },
308     { "xio3130-downstream", COMPAT_PROP_PCP, "off" },
309     { "ioh3420", COMPAT_PROP_PCP, "off" },
310 };
311 const size_t pc_compat_2_0_len = G_N_ELEMENTS(pc_compat_2_0);
312 
313 GlobalProperty pc_compat_1_7[] = {
314     PC_CPU_MODEL_IDS("1.7.0")
315     { TYPE_USB_DEVICE, "msos-desc", "no" },
316     { "PIIX4_PM", ACPI_PM_PROP_ACPI_PCIHP_BRIDGE, "off" },
317     { "hpet", HPET_INTCAP, "4" },
318 };
319 const size_t pc_compat_1_7_len = G_N_ELEMENTS(pc_compat_1_7);
320 
321 GlobalProperty pc_compat_1_6[] = {
322     PC_CPU_MODEL_IDS("1.6.0")
323     { "e1000", "mitigation", "off" },
324     { "qemu64-" TYPE_X86_CPU, "model", "2" },
325     { "qemu32-" TYPE_X86_CPU, "model", "3" },
326     { "i440FX-pcihost", "short_root_bus", "1" },
327     { "q35-pcihost", "short_root_bus", "1" },
328 };
329 const size_t pc_compat_1_6_len = G_N_ELEMENTS(pc_compat_1_6);
330 
331 GlobalProperty pc_compat_1_5[] = {
332     PC_CPU_MODEL_IDS("1.5.0")
333     { "Conroe-" TYPE_X86_CPU, "model", "2" },
334     { "Conroe-" TYPE_X86_CPU, "min-level", "2" },
335     { "Penryn-" TYPE_X86_CPU, "model", "2" },
336     { "Penryn-" TYPE_X86_CPU, "min-level", "2" },
337     { "Nehalem-" TYPE_X86_CPU, "model", "2" },
338     { "Nehalem-" TYPE_X86_CPU, "min-level", "2" },
339     { "virtio-net-pci", "any_layout", "off" },
340     { TYPE_X86_CPU, "pmu", "on" },
341     { "i440FX-pcihost", "short_root_bus", "0" },
342     { "q35-pcihost", "short_root_bus", "0" },
343 };
344 const size_t pc_compat_1_5_len = G_N_ELEMENTS(pc_compat_1_5);
345 
346 GlobalProperty pc_compat_1_4[] = {
347     PC_CPU_MODEL_IDS("1.4.0")
348     { "scsi-hd", "discard_granularity", "0" },
349     { "scsi-cd", "discard_granularity", "0" },
350     { "ide-hd", "discard_granularity", "0" },
351     { "ide-cd", "discard_granularity", "0" },
352     { "virtio-blk-pci", "discard_granularity", "0" },
353     /* DEV_NVECTORS_UNSPECIFIED as a uint32_t string: */
354     { "virtio-serial-pci", "vectors", "0xFFFFFFFF" },
355     { "virtio-net-pci", "ctrl_guest_offloads", "off" },
356     { "e1000", "romfile", "pxe-e1000.rom" },
357     { "ne2k_pci", "romfile", "pxe-ne2k_pci.rom" },
358     { "pcnet", "romfile", "pxe-pcnet.rom" },
359     { "rtl8139", "romfile", "pxe-rtl8139.rom" },
360     { "virtio-net-pci", "romfile", "pxe-virtio.rom" },
361     { "486-" TYPE_X86_CPU, "model", "0" },
362     { "n270" "-" TYPE_X86_CPU, "movbe", "off" },
363     { "Westmere" "-" TYPE_X86_CPU, "pclmulqdq", "off" },
364 };
365 const size_t pc_compat_1_4_len = G_N_ELEMENTS(pc_compat_1_4);
366 
367 GSIState *pc_gsi_create(qemu_irq **irqs, bool pci_enabled)
368 {
369     GSIState *s;
370 
371     s = g_new0(GSIState, 1);
372     if (kvm_ioapic_in_kernel()) {
373         kvm_pc_setup_irq_routing(pci_enabled);
374     }
375     *irqs = qemu_allocate_irqs(gsi_handler, s, GSI_NUM_PINS);
376 
377     return s;
378 }
379 
380 static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
381                            unsigned size)
382 {
383 }
384 
385 static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
386 {
387     return 0xffffffffffffffffULL;
388 }
389 
390 /* MSDOS compatibility mode FPU exception support */
391 static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
392                            unsigned size)
393 {
394     if (tcg_enabled()) {
395         cpu_set_ignne();
396     }
397 }
398 
399 static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
400 {
401     return 0xffffffffffffffffULL;
402 }
403 
404 /* PC cmos mappings */
405 
406 #define REG_EQUIPMENT_BYTE          0x14
407 
408 static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
409                          int16_t cylinders, int8_t heads, int8_t sectors)
410 {
411     rtc_set_memory(s, type_ofs, 47);
412     rtc_set_memory(s, info_ofs, cylinders);
413     rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
414     rtc_set_memory(s, info_ofs + 2, heads);
415     rtc_set_memory(s, info_ofs + 3, 0xff);
416     rtc_set_memory(s, info_ofs + 4, 0xff);
417     rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
418     rtc_set_memory(s, info_ofs + 6, cylinders);
419     rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
420     rtc_set_memory(s, info_ofs + 8, sectors);
421 }
422 
423 /* convert boot_device letter to something recognizable by the bios */
424 static int boot_device2nibble(char boot_device)
425 {
426     switch(boot_device) {
427     case 'a':
428     case 'b':
429         return 0x01; /* floppy boot */
430     case 'c':
431         return 0x02; /* hard drive boot */
432     case 'd':
433         return 0x03; /* CD-ROM boot */
434     case 'n':
435         return 0x04; /* Network boot */
436     }
437     return 0;
438 }
439 
440 static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp)
441 {
442 #define PC_MAX_BOOT_DEVICES 3
443     int nbds, bds[3] = { 0, };
444     int i;
445 
446     nbds = strlen(boot_device);
447     if (nbds > PC_MAX_BOOT_DEVICES) {
448         error_setg(errp, "Too many boot devices for PC");
449         return;
450     }
451     for (i = 0; i < nbds; i++) {
452         bds[i] = boot_device2nibble(boot_device[i]);
453         if (bds[i] == 0) {
454             error_setg(errp, "Invalid boot device for PC: '%c'",
455                        boot_device[i]);
456             return;
457         }
458     }
459     rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
460     rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
461 }
462 
463 static void pc_boot_set(void *opaque, const char *boot_device, Error **errp)
464 {
465     set_boot_dev(opaque, boot_device, errp);
466 }
467 
468 static void pc_cmos_init_floppy(ISADevice *rtc_state, ISADevice *floppy)
469 {
470     int val, nb, i;
471     FloppyDriveType fd_type[2] = { FLOPPY_DRIVE_TYPE_NONE,
472                                    FLOPPY_DRIVE_TYPE_NONE };
473 
474     /* floppy type */
475     if (floppy) {
476         for (i = 0; i < 2; i++) {
477             fd_type[i] = isa_fdc_get_drive_type(floppy, i);
478         }
479     }
480     val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
481         cmos_get_fd_drive_type(fd_type[1]);
482     rtc_set_memory(rtc_state, 0x10, val);
483 
484     val = rtc_get_memory(rtc_state, REG_EQUIPMENT_BYTE);
485     nb = 0;
486     if (fd_type[0] != FLOPPY_DRIVE_TYPE_NONE) {
487         nb++;
488     }
489     if (fd_type[1] != FLOPPY_DRIVE_TYPE_NONE) {
490         nb++;
491     }
492     switch (nb) {
493     case 0:
494         break;
495     case 1:
496         val |= 0x01; /* 1 drive, ready for boot */
497         break;
498     case 2:
499         val |= 0x41; /* 2 drives, ready for boot */
500         break;
501     }
502     rtc_set_memory(rtc_state, REG_EQUIPMENT_BYTE, val);
503 }
504 
505 typedef struct pc_cmos_init_late_arg {
506     ISADevice *rtc_state;
507     BusState *idebus[2];
508 } pc_cmos_init_late_arg;
509 
510 typedef struct check_fdc_state {
511     ISADevice *floppy;
512     bool multiple;
513 } CheckFdcState;
514 
515 static int check_fdc(Object *obj, void *opaque)
516 {
517     CheckFdcState *state = opaque;
518     Object *fdc;
519     uint32_t iobase;
520     Error *local_err = NULL;
521 
522     fdc = object_dynamic_cast(obj, TYPE_ISA_FDC);
523     if (!fdc) {
524         return 0;
525     }
526 
527     iobase = object_property_get_uint(obj, "iobase", &local_err);
528     if (local_err || iobase != 0x3f0) {
529         error_free(local_err);
530         return 0;
531     }
532 
533     if (state->floppy) {
534         state->multiple = true;
535     } else {
536         state->floppy = ISA_DEVICE(obj);
537     }
538     return 0;
539 }
540 
541 static const char * const fdc_container_path[] = {
542     "/unattached", "/peripheral", "/peripheral-anon"
543 };
544 
545 /*
546  * Locate the FDC at IO address 0x3f0, in order to configure the CMOS registers
547  * and ACPI objects.
548  */
549 ISADevice *pc_find_fdc0(void)
550 {
551     int i;
552     Object *container;
553     CheckFdcState state = { 0 };
554 
555     for (i = 0; i < ARRAY_SIZE(fdc_container_path); i++) {
556         container = container_get(qdev_get_machine(), fdc_container_path[i]);
557         object_child_foreach(container, check_fdc, &state);
558     }
559 
560     if (state.multiple) {
561         warn_report("multiple floppy disk controllers with "
562                     "iobase=0x3f0 have been found");
563         error_printf("the one being picked for CMOS setup might not reflect "
564                      "your intent");
565     }
566 
567     return state.floppy;
568 }
569 
570 static void pc_cmos_init_late(void *opaque)
571 {
572     pc_cmos_init_late_arg *arg = opaque;
573     ISADevice *s = arg->rtc_state;
574     int16_t cylinders;
575     int8_t heads, sectors;
576     int val;
577     int i, trans;
578 
579     val = 0;
580     if (arg->idebus[0] && ide_get_geometry(arg->idebus[0], 0,
581                                            &cylinders, &heads, &sectors) >= 0) {
582         cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
583         val |= 0xf0;
584     }
585     if (arg->idebus[0] && ide_get_geometry(arg->idebus[0], 1,
586                                            &cylinders, &heads, &sectors) >= 0) {
587         cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
588         val |= 0x0f;
589     }
590     rtc_set_memory(s, 0x12, val);
591 
592     val = 0;
593     for (i = 0; i < 4; i++) {
594         /* NOTE: ide_get_geometry() returns the physical
595            geometry.  It is always such that: 1 <= sects <= 63, 1
596            <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
597            geometry can be different if a translation is done. */
598         if (arg->idebus[i / 2] &&
599             ide_get_geometry(arg->idebus[i / 2], i % 2,
600                              &cylinders, &heads, &sectors) >= 0) {
601             trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
602             assert((trans & ~3) == 0);
603             val |= trans << (i * 2);
604         }
605     }
606     rtc_set_memory(s, 0x39, val);
607 
608     pc_cmos_init_floppy(s, pc_find_fdc0());
609 
610     qemu_unregister_reset(pc_cmos_init_late, opaque);
611 }
612 
613 void pc_cmos_init(PCMachineState *pcms,
614                   BusState *idebus0, BusState *idebus1,
615                   ISADevice *s)
616 {
617     int val;
618     static pc_cmos_init_late_arg arg;
619     X86MachineState *x86ms = X86_MACHINE(pcms);
620 
621     /* various important CMOS locations needed by PC/Bochs bios */
622 
623     /* memory size */
624     /* base memory (first MiB) */
625     val = MIN(x86ms->below_4g_mem_size / KiB, 640);
626     rtc_set_memory(s, 0x15, val);
627     rtc_set_memory(s, 0x16, val >> 8);
628     /* extended memory (next 64MiB) */
629     if (x86ms->below_4g_mem_size > 1 * MiB) {
630         val = (x86ms->below_4g_mem_size - 1 * MiB) / KiB;
631     } else {
632         val = 0;
633     }
634     if (val > 65535)
635         val = 65535;
636     rtc_set_memory(s, 0x17, val);
637     rtc_set_memory(s, 0x18, val >> 8);
638     rtc_set_memory(s, 0x30, val);
639     rtc_set_memory(s, 0x31, val >> 8);
640     /* memory between 16MiB and 4GiB */
641     if (x86ms->below_4g_mem_size > 16 * MiB) {
642         val = (x86ms->below_4g_mem_size - 16 * MiB) / (64 * KiB);
643     } else {
644         val = 0;
645     }
646     if (val > 65535)
647         val = 65535;
648     rtc_set_memory(s, 0x34, val);
649     rtc_set_memory(s, 0x35, val >> 8);
650     /* memory above 4GiB */
651     val = x86ms->above_4g_mem_size / 65536;
652     rtc_set_memory(s, 0x5b, val);
653     rtc_set_memory(s, 0x5c, val >> 8);
654     rtc_set_memory(s, 0x5d, val >> 16);
655 
656     object_property_add_link(OBJECT(pcms), "rtc_state",
657                              TYPE_ISA_DEVICE,
658                              (Object **)&x86ms->rtc,
659                              object_property_allow_set_link,
660                              OBJ_PROP_LINK_STRONG);
661     object_property_set_link(OBJECT(pcms), "rtc_state", OBJECT(s),
662                              &error_abort);
663 
664     set_boot_dev(s, MACHINE(pcms)->boot_order, &error_fatal);
665 
666     val = 0;
667     val |= 0x02; /* FPU is there */
668     val |= 0x04; /* PS/2 mouse installed */
669     rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
670 
671     /* hard drives and FDC */
672     arg.rtc_state = s;
673     arg.idebus[0] = idebus0;
674     arg.idebus[1] = idebus1;
675     qemu_register_reset(pc_cmos_init_late, &arg);
676 }
677 
678 static void handle_a20_line_change(void *opaque, int irq, int level)
679 {
680     X86CPU *cpu = opaque;
681 
682     /* XXX: send to all CPUs ? */
683     /* XXX: add logic to handle multiple A20 line sources */
684     x86_cpu_set_a20(cpu, level);
685 }
686 
687 #define NE2000_NB_MAX 6
688 
689 static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
690                                               0x280, 0x380 };
691 static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
692 
693 void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
694 {
695     static int nb_ne2k = 0;
696 
697     if (nb_ne2k == NE2000_NB_MAX)
698         return;
699     isa_ne2000_init(bus, ne2000_io[nb_ne2k],
700                     ne2000_irq[nb_ne2k], nd);
701     nb_ne2k++;
702 }
703 
704 void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
705 {
706     X86CPU *cpu = opaque;
707 
708     if (level) {
709         cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
710     }
711 }
712 
713 /*
714  * This function is very similar to smp_parse()
715  * in hw/core/machine.c but includes CPU die support.
716  */
717 static void pc_smp_parse(MachineState *ms, SMPConfiguration *config, Error **errp)
718 {
719     unsigned cpus    = config->has_cpus ? config->cpus : 0;
720     unsigned sockets = config->has_sockets ? config->sockets : 0;
721     unsigned dies    = config->has_dies ? config->dies : 1;
722     unsigned cores   = config->has_cores ? config->cores : 0;
723     unsigned threads = config->has_threads ? config->threads : 0;
724 
725     /* compute missing values, prefer sockets over cores over threads */
726     if (cpus == 0 || sockets == 0) {
727         cores = cores > 0 ? cores : 1;
728         threads = threads > 0 ? threads : 1;
729         if (cpus == 0) {
730             sockets = sockets > 0 ? sockets : 1;
731             cpus = cores * threads * dies * sockets;
732         } else {
733             ms->smp.max_cpus = config->has_maxcpus ? config->maxcpus : cpus;
734             sockets = ms->smp.max_cpus / (cores * threads * dies);
735         }
736     } else if (cores == 0) {
737         threads = threads > 0 ? threads : 1;
738         cores = cpus / (sockets * dies * threads);
739         cores = cores > 0 ? cores : 1;
740     } else if (threads == 0) {
741         threads = cpus / (cores * dies * sockets);
742         threads = threads > 0 ? threads : 1;
743     } else if (sockets * dies * cores * threads < cpus) {
744         error_setg(errp, "cpu topology: "
745                    "sockets (%u) * dies (%u) * cores (%u) * threads (%u) < "
746                    "smp_cpus (%u)",
747                    sockets, dies, cores, threads, cpus);
748         return;
749     }
750 
751     ms->smp.max_cpus = config->has_maxcpus ? config->maxcpus : cpus;
752 
753     if (ms->smp.max_cpus < cpus) {
754         error_setg(errp, "maxcpus must be equal to or greater than smp");
755         return;
756     }
757 
758     if (sockets * dies * cores * threads != ms->smp.max_cpus) {
759         error_setg(errp, "Invalid CPU topology deprecated: "
760                    "sockets (%u) * dies (%u) * cores (%u) * threads (%u) "
761                    "!= maxcpus (%u)",
762                    sockets, dies, cores, threads,
763                    ms->smp.max_cpus);
764         return;
765     }
766 
767     ms->smp.cpus = cpus;
768     ms->smp.cores = cores;
769     ms->smp.threads = threads;
770     ms->smp.sockets = sockets;
771     ms->smp.dies = dies;
772 }
773 
774 static
775 void pc_machine_done(Notifier *notifier, void *data)
776 {
777     PCMachineState *pcms = container_of(notifier,
778                                         PCMachineState, machine_done);
779     X86MachineState *x86ms = X86_MACHINE(pcms);
780 
781     /* set the number of CPUs */
782     x86_rtc_set_cpus_count(x86ms->rtc, x86ms->boot_cpus);
783 
784     fw_cfg_add_extra_pci_roots(pcms->bus, x86ms->fw_cfg);
785 
786     acpi_setup();
787     if (x86ms->fw_cfg) {
788         fw_cfg_build_smbios(MACHINE(pcms), x86ms->fw_cfg);
789         fw_cfg_build_feature_control(MACHINE(pcms), x86ms->fw_cfg);
790         /* update FW_CFG_NB_CPUS to account for -device added CPUs */
791         fw_cfg_modify_i16(x86ms->fw_cfg, FW_CFG_NB_CPUS, x86ms->boot_cpus);
792     }
793 
794 
795     if (x86ms->apic_id_limit > 255 && !xen_enabled() &&
796         !kvm_irqchip_in_kernel()) {
797         error_report("current -smp configuration requires kernel "
798                      "irqchip support.");
799         exit(EXIT_FAILURE);
800     }
801 }
802 
803 void pc_guest_info_init(PCMachineState *pcms)
804 {
805     X86MachineState *x86ms = X86_MACHINE(pcms);
806 
807     x86ms->apic_xrupt_override = true;
808     pcms->machine_done.notify = pc_machine_done;
809     qemu_add_machine_init_done_notifier(&pcms->machine_done);
810 }
811 
812 /* setup pci memory address space mapping into system address space */
813 void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
814                             MemoryRegion *pci_address_space)
815 {
816     /* Set to lower priority than RAM */
817     memory_region_add_subregion_overlap(system_memory, 0x0,
818                                         pci_address_space, -1);
819 }
820 
821 void xen_load_linux(PCMachineState *pcms)
822 {
823     int i;
824     FWCfgState *fw_cfg;
825     PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
826     X86MachineState *x86ms = X86_MACHINE(pcms);
827 
828     assert(MACHINE(pcms)->kernel_filename != NULL);
829 
830     fw_cfg = fw_cfg_init_io(FW_CFG_IO_BASE);
831     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, x86ms->boot_cpus);
832     rom_set_fw(fw_cfg);
833 
834     x86_load_linux(x86ms, fw_cfg, pcmc->acpi_data_size,
835                    pcmc->pvh_enabled, pcmc->linuxboot_dma_enabled);
836     for (i = 0; i < nb_option_roms; i++) {
837         assert(!strcmp(option_rom[i].name, "linuxboot.bin") ||
838                !strcmp(option_rom[i].name, "linuxboot_dma.bin") ||
839                !strcmp(option_rom[i].name, "pvh.bin") ||
840                !strcmp(option_rom[i].name, "multiboot.bin"));
841         rom_add_option(option_rom[i].name, option_rom[i].bootindex);
842     }
843     x86ms->fw_cfg = fw_cfg;
844 }
845 
846 #define PC_ROM_MIN_VGA     0xc0000
847 #define PC_ROM_MIN_OPTION  0xc8000
848 #define PC_ROM_MAX         0xe0000
849 #define PC_ROM_ALIGN       0x800
850 #define PC_ROM_SIZE        (PC_ROM_MAX - PC_ROM_MIN_VGA)
851 
852 void pc_memory_init(PCMachineState *pcms,
853                     MemoryRegion *system_memory,
854                     MemoryRegion *rom_memory,
855                     MemoryRegion **ram_memory)
856 {
857     int linux_boot, i;
858     MemoryRegion *option_rom_mr;
859     MemoryRegion *ram_below_4g, *ram_above_4g;
860     FWCfgState *fw_cfg;
861     MachineState *machine = MACHINE(pcms);
862     MachineClass *mc = MACHINE_GET_CLASS(machine);
863     PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
864     X86MachineState *x86ms = X86_MACHINE(pcms);
865 
866     assert(machine->ram_size == x86ms->below_4g_mem_size +
867                                 x86ms->above_4g_mem_size);
868 
869     linux_boot = (machine->kernel_filename != NULL);
870 
871     /*
872      * Split single memory region and use aliases to address portions of it,
873      * done for backwards compatibility with older qemus.
874      */
875     *ram_memory = machine->ram;
876     ram_below_4g = g_malloc(sizeof(*ram_below_4g));
877     memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", machine->ram,
878                              0, x86ms->below_4g_mem_size);
879     memory_region_add_subregion(system_memory, 0, ram_below_4g);
880     e820_add_entry(0, x86ms->below_4g_mem_size, E820_RAM);
881     if (x86ms->above_4g_mem_size > 0) {
882         ram_above_4g = g_malloc(sizeof(*ram_above_4g));
883         memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g",
884                                  machine->ram,
885                                  x86ms->below_4g_mem_size,
886                                  x86ms->above_4g_mem_size);
887         memory_region_add_subregion(system_memory, 0x100000000ULL,
888                                     ram_above_4g);
889         e820_add_entry(0x100000000ULL, x86ms->above_4g_mem_size, E820_RAM);
890     }
891 
892     if (!pcmc->has_reserved_memory &&
893         (machine->ram_slots ||
894          (machine->maxram_size > machine->ram_size))) {
895 
896         error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
897                      mc->name);
898         exit(EXIT_FAILURE);
899     }
900 
901     /* always allocate the device memory information */
902     machine->device_memory = g_malloc0(sizeof(*machine->device_memory));
903 
904     /* initialize device memory address space */
905     if (pcmc->has_reserved_memory &&
906         (machine->ram_size < machine->maxram_size)) {
907         ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
908 
909         if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
910             error_report("unsupported amount of memory slots: %"PRIu64,
911                          machine->ram_slots);
912             exit(EXIT_FAILURE);
913         }
914 
915         if (QEMU_ALIGN_UP(machine->maxram_size,
916                           TARGET_PAGE_SIZE) != machine->maxram_size) {
917             error_report("maximum memory size must by aligned to multiple of "
918                          "%d bytes", TARGET_PAGE_SIZE);
919             exit(EXIT_FAILURE);
920         }
921 
922         machine->device_memory->base =
923             ROUND_UP(0x100000000ULL + x86ms->above_4g_mem_size, 1 * GiB);
924 
925         if (pcmc->enforce_aligned_dimm) {
926             /* size device region assuming 1G page max alignment per slot */
927             device_mem_size += (1 * GiB) * machine->ram_slots;
928         }
929 
930         if ((machine->device_memory->base + device_mem_size) <
931             device_mem_size) {
932             error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
933                          machine->maxram_size);
934             exit(EXIT_FAILURE);
935         }
936 
937         memory_region_init(&machine->device_memory->mr, OBJECT(pcms),
938                            "device-memory", device_mem_size);
939         memory_region_add_subregion(system_memory, machine->device_memory->base,
940                                     &machine->device_memory->mr);
941     }
942 
943     /* Initialize PC system firmware */
944     pc_system_firmware_init(pcms, rom_memory);
945 
946     option_rom_mr = g_malloc(sizeof(*option_rom_mr));
947     memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE,
948                            &error_fatal);
949     if (pcmc->pci_enabled) {
950         memory_region_set_readonly(option_rom_mr, true);
951     }
952     memory_region_add_subregion_overlap(rom_memory,
953                                         PC_ROM_MIN_VGA,
954                                         option_rom_mr,
955                                         1);
956 
957     fw_cfg = fw_cfg_arch_create(machine,
958                                 x86ms->boot_cpus, x86ms->apic_id_limit);
959 
960     rom_set_fw(fw_cfg);
961 
962     if (pcmc->has_reserved_memory && machine->device_memory->base) {
963         uint64_t *val = g_malloc(sizeof(*val));
964         PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
965         uint64_t res_mem_end = machine->device_memory->base;
966 
967         if (!pcmc->broken_reserved_end) {
968             res_mem_end += memory_region_size(&machine->device_memory->mr);
969         }
970         *val = cpu_to_le64(ROUND_UP(res_mem_end, 1 * GiB));
971         fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
972     }
973 
974     if (linux_boot) {
975         x86_load_linux(x86ms, fw_cfg, pcmc->acpi_data_size,
976                        pcmc->pvh_enabled, pcmc->linuxboot_dma_enabled);
977     }
978 
979     for (i = 0; i < nb_option_roms; i++) {
980         rom_add_option(option_rom[i].name, option_rom[i].bootindex);
981     }
982     x86ms->fw_cfg = fw_cfg;
983 
984     /* Init default IOAPIC address space */
985     x86ms->ioapic_as = &address_space_memory;
986 
987     /* Init ACPI memory hotplug IO base address */
988     pcms->memhp_io_base = ACPI_MEMORY_HOTPLUG_BASE;
989 }
990 
991 /*
992  * The 64bit pci hole starts after "above 4G RAM" and
993  * potentially the space reserved for memory hotplug.
994  */
995 uint64_t pc_pci_hole64_start(void)
996 {
997     PCMachineState *pcms = PC_MACHINE(qdev_get_machine());
998     PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
999     MachineState *ms = MACHINE(pcms);
1000     X86MachineState *x86ms = X86_MACHINE(pcms);
1001     uint64_t hole64_start = 0;
1002 
1003     if (pcmc->has_reserved_memory && ms->device_memory->base) {
1004         hole64_start = ms->device_memory->base;
1005         if (!pcmc->broken_reserved_end) {
1006             hole64_start += memory_region_size(&ms->device_memory->mr);
1007         }
1008     } else {
1009         hole64_start = 0x100000000ULL + x86ms->above_4g_mem_size;
1010     }
1011 
1012     return ROUND_UP(hole64_start, 1 * GiB);
1013 }
1014 
1015 DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
1016 {
1017     DeviceState *dev = NULL;
1018 
1019     rom_set_order_override(FW_CFG_ORDER_OVERRIDE_VGA);
1020     if (pci_bus) {
1021         PCIDevice *pcidev = pci_vga_init(pci_bus);
1022         dev = pcidev ? &pcidev->qdev : NULL;
1023     } else if (isa_bus) {
1024         ISADevice *isadev = isa_vga_init(isa_bus);
1025         dev = isadev ? DEVICE(isadev) : NULL;
1026     }
1027     rom_reset_order_override();
1028     return dev;
1029 }
1030 
1031 static const MemoryRegionOps ioport80_io_ops = {
1032     .write = ioport80_write,
1033     .read = ioport80_read,
1034     .endianness = DEVICE_NATIVE_ENDIAN,
1035     .impl = {
1036         .min_access_size = 1,
1037         .max_access_size = 1,
1038     },
1039 };
1040 
1041 static const MemoryRegionOps ioportF0_io_ops = {
1042     .write = ioportF0_write,
1043     .read = ioportF0_read,
1044     .endianness = DEVICE_NATIVE_ENDIAN,
1045     .impl = {
1046         .min_access_size = 1,
1047         .max_access_size = 1,
1048     },
1049 };
1050 
1051 static void pc_superio_init(ISABus *isa_bus, bool create_fdctrl, bool no_vmport)
1052 {
1053     int i;
1054     DriveInfo *fd[MAX_FD];
1055     qemu_irq *a20_line;
1056     ISADevice *fdc, *i8042, *port92, *vmmouse;
1057 
1058     serial_hds_isa_init(isa_bus, 0, MAX_ISA_SERIAL_PORTS);
1059     parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
1060 
1061     for (i = 0; i < MAX_FD; i++) {
1062         fd[i] = drive_get(IF_FLOPPY, 0, i);
1063         create_fdctrl |= !!fd[i];
1064     }
1065     if (create_fdctrl) {
1066         fdc = isa_new(TYPE_ISA_FDC);
1067         if (fdc) {
1068             isa_realize_and_unref(fdc, isa_bus, &error_fatal);
1069             isa_fdc_init_drives(fdc, fd);
1070         }
1071     }
1072 
1073     i8042 = isa_create_simple(isa_bus, "i8042");
1074     if (!no_vmport) {
1075         isa_create_simple(isa_bus, TYPE_VMPORT);
1076         vmmouse = isa_try_new("vmmouse");
1077     } else {
1078         vmmouse = NULL;
1079     }
1080     if (vmmouse) {
1081         object_property_set_link(OBJECT(vmmouse), "i8042", OBJECT(i8042),
1082                                  &error_abort);
1083         isa_realize_and_unref(vmmouse, isa_bus, &error_fatal);
1084     }
1085     port92 = isa_create_simple(isa_bus, TYPE_PORT92);
1086 
1087     a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
1088     i8042_setup_a20_line(i8042, a20_line[0]);
1089     qdev_connect_gpio_out_named(DEVICE(port92),
1090                                 PORT92_A20_LINE, 0, a20_line[1]);
1091     g_free(a20_line);
1092 }
1093 
1094 void pc_basic_device_init(struct PCMachineState *pcms,
1095                           ISABus *isa_bus, qemu_irq *gsi,
1096                           ISADevice **rtc_state,
1097                           bool create_fdctrl,
1098                           uint32_t hpet_irqs)
1099 {
1100     int i;
1101     DeviceState *hpet = NULL;
1102     int pit_isa_irq = 0;
1103     qemu_irq pit_alt_irq = NULL;
1104     qemu_irq rtc_irq = NULL;
1105     ISADevice *pit = NULL;
1106     MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1107     MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
1108 
1109     memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
1110     memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
1111 
1112     memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
1113     memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
1114 
1115     /*
1116      * Check if an HPET shall be created.
1117      *
1118      * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1119      * when the HPET wants to take over. Thus we have to disable the latter.
1120      */
1121     if (pcms->hpet_enabled && (!kvm_irqchip_in_kernel() ||
1122                                kvm_has_pit_state2())) {
1123         hpet = qdev_try_new(TYPE_HPET);
1124         if (!hpet) {
1125             error_report("couldn't create HPET device");
1126             exit(1);
1127         }
1128         /*
1129          * For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7 and
1130          * earlier, use IRQ2 for compat. Otherwise, use IRQ16~23, IRQ8 and
1131          * IRQ2.
1132          */
1133         uint8_t compat = object_property_get_uint(OBJECT(hpet),
1134                 HPET_INTCAP, NULL);
1135         if (!compat) {
1136             qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
1137         }
1138         sysbus_realize_and_unref(SYS_BUS_DEVICE(hpet), &error_fatal);
1139         sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);
1140 
1141         for (i = 0; i < GSI_NUM_PINS; i++) {
1142             sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
1143         }
1144         pit_isa_irq = -1;
1145         pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1146         rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
1147     }
1148     *rtc_state = mc146818_rtc_init(isa_bus, 2000, rtc_irq);
1149 
1150     qemu_register_boot_set(pc_boot_set, *rtc_state);
1151 
1152     if (!xen_enabled() && pcms->pit_enabled) {
1153         if (kvm_pit_in_kernel()) {
1154             pit = kvm_pit_init(isa_bus, 0x40);
1155         } else {
1156             pit = i8254_pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1157         }
1158         if (hpet) {
1159             /* connect PIT to output control line of the HPET */
1160             qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
1161         }
1162         pcspk_init(pcms->pcspk, isa_bus, pit);
1163     }
1164 
1165     i8257_dma_init(isa_bus, 0);
1166 
1167     /* Super I/O */
1168     pc_superio_init(isa_bus, create_fdctrl, pcms->vmport != ON_OFF_AUTO_ON);
1169 }
1170 
1171 void pc_nic_init(PCMachineClass *pcmc, ISABus *isa_bus, PCIBus *pci_bus)
1172 {
1173     int i;
1174 
1175     rom_set_order_override(FW_CFG_ORDER_OVERRIDE_NIC);
1176     for (i = 0; i < nb_nics; i++) {
1177         NICInfo *nd = &nd_table[i];
1178         const char *model = nd->model ? nd->model : pcmc->default_nic_model;
1179 
1180         if (g_str_equal(model, "ne2k_isa")) {
1181             pc_init_ne2k_isa(isa_bus, nd);
1182         } else {
1183             pci_nic_init_nofail(nd, pci_bus, model, NULL);
1184         }
1185     }
1186     rom_reset_order_override();
1187 }
1188 
1189 void pc_i8259_create(ISABus *isa_bus, qemu_irq *i8259_irqs)
1190 {
1191     qemu_irq *i8259;
1192 
1193     if (kvm_pic_in_kernel()) {
1194         i8259 = kvm_i8259_init(isa_bus);
1195     } else if (xen_enabled()) {
1196         i8259 = xen_interrupt_controller_init();
1197     } else {
1198         i8259 = i8259_init(isa_bus, x86_allocate_cpu_irq());
1199     }
1200 
1201     for (size_t i = 0; i < ISA_NUM_IRQS; i++) {
1202         i8259_irqs[i] = i8259[i];
1203     }
1204 
1205     g_free(i8259);
1206 }
1207 
1208 static void pc_memory_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
1209                                Error **errp)
1210 {
1211     const PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1212     const X86MachineState *x86ms = X86_MACHINE(hotplug_dev);
1213     const PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1214     const MachineState *ms = MACHINE(hotplug_dev);
1215     const bool is_nvdimm = object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
1216     const uint64_t legacy_align = TARGET_PAGE_SIZE;
1217     Error *local_err = NULL;
1218 
1219     /*
1220      * When -no-acpi is used with Q35 machine type, no ACPI is built,
1221      * but pcms->acpi_dev is still created. Check !acpi_enabled in
1222      * addition to cover this case.
1223      */
1224     if (!x86ms->acpi_dev || !x86_machine_is_acpi_enabled(x86ms)) {
1225         error_setg(errp,
1226                    "memory hotplug is not enabled: missing acpi device or acpi disabled");
1227         return;
1228     }
1229 
1230     if (is_nvdimm && !ms->nvdimms_state->is_enabled) {
1231         error_setg(errp, "nvdimm is not enabled: missing 'nvdimm' in '-M'");
1232         return;
1233     }
1234 
1235     hotplug_handler_pre_plug(x86ms->acpi_dev, dev, &local_err);
1236     if (local_err) {
1237         error_propagate(errp, local_err);
1238         return;
1239     }
1240 
1241     pc_dimm_pre_plug(PC_DIMM(dev), MACHINE(hotplug_dev),
1242                      pcmc->enforce_aligned_dimm ? NULL : &legacy_align, errp);
1243 }
1244 
1245 static void pc_memory_plug(HotplugHandler *hotplug_dev,
1246                            DeviceState *dev, Error **errp)
1247 {
1248     PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1249     X86MachineState *x86ms = X86_MACHINE(hotplug_dev);
1250     MachineState *ms = MACHINE(hotplug_dev);
1251     bool is_nvdimm = object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
1252 
1253     pc_dimm_plug(PC_DIMM(dev), MACHINE(pcms));
1254 
1255     if (is_nvdimm) {
1256         nvdimm_plug(ms->nvdimms_state);
1257     }
1258 
1259     hotplug_handler_plug(x86ms->acpi_dev, dev, &error_abort);
1260 }
1261 
1262 static void pc_memory_unplug_request(HotplugHandler *hotplug_dev,
1263                                      DeviceState *dev, Error **errp)
1264 {
1265     X86MachineState *x86ms = X86_MACHINE(hotplug_dev);
1266 
1267     /*
1268      * When -no-acpi is used with Q35 machine type, no ACPI is built,
1269      * but pcms->acpi_dev is still created. Check !acpi_enabled in
1270      * addition to cover this case.
1271      */
1272     if (!x86ms->acpi_dev || !x86_machine_is_acpi_enabled(x86ms)) {
1273         error_setg(errp,
1274                    "memory hotplug is not enabled: missing acpi device or acpi disabled");
1275         return;
1276     }
1277 
1278     if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) {
1279         error_setg(errp, "nvdimm device hot unplug is not supported yet.");
1280         return;
1281     }
1282 
1283     hotplug_handler_unplug_request(x86ms->acpi_dev, dev,
1284                                    errp);
1285 }
1286 
1287 static void pc_memory_unplug(HotplugHandler *hotplug_dev,
1288                              DeviceState *dev, Error **errp)
1289 {
1290     PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1291     X86MachineState *x86ms = X86_MACHINE(hotplug_dev);
1292     Error *local_err = NULL;
1293 
1294     hotplug_handler_unplug(x86ms->acpi_dev, dev, &local_err);
1295     if (local_err) {
1296         goto out;
1297     }
1298 
1299     pc_dimm_unplug(PC_DIMM(dev), MACHINE(pcms));
1300     qdev_unrealize(dev);
1301  out:
1302     error_propagate(errp, local_err);
1303 }
1304 
1305 static void pc_virtio_md_pci_pre_plug(HotplugHandler *hotplug_dev,
1306                                       DeviceState *dev, Error **errp)
1307 {
1308     HotplugHandler *hotplug_dev2 = qdev_get_bus_hotplug_handler(dev);
1309     Error *local_err = NULL;
1310 
1311     if (!hotplug_dev2 && dev->hotplugged) {
1312         /*
1313          * Without a bus hotplug handler, we cannot control the plug/unplug
1314          * order. We should never reach this point when hotplugging on x86,
1315          * however, better add a safety net.
1316          */
1317         error_setg(errp, "hotplug of virtio based memory devices not supported"
1318                    " on this bus.");
1319         return;
1320     }
1321     /*
1322      * First, see if we can plug this memory device at all. If that
1323      * succeeds, branch of to the actual hotplug handler.
1324      */
1325     memory_device_pre_plug(MEMORY_DEVICE(dev), MACHINE(hotplug_dev), NULL,
1326                            &local_err);
1327     if (!local_err && hotplug_dev2) {
1328         hotplug_handler_pre_plug(hotplug_dev2, dev, &local_err);
1329     }
1330     error_propagate(errp, local_err);
1331 }
1332 
1333 static void pc_virtio_md_pci_plug(HotplugHandler *hotplug_dev,
1334                                   DeviceState *dev, Error **errp)
1335 {
1336     HotplugHandler *hotplug_dev2 = qdev_get_bus_hotplug_handler(dev);
1337     Error *local_err = NULL;
1338 
1339     /*
1340      * Plug the memory device first and then branch off to the actual
1341      * hotplug handler. If that one fails, we can easily undo the memory
1342      * device bits.
1343      */
1344     memory_device_plug(MEMORY_DEVICE(dev), MACHINE(hotplug_dev));
1345     if (hotplug_dev2) {
1346         hotplug_handler_plug(hotplug_dev2, dev, &local_err);
1347         if (local_err) {
1348             memory_device_unplug(MEMORY_DEVICE(dev), MACHINE(hotplug_dev));
1349         }
1350     }
1351     error_propagate(errp, local_err);
1352 }
1353 
1354 static void pc_virtio_md_pci_unplug_request(HotplugHandler *hotplug_dev,
1355                                             DeviceState *dev, Error **errp)
1356 {
1357     /* We don't support hot unplug of virtio based memory devices */
1358     error_setg(errp, "virtio based memory devices cannot be unplugged.");
1359 }
1360 
1361 static void pc_virtio_md_pci_unplug(HotplugHandler *hotplug_dev,
1362                                     DeviceState *dev, Error **errp)
1363 {
1364     /* We don't support hot unplug of virtio based memory devices */
1365 }
1366 
1367 static void pc_machine_device_pre_plug_cb(HotplugHandler *hotplug_dev,
1368                                           DeviceState *dev, Error **errp)
1369 {
1370     if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1371         pc_memory_pre_plug(hotplug_dev, dev, errp);
1372     } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1373         x86_cpu_pre_plug(hotplug_dev, dev, errp);
1374     } else if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_PMEM_PCI) ||
1375                object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_MEM_PCI)) {
1376         pc_virtio_md_pci_pre_plug(hotplug_dev, dev, errp);
1377     }
1378 }
1379 
1380 static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
1381                                       DeviceState *dev, Error **errp)
1382 {
1383     if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1384         pc_memory_plug(hotplug_dev, dev, errp);
1385     } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1386         x86_cpu_plug(hotplug_dev, dev, errp);
1387     } else if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_PMEM_PCI) ||
1388                object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_MEM_PCI)) {
1389         pc_virtio_md_pci_plug(hotplug_dev, dev, errp);
1390     }
1391 }
1392 
1393 static void pc_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev,
1394                                                 DeviceState *dev, Error **errp)
1395 {
1396     if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1397         pc_memory_unplug_request(hotplug_dev, dev, errp);
1398     } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1399         x86_cpu_unplug_request_cb(hotplug_dev, dev, errp);
1400     } else if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_PMEM_PCI) ||
1401                object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_MEM_PCI)) {
1402         pc_virtio_md_pci_unplug_request(hotplug_dev, dev, errp);
1403     } else {
1404         error_setg(errp, "acpi: device unplug request for not supported device"
1405                    " type: %s", object_get_typename(OBJECT(dev)));
1406     }
1407 }
1408 
1409 static void pc_machine_device_unplug_cb(HotplugHandler *hotplug_dev,
1410                                         DeviceState *dev, Error **errp)
1411 {
1412     if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1413         pc_memory_unplug(hotplug_dev, dev, errp);
1414     } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1415         x86_cpu_unplug_cb(hotplug_dev, dev, errp);
1416     } else if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_PMEM_PCI) ||
1417                object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_MEM_PCI)) {
1418         pc_virtio_md_pci_unplug(hotplug_dev, dev, errp);
1419     } else {
1420         error_setg(errp, "acpi: device unplug for not supported device"
1421                    " type: %s", object_get_typename(OBJECT(dev)));
1422     }
1423 }
1424 
1425 static HotplugHandler *pc_get_hotplug_handler(MachineState *machine,
1426                                              DeviceState *dev)
1427 {
1428     if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
1429         object_dynamic_cast(OBJECT(dev), TYPE_CPU) ||
1430         object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_PMEM_PCI) ||
1431         object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_MEM_PCI)) {
1432         return HOTPLUG_HANDLER(machine);
1433     }
1434 
1435     return NULL;
1436 }
1437 
1438 static void
1439 pc_machine_get_device_memory_region_size(Object *obj, Visitor *v,
1440                                          const char *name, void *opaque,
1441                                          Error **errp)
1442 {
1443     MachineState *ms = MACHINE(obj);
1444     int64_t value = 0;
1445 
1446     if (ms->device_memory) {
1447         value = memory_region_size(&ms->device_memory->mr);
1448     }
1449 
1450     visit_type_int(v, name, &value, errp);
1451 }
1452 
1453 static void pc_machine_get_vmport(Object *obj, Visitor *v, const char *name,
1454                                   void *opaque, Error **errp)
1455 {
1456     PCMachineState *pcms = PC_MACHINE(obj);
1457     OnOffAuto vmport = pcms->vmport;
1458 
1459     visit_type_OnOffAuto(v, name, &vmport, errp);
1460 }
1461 
1462 static void pc_machine_set_vmport(Object *obj, Visitor *v, const char *name,
1463                                   void *opaque, Error **errp)
1464 {
1465     PCMachineState *pcms = PC_MACHINE(obj);
1466 
1467     visit_type_OnOffAuto(v, name, &pcms->vmport, errp);
1468 }
1469 
1470 static bool pc_machine_get_smbus(Object *obj, Error **errp)
1471 {
1472     PCMachineState *pcms = PC_MACHINE(obj);
1473 
1474     return pcms->smbus_enabled;
1475 }
1476 
1477 static void pc_machine_set_smbus(Object *obj, bool value, Error **errp)
1478 {
1479     PCMachineState *pcms = PC_MACHINE(obj);
1480 
1481     pcms->smbus_enabled = value;
1482 }
1483 
1484 static bool pc_machine_get_sata(Object *obj, Error **errp)
1485 {
1486     PCMachineState *pcms = PC_MACHINE(obj);
1487 
1488     return pcms->sata_enabled;
1489 }
1490 
1491 static void pc_machine_set_sata(Object *obj, bool value, Error **errp)
1492 {
1493     PCMachineState *pcms = PC_MACHINE(obj);
1494 
1495     pcms->sata_enabled = value;
1496 }
1497 
1498 static bool pc_machine_get_pit(Object *obj, Error **errp)
1499 {
1500     PCMachineState *pcms = PC_MACHINE(obj);
1501 
1502     return pcms->pit_enabled;
1503 }
1504 
1505 static void pc_machine_set_pit(Object *obj, bool value, Error **errp)
1506 {
1507     PCMachineState *pcms = PC_MACHINE(obj);
1508 
1509     pcms->pit_enabled = value;
1510 }
1511 
1512 static bool pc_machine_get_hpet(Object *obj, Error **errp)
1513 {
1514     PCMachineState *pcms = PC_MACHINE(obj);
1515 
1516     return pcms->hpet_enabled;
1517 }
1518 
1519 static void pc_machine_set_hpet(Object *obj, bool value, Error **errp)
1520 {
1521     PCMachineState *pcms = PC_MACHINE(obj);
1522 
1523     pcms->hpet_enabled = value;
1524 }
1525 
1526 static bool pc_machine_get_default_bus_bypass_iommu(Object *obj, Error **errp)
1527 {
1528     PCMachineState *pcms = PC_MACHINE(obj);
1529 
1530     return pcms->default_bus_bypass_iommu;
1531 }
1532 
1533 static void pc_machine_set_default_bus_bypass_iommu(Object *obj, bool value,
1534                                                     Error **errp)
1535 {
1536     PCMachineState *pcms = PC_MACHINE(obj);
1537 
1538     pcms->default_bus_bypass_iommu = value;
1539 }
1540 
1541 static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
1542                                             const char *name, void *opaque,
1543                                             Error **errp)
1544 {
1545     PCMachineState *pcms = PC_MACHINE(obj);
1546     uint64_t value = pcms->max_ram_below_4g;
1547 
1548     visit_type_size(v, name, &value, errp);
1549 }
1550 
1551 static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v,
1552                                             const char *name, void *opaque,
1553                                             Error **errp)
1554 {
1555     PCMachineState *pcms = PC_MACHINE(obj);
1556     uint64_t value;
1557 
1558     if (!visit_type_size(v, name, &value, errp)) {
1559         return;
1560     }
1561     if (value > 4 * GiB) {
1562         error_setg(errp,
1563                    "Machine option 'max-ram-below-4g=%"PRIu64
1564                    "' expects size less than or equal to 4G", value);
1565         return;
1566     }
1567 
1568     if (value < 1 * MiB) {
1569         warn_report("Only %" PRIu64 " bytes of RAM below the 4GiB boundary,"
1570                     "BIOS may not work with less than 1MiB", value);
1571     }
1572 
1573     pcms->max_ram_below_4g = value;
1574 }
1575 
1576 static void pc_machine_get_max_fw_size(Object *obj, Visitor *v,
1577                                        const char *name, void *opaque,
1578                                        Error **errp)
1579 {
1580     PCMachineState *pcms = PC_MACHINE(obj);
1581     uint64_t value = pcms->max_fw_size;
1582 
1583     visit_type_size(v, name, &value, errp);
1584 }
1585 
1586 static void pc_machine_set_max_fw_size(Object *obj, Visitor *v,
1587                                        const char *name, void *opaque,
1588                                        Error **errp)
1589 {
1590     PCMachineState *pcms = PC_MACHINE(obj);
1591     Error *error = NULL;
1592     uint64_t value;
1593 
1594     visit_type_size(v, name, &value, &error);
1595     if (error) {
1596         error_propagate(errp, error);
1597         return;
1598     }
1599 
1600     /*
1601     * We don't have a theoretically justifiable exact lower bound on the base
1602     * address of any flash mapping. In practice, the IO-APIC MMIO range is
1603     * [0xFEE00000..0xFEE01000] -- see IO_APIC_DEFAULT_ADDRESS --, leaving free
1604     * only 18MB-4KB below 4G. For now, restrict the cumulative mapping to 8MB in
1605     * size.
1606     */
1607     if (value > 16 * MiB) {
1608         error_setg(errp,
1609                    "User specified max allowed firmware size %" PRIu64 " is "
1610                    "greater than 16MiB. If combined firwmare size exceeds "
1611                    "16MiB the system may not boot, or experience intermittent"
1612                    "stability issues.",
1613                    value);
1614         return;
1615     }
1616 
1617     pcms->max_fw_size = value;
1618 }
1619 
1620 
1621 static void pc_machine_initfn(Object *obj)
1622 {
1623     PCMachineState *pcms = PC_MACHINE(obj);
1624 
1625 #ifdef CONFIG_VMPORT
1626     pcms->vmport = ON_OFF_AUTO_AUTO;
1627 #else
1628     pcms->vmport = ON_OFF_AUTO_OFF;
1629 #endif /* CONFIG_VMPORT */
1630     pcms->max_ram_below_4g = 0; /* use default */
1631     /* acpi build is enabled by default if machine supports it */
1632     pcms->acpi_build_enabled = PC_MACHINE_GET_CLASS(pcms)->has_acpi_build;
1633     pcms->smbus_enabled = true;
1634     pcms->sata_enabled = true;
1635     pcms->pit_enabled = true;
1636     pcms->max_fw_size = 8 * MiB;
1637 #ifdef CONFIG_HPET
1638     pcms->hpet_enabled = true;
1639 #endif
1640     pcms->default_bus_bypass_iommu = false;
1641 
1642     pc_system_flash_create(pcms);
1643     pcms->pcspk = isa_new(TYPE_PC_SPEAKER);
1644     object_property_add_alias(OBJECT(pcms), "pcspk-audiodev",
1645                               OBJECT(pcms->pcspk), "audiodev");
1646 }
1647 
1648 static void pc_machine_reset(MachineState *machine)
1649 {
1650     CPUState *cs;
1651     X86CPU *cpu;
1652 
1653     qemu_devices_reset();
1654 
1655     /* Reset APIC after devices have been reset to cancel
1656      * any changes that qemu_devices_reset() might have done.
1657      */
1658     CPU_FOREACH(cs) {
1659         cpu = X86_CPU(cs);
1660 
1661         if (cpu->apic_state) {
1662             device_legacy_reset(cpu->apic_state);
1663         }
1664     }
1665 }
1666 
1667 static void pc_machine_wakeup(MachineState *machine)
1668 {
1669     cpu_synchronize_all_states();
1670     pc_machine_reset(machine);
1671     cpu_synchronize_all_post_reset();
1672 }
1673 
1674 static bool pc_hotplug_allowed(MachineState *ms, DeviceState *dev, Error **errp)
1675 {
1676     X86IOMMUState *iommu = x86_iommu_get_default();
1677     IntelIOMMUState *intel_iommu;
1678 
1679     if (iommu &&
1680         object_dynamic_cast((Object *)iommu, TYPE_INTEL_IOMMU_DEVICE) &&
1681         object_dynamic_cast((Object *)dev, "vfio-pci")) {
1682         intel_iommu = INTEL_IOMMU_DEVICE(iommu);
1683         if (!intel_iommu->caching_mode) {
1684             error_setg(errp, "Device assignment is not allowed without "
1685                        "enabling caching-mode=on for Intel IOMMU.");
1686             return false;
1687         }
1688     }
1689 
1690     return true;
1691 }
1692 
1693 static void pc_machine_class_init(ObjectClass *oc, void *data)
1694 {
1695     MachineClass *mc = MACHINE_CLASS(oc);
1696     PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
1697     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1698 
1699     pcmc->pci_enabled = true;
1700     pcmc->has_acpi_build = true;
1701     pcmc->rsdp_in_ram = true;
1702     pcmc->smbios_defaults = true;
1703     pcmc->smbios_uuid_encoded = true;
1704     pcmc->gigabyte_align = true;
1705     pcmc->has_reserved_memory = true;
1706     pcmc->kvmclock_enabled = true;
1707     pcmc->enforce_aligned_dimm = true;
1708     /* BIOS ACPI tables: 128K. Other BIOS datastructures: less than 4K reported
1709      * to be used at the moment, 32K should be enough for a while.  */
1710     pcmc->acpi_data_size = 0x20000 + 0x8000;
1711     pcmc->linuxboot_dma_enabled = true;
1712     pcmc->pvh_enabled = true;
1713     pcmc->kvmclock_create_always = true;
1714     assert(!mc->get_hotplug_handler);
1715     mc->get_hotplug_handler = pc_get_hotplug_handler;
1716     mc->hotplug_allowed = pc_hotplug_allowed;
1717     mc->cpu_index_to_instance_props = x86_cpu_index_to_props;
1718     mc->get_default_cpu_node_id = x86_get_default_cpu_node_id;
1719     mc->possible_cpu_arch_ids = x86_possible_cpu_arch_ids;
1720     mc->auto_enable_numa_with_memhp = true;
1721     mc->auto_enable_numa_with_memdev = true;
1722     mc->has_hotpluggable_cpus = true;
1723     mc->default_boot_order = "cad";
1724     mc->smp_parse = pc_smp_parse;
1725     mc->block_default_type = IF_IDE;
1726     mc->max_cpus = 255;
1727     mc->reset = pc_machine_reset;
1728     mc->wakeup = pc_machine_wakeup;
1729     hc->pre_plug = pc_machine_device_pre_plug_cb;
1730     hc->plug = pc_machine_device_plug_cb;
1731     hc->unplug_request = pc_machine_device_unplug_request_cb;
1732     hc->unplug = pc_machine_device_unplug_cb;
1733     mc->default_cpu_type = TARGET_DEFAULT_CPU_TYPE;
1734     mc->nvdimm_supported = true;
1735     mc->default_ram_id = "pc.ram";
1736 
1737     object_class_property_add(oc, PC_MACHINE_MAX_RAM_BELOW_4G, "size",
1738         pc_machine_get_max_ram_below_4g, pc_machine_set_max_ram_below_4g,
1739         NULL, NULL);
1740     object_class_property_set_description(oc, PC_MACHINE_MAX_RAM_BELOW_4G,
1741         "Maximum ram below the 4G boundary (32bit boundary)");
1742 
1743     object_class_property_add(oc, PC_MACHINE_DEVMEM_REGION_SIZE, "int",
1744         pc_machine_get_device_memory_region_size, NULL,
1745         NULL, NULL);
1746 
1747     object_class_property_add(oc, PC_MACHINE_VMPORT, "OnOffAuto",
1748         pc_machine_get_vmport, pc_machine_set_vmport,
1749         NULL, NULL);
1750     object_class_property_set_description(oc, PC_MACHINE_VMPORT,
1751         "Enable vmport (pc & q35)");
1752 
1753     object_class_property_add_bool(oc, PC_MACHINE_SMBUS,
1754         pc_machine_get_smbus, pc_machine_set_smbus);
1755 
1756     object_class_property_add_bool(oc, PC_MACHINE_SATA,
1757         pc_machine_get_sata, pc_machine_set_sata);
1758 
1759     object_class_property_add_bool(oc, PC_MACHINE_PIT,
1760         pc_machine_get_pit, pc_machine_set_pit);
1761 
1762     object_class_property_add_bool(oc, "hpet",
1763         pc_machine_get_hpet, pc_machine_set_hpet);
1764 
1765     object_class_property_add_bool(oc, "default_bus_bypass_iommu",
1766         pc_machine_get_default_bus_bypass_iommu,
1767         pc_machine_set_default_bus_bypass_iommu);
1768 
1769     object_class_property_add(oc, PC_MACHINE_MAX_FW_SIZE, "size",
1770         pc_machine_get_max_fw_size, pc_machine_set_max_fw_size,
1771         NULL, NULL);
1772     object_class_property_set_description(oc, PC_MACHINE_MAX_FW_SIZE,
1773         "Maximum combined firmware size");
1774 }
1775 
1776 static const TypeInfo pc_machine_info = {
1777     .name = TYPE_PC_MACHINE,
1778     .parent = TYPE_X86_MACHINE,
1779     .abstract = true,
1780     .instance_size = sizeof(PCMachineState),
1781     .instance_init = pc_machine_initfn,
1782     .class_size = sizeof(PCMachineClass),
1783     .class_init = pc_machine_class_init,
1784     .interfaces = (InterfaceInfo[]) {
1785          { TYPE_HOTPLUG_HANDLER },
1786          { }
1787     },
1788 };
1789 
1790 static void pc_machine_register_types(void)
1791 {
1792     type_register_static(&pc_machine_info);
1793 }
1794 
1795 type_init(pc_machine_register_types)
1796