xref: /qemu/hw/intc/allwinner-a10-pic.c (revision 45b1f81d)
1c3931ee8Sliguang /*
2c3931ee8Sliguang  * Allwinner A10 interrupt controller device emulation
3c3931ee8Sliguang  *
4c3931ee8Sliguang  * Copyright (C) 2013 Li Guang
5c3931ee8Sliguang  * Written by Li Guang <lig.fnst@cn.fujitsu.com>
6c3931ee8Sliguang  *
7c3931ee8Sliguang  * This program is free software; you can redistribute it and/or modify it
8c3931ee8Sliguang  * under the terms of the GNU General Public License as published by the
9c3931ee8Sliguang  * Free Software Foundation; either version 2 of the License, or
10c3931ee8Sliguang  * (at your option) any later version.
11c3931ee8Sliguang  *
12c3931ee8Sliguang  * This program is distributed in the hope that it will be useful, but WITHOUT
13c3931ee8Sliguang  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14c3931ee8Sliguang  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15c3931ee8Sliguang  * for more details.
16c3931ee8Sliguang  */
17c3931ee8Sliguang 
188ef94f0bSPeter Maydell #include "qemu/osdep.h"
19c3931ee8Sliguang #include "hw/sysbus.h"
20d6454270SMarkus Armbruster #include "migration/vmstate.h"
21c3931ee8Sliguang #include "hw/intc/allwinner-a10-pic.h"
2264552b6bSMarkus Armbruster #include "hw/irq.h"
2303dd024fSPaolo Bonzini #include "qemu/log.h"
240b8fa32fSMarkus Armbruster #include "qemu/module.h"
25c3931ee8Sliguang 
aw_a10_pic_update(AwA10PICState * s)26c3931ee8Sliguang static void aw_a10_pic_update(AwA10PICState *s)
27c3931ee8Sliguang {
28c3931ee8Sliguang     uint8_t i;
29bd2a8884SStefan Hajnoczi     int irq = 0, fiq = 0, zeroes;
301c70aa62SBeniamino Galvani 
311c70aa62SBeniamino Galvani     s->vector = 0;
32c3931ee8Sliguang 
33c3931ee8Sliguang     for (i = 0; i < AW_A10_PIC_REG_NUM; i++) {
34c3931ee8Sliguang         irq |= s->irq_pending[i] & ~s->mask[i];
35c3931ee8Sliguang         fiq |= s->select[i] & s->irq_pending[i] & ~s->mask[i];
361c70aa62SBeniamino Galvani 
371c70aa62SBeniamino Galvani         if (!s->vector) {
38bd2a8884SStefan Hajnoczi             zeroes = ctz32(s->irq_pending[i] & ~s->mask[i]);
39bd2a8884SStefan Hajnoczi             if (zeroes != 32) {
40bd2a8884SStefan Hajnoczi                 s->vector = (i * 32 + zeroes) * 4;
411c70aa62SBeniamino Galvani             }
421c70aa62SBeniamino Galvani         }
43c3931ee8Sliguang     }
44c3931ee8Sliguang 
45c3931ee8Sliguang     qemu_set_irq(s->parent_irq, !!irq);
46c3931ee8Sliguang     qemu_set_irq(s->parent_fiq, !!fiq);
47c3931ee8Sliguang }
48c3931ee8Sliguang 
aw_a10_pic_set_irq(void * opaque,int irq,int level)49c3931ee8Sliguang static void aw_a10_pic_set_irq(void *opaque, int irq, int level)
50c3931ee8Sliguang {
51c3931ee8Sliguang     AwA10PICState *s = opaque;
522c5fa077SPeter Maydell     uint32_t *pending_reg = &s->irq_pending[irq / 32];
53c3931ee8Sliguang 
54f837b468SPeter Maydell     *pending_reg = deposit32(*pending_reg, irq % 32, 1, !!level);
55c3931ee8Sliguang     aw_a10_pic_update(s);
56c3931ee8Sliguang }
57c3931ee8Sliguang 
aw_a10_pic_read(void * opaque,hwaddr offset,unsigned size)58c3931ee8Sliguang static uint64_t aw_a10_pic_read(void *opaque, hwaddr offset, unsigned size)
59c3931ee8Sliguang {
60c3931ee8Sliguang     AwA10PICState *s = opaque;
61c3931ee8Sliguang     uint8_t index = (offset & 0xc) / 4;
62c3931ee8Sliguang 
63c3931ee8Sliguang     switch (offset) {
64c3931ee8Sliguang     case AW_A10_PIC_VECTOR:
65c3931ee8Sliguang         return s->vector;
66c3931ee8Sliguang     case AW_A10_PIC_BASE_ADDR:
67c3931ee8Sliguang         return s->base_addr;
68c3931ee8Sliguang     case AW_A10_PIC_PROTECT:
69c3931ee8Sliguang         return s->protect;
70c3931ee8Sliguang     case AW_A10_PIC_NMI:
71c3931ee8Sliguang         return s->nmi;
72c3931ee8Sliguang     case AW_A10_PIC_IRQ_PENDING ... AW_A10_PIC_IRQ_PENDING + 8:
73c3931ee8Sliguang         return s->irq_pending[index];
74c3931ee8Sliguang     case AW_A10_PIC_FIQ_PENDING ... AW_A10_PIC_FIQ_PENDING + 8:
75c3931ee8Sliguang         return s->fiq_pending[index];
76c3931ee8Sliguang     case AW_A10_PIC_SELECT ... AW_A10_PIC_SELECT + 8:
77c3931ee8Sliguang         return s->select[index];
78c3931ee8Sliguang     case AW_A10_PIC_ENABLE ... AW_A10_PIC_ENABLE + 8:
79c3931ee8Sliguang         return s->enable[index];
80c3931ee8Sliguang     case AW_A10_PIC_MASK ... AW_A10_PIC_MASK + 8:
81c3931ee8Sliguang         return s->mask[index];
82c3931ee8Sliguang     default:
83c3931ee8Sliguang         qemu_log_mask(LOG_GUEST_ERROR,
84c3931ee8Sliguang                       "%s: Bad offset 0x%x\n",  __func__, (int)offset);
85c3931ee8Sliguang         break;
86c3931ee8Sliguang     }
87c3931ee8Sliguang 
88c3931ee8Sliguang     return 0;
89c3931ee8Sliguang }
90c3931ee8Sliguang 
aw_a10_pic_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)91c3931ee8Sliguang static void aw_a10_pic_write(void *opaque, hwaddr offset, uint64_t value,
92c3931ee8Sliguang                              unsigned size)
93c3931ee8Sliguang {
94c3931ee8Sliguang     AwA10PICState *s = opaque;
95c3931ee8Sliguang     uint8_t index = (offset & 0xc) / 4;
96c3931ee8Sliguang 
97c3931ee8Sliguang     switch (offset) {
98c3931ee8Sliguang     case AW_A10_PIC_BASE_ADDR:
99c3931ee8Sliguang         s->base_addr = value & ~0x3;
100654039b4SPeter Maydell         break;
101c3931ee8Sliguang     case AW_A10_PIC_PROTECT:
102c3931ee8Sliguang         s->protect = value;
103c3931ee8Sliguang         break;
104c3931ee8Sliguang     case AW_A10_PIC_NMI:
105c3931ee8Sliguang         s->nmi = value;
106c3931ee8Sliguang         break;
107c3931ee8Sliguang     case AW_A10_PIC_IRQ_PENDING ... AW_A10_PIC_IRQ_PENDING + 8:
1082237094dSBeniamino Galvani         /*
1092237094dSBeniamino Galvani          * The register is read-only; nevertheless, Linux (including
1102237094dSBeniamino Galvani          * the version originally shipped by Allwinner) pretends to
1112237094dSBeniamino Galvani          * write to the register. Just ignore it.
1122237094dSBeniamino Galvani          */
113c3931ee8Sliguang         break;
114c3931ee8Sliguang     case AW_A10_PIC_FIQ_PENDING ... AW_A10_PIC_FIQ_PENDING + 8:
115c3931ee8Sliguang         s->fiq_pending[index] &= ~value;
116c3931ee8Sliguang         break;
117c3931ee8Sliguang     case AW_A10_PIC_SELECT ... AW_A10_PIC_SELECT + 8:
118c3931ee8Sliguang         s->select[index] = value;
119c3931ee8Sliguang         break;
120c3931ee8Sliguang     case AW_A10_PIC_ENABLE ... AW_A10_PIC_ENABLE + 8:
121c3931ee8Sliguang         s->enable[index] = value;
122c3931ee8Sliguang         break;
123c3931ee8Sliguang     case AW_A10_PIC_MASK ... AW_A10_PIC_MASK + 8:
124c3931ee8Sliguang         s->mask[index] = value;
125c3931ee8Sliguang         break;
126c3931ee8Sliguang     default:
127c3931ee8Sliguang         qemu_log_mask(LOG_GUEST_ERROR,
128c3931ee8Sliguang                       "%s: Bad offset 0x%x\n",  __func__, (int)offset);
129c3931ee8Sliguang         break;
130c3931ee8Sliguang     }
131c3931ee8Sliguang 
132c3931ee8Sliguang     aw_a10_pic_update(s);
133c3931ee8Sliguang }
134c3931ee8Sliguang 
135c3931ee8Sliguang static const MemoryRegionOps aw_a10_pic_ops = {
136c3931ee8Sliguang     .read = aw_a10_pic_read,
137c3931ee8Sliguang     .write = aw_a10_pic_write,
138c3931ee8Sliguang     .endianness = DEVICE_NATIVE_ENDIAN,
139c3931ee8Sliguang };
140c3931ee8Sliguang 
141c3931ee8Sliguang static const VMStateDescription vmstate_aw_a10_pic = {
142c3931ee8Sliguang     .name = "a10.pic",
143c3931ee8Sliguang     .version_id = 1,
144c3931ee8Sliguang     .minimum_version_id = 1,
145*45b1f81dSRichard Henderson     .fields = (const VMStateField[]) {
146c3931ee8Sliguang         VMSTATE_UINT32(vector, AwA10PICState),
147c3931ee8Sliguang         VMSTATE_UINT32(base_addr, AwA10PICState),
148c3931ee8Sliguang         VMSTATE_UINT32(protect, AwA10PICState),
149c3931ee8Sliguang         VMSTATE_UINT32(nmi, AwA10PICState),
150c3931ee8Sliguang         VMSTATE_UINT32_ARRAY(irq_pending, AwA10PICState, AW_A10_PIC_REG_NUM),
151c3931ee8Sliguang         VMSTATE_UINT32_ARRAY(fiq_pending, AwA10PICState, AW_A10_PIC_REG_NUM),
152c3931ee8Sliguang         VMSTATE_UINT32_ARRAY(enable, AwA10PICState, AW_A10_PIC_REG_NUM),
153c3931ee8Sliguang         VMSTATE_UINT32_ARRAY(select, AwA10PICState, AW_A10_PIC_REG_NUM),
154c3931ee8Sliguang         VMSTATE_UINT32_ARRAY(mask, AwA10PICState, AW_A10_PIC_REG_NUM),
155c3931ee8Sliguang         VMSTATE_END_OF_LIST()
156c3931ee8Sliguang     }
157c3931ee8Sliguang };
158c3931ee8Sliguang 
aw_a10_pic_init(Object * obj)159c3931ee8Sliguang static void aw_a10_pic_init(Object *obj)
160c3931ee8Sliguang {
161c3931ee8Sliguang     AwA10PICState *s = AW_A10_PIC(obj);
162c3931ee8Sliguang     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
163c3931ee8Sliguang 
164c3931ee8Sliguang      qdev_init_gpio_in(DEVICE(dev), aw_a10_pic_set_irq, AW_A10_PIC_INT_NR);
165c3931ee8Sliguang      sysbus_init_irq(dev, &s->parent_irq);
166c3931ee8Sliguang      sysbus_init_irq(dev, &s->parent_fiq);
167c3931ee8Sliguang      memory_region_init_io(&s->iomem, OBJECT(s), &aw_a10_pic_ops, s,
168c3931ee8Sliguang                            TYPE_AW_A10_PIC, 0x400);
169c3931ee8Sliguang      sysbus_init_mmio(dev, &s->iomem);
170c3931ee8Sliguang }
171c3931ee8Sliguang 
aw_a10_pic_reset(DeviceState * d)172c3931ee8Sliguang static void aw_a10_pic_reset(DeviceState *d)
173c3931ee8Sliguang {
174c3931ee8Sliguang     AwA10PICState *s = AW_A10_PIC(d);
175c3931ee8Sliguang     uint8_t i;
176c3931ee8Sliguang 
177c3931ee8Sliguang     s->base_addr = 0;
178c3931ee8Sliguang     s->protect = 0;
179c3931ee8Sliguang     s->nmi = 0;
180c3931ee8Sliguang     s->vector = 0;
181c3931ee8Sliguang     for (i = 0; i < AW_A10_PIC_REG_NUM; i++) {
182c3931ee8Sliguang         s->irq_pending[i] = 0;
183c3931ee8Sliguang         s->fiq_pending[i] = 0;
184c3931ee8Sliguang         s->select[i] = 0;
185c3931ee8Sliguang         s->enable[i] = 0;
186c3931ee8Sliguang         s->mask[i] = 0;
187c3931ee8Sliguang     }
188c3931ee8Sliguang }
189c3931ee8Sliguang 
aw_a10_pic_class_init(ObjectClass * klass,void * data)190c3931ee8Sliguang static void aw_a10_pic_class_init(ObjectClass *klass, void *data)
191c3931ee8Sliguang {
192c3931ee8Sliguang     DeviceClass *dc = DEVICE_CLASS(klass);
193c3931ee8Sliguang 
194c3931ee8Sliguang     dc->reset = aw_a10_pic_reset;
195c3931ee8Sliguang     dc->desc = "allwinner a10 pic";
196c3931ee8Sliguang     dc->vmsd = &vmstate_aw_a10_pic;
197c3931ee8Sliguang  }
198c3931ee8Sliguang 
199c3931ee8Sliguang static const TypeInfo aw_a10_pic_info = {
200c3931ee8Sliguang     .name = TYPE_AW_A10_PIC,
201c3931ee8Sliguang     .parent = TYPE_SYS_BUS_DEVICE,
202c3931ee8Sliguang     .instance_size = sizeof(AwA10PICState),
203c3931ee8Sliguang     .instance_init = aw_a10_pic_init,
204c3931ee8Sliguang     .class_init = aw_a10_pic_class_init,
205c3931ee8Sliguang };
206c3931ee8Sliguang 
aw_a10_register_types(void)207c3931ee8Sliguang static void aw_a10_register_types(void)
208c3931ee8Sliguang {
209c3931ee8Sliguang     type_register_static(&aw_a10_pic_info);
210c3931ee8Sliguang }
211c3931ee8Sliguang 
212c3931ee8Sliguang type_init(aw_a10_register_types);
213