xref: /qemu/hw/intc/openpic.c (revision 45b1f81d)
17702e47cSPaolo Bonzini /*
27702e47cSPaolo Bonzini  * OpenPIC emulation
37702e47cSPaolo Bonzini  *
47702e47cSPaolo Bonzini  * Copyright (c) 2004 Jocelyn Mayer
57702e47cSPaolo Bonzini  *               2011 Alexander Graf
67702e47cSPaolo Bonzini  *
77702e47cSPaolo Bonzini  * Permission is hereby granted, free of charge, to any person obtaining a copy
87702e47cSPaolo Bonzini  * of this software and associated documentation files (the "Software"), to deal
97702e47cSPaolo Bonzini  * in the Software without restriction, including without limitation the rights
107702e47cSPaolo Bonzini  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
117702e47cSPaolo Bonzini  * copies of the Software, and to permit persons to whom the Software is
127702e47cSPaolo Bonzini  * furnished to do so, subject to the following conditions:
137702e47cSPaolo Bonzini  *
147702e47cSPaolo Bonzini  * The above copyright notice and this permission notice shall be included in
157702e47cSPaolo Bonzini  * all copies or substantial portions of the Software.
167702e47cSPaolo Bonzini  *
177702e47cSPaolo Bonzini  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
187702e47cSPaolo Bonzini  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
197702e47cSPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
207702e47cSPaolo Bonzini  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
217702e47cSPaolo Bonzini  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
227702e47cSPaolo Bonzini  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
237702e47cSPaolo Bonzini  * THE SOFTWARE.
247702e47cSPaolo Bonzini  */
257702e47cSPaolo Bonzini /*
267702e47cSPaolo Bonzini  *
277702e47cSPaolo Bonzini  * Based on OpenPic implementations:
287702e47cSPaolo Bonzini  * - Motorola MPC8245 & MPC8540 user manuals.
2986229b68SBin Meng  * - Motorola Harrier programmer manual
307702e47cSPaolo Bonzini  *
317702e47cSPaolo Bonzini  */
320b8fa32fSMarkus Armbruster 
3390191d07SPeter Maydell #include "qemu/osdep.h"
3464552b6bSMarkus Armbruster #include "hw/irq.h"
357702e47cSPaolo Bonzini #include "hw/pci/pci.h"
367702e47cSPaolo Bonzini #include "hw/ppc/openpic.h"
372b927571SAndreas Färber #include "hw/ppc/ppc_e500.h"
38a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
397702e47cSPaolo Bonzini #include "hw/sysbus.h"
40d6454270SMarkus Armbruster #include "migration/vmstate.h"
417702e47cSPaolo Bonzini #include "hw/pci/msi.h"
42da34e65cSMarkus Armbruster #include "qapi/error.h"
437702e47cSPaolo Bonzini #include "qemu/bitops.h"
4473d963c0SMichael Roth #include "qapi/qmp/qerror.h"
450b8fa32fSMarkus Armbruster #include "qemu/module.h"
46ddd5140bSAaron Larson #include "qemu/timer.h"
47df592270SMichael Davidsaver #include "qemu/error-report.h"
487702e47cSPaolo Bonzini 
4906caae8aSBin Meng /* #define DEBUG_OPENPIC */
507702e47cSPaolo Bonzini 
517702e47cSPaolo Bonzini #ifdef DEBUG_OPENPIC
527702e47cSPaolo Bonzini static const int debug_openpic = 1;
537702e47cSPaolo Bonzini #else
547702e47cSPaolo Bonzini static const int debug_openpic = 0;
557702e47cSPaolo Bonzini #endif
567702e47cSPaolo Bonzini 
57ddd5140bSAaron Larson static int get_current_cpu(void);
587702e47cSPaolo Bonzini #define DPRINTF(fmt, ...) do { \
597702e47cSPaolo Bonzini         if (debug_openpic) { \
60df592270SMichael Davidsaver             info_report("Core%d: " fmt, get_current_cpu(), ## __VA_ARGS__); \
617702e47cSPaolo Bonzini         } \
627702e47cSPaolo Bonzini     } while (0)
637702e47cSPaolo Bonzini 
647702e47cSPaolo Bonzini /* OpenPIC capability flags */
657702e47cSPaolo Bonzini #define OPENPIC_FLAG_IDR_CRIT     (1 << 0)
667702e47cSPaolo Bonzini #define OPENPIC_FLAG_ILR          (2 << 0)
677702e47cSPaolo Bonzini 
687702e47cSPaolo Bonzini /* OpenPIC address map */
697702e47cSPaolo Bonzini #define OPENPIC_GLB_REG_START        0x0
707702e47cSPaolo Bonzini #define OPENPIC_GLB_REG_SIZE         0x10F0
717702e47cSPaolo Bonzini #define OPENPIC_TMR_REG_START        0x10F0
727702e47cSPaolo Bonzini #define OPENPIC_TMR_REG_SIZE         0x220
737702e47cSPaolo Bonzini #define OPENPIC_MSI_REG_START        0x1600
747702e47cSPaolo Bonzini #define OPENPIC_MSI_REG_SIZE         0x200
757702e47cSPaolo Bonzini #define OPENPIC_SUMMARY_REG_START   0x3800
767702e47cSPaolo Bonzini #define OPENPIC_SUMMARY_REG_SIZE    0x800
777702e47cSPaolo Bonzini #define OPENPIC_SRC_REG_START        0x10000
788935a442SScott Wood #define OPENPIC_SRC_REG_SIZE         (OPENPIC_MAX_SRC * 0x20)
797702e47cSPaolo Bonzini #define OPENPIC_CPU_REG_START        0x20000
807702e47cSPaolo Bonzini #define OPENPIC_CPU_REG_SIZE         0x100 + ((MAX_CPU - 1) * 0x1000)
817702e47cSPaolo Bonzini 
827702e47cSPaolo Bonzini static FslMpicInfo fsl_mpic_20 = {
837702e47cSPaolo Bonzini     .max_ext = 12,
847702e47cSPaolo Bonzini };
857702e47cSPaolo Bonzini 
867702e47cSPaolo Bonzini static FslMpicInfo fsl_mpic_42 = {
877702e47cSPaolo Bonzini     .max_ext = 12,
887702e47cSPaolo Bonzini };
897702e47cSPaolo Bonzini 
907702e47cSPaolo Bonzini #define FRR_NIRQ_SHIFT    16
917702e47cSPaolo Bonzini #define FRR_NCPU_SHIFT     8
927702e47cSPaolo Bonzini #define FRR_VID_SHIFT      0
937702e47cSPaolo Bonzini 
947702e47cSPaolo Bonzini #define VID_REVISION_1_2   2
957702e47cSPaolo Bonzini #define VID_REVISION_1_3   3
967702e47cSPaolo Bonzini 
977702e47cSPaolo Bonzini #define VIR_GENERIC      0x00000000 /* Generic Vendor ID */
9858b62835SBenjamin Herrenschmidt #define VIR_MPIC2A       0x00004614 /* IBM MPIC-2A */
997702e47cSPaolo Bonzini 
1007702e47cSPaolo Bonzini #define GCR_RESET        0x80000000
1017702e47cSPaolo Bonzini #define GCR_MODE_PASS    0x00000000
1027702e47cSPaolo Bonzini #define GCR_MODE_MIXED   0x20000000
1037702e47cSPaolo Bonzini #define GCR_MODE_PROXY   0x60000000
1047702e47cSPaolo Bonzini 
1057702e47cSPaolo Bonzini #define TBCR_CI           0x80000000 /* count inhibit */
1067702e47cSPaolo Bonzini #define TCCR_TOG          0x80000000 /* toggles when decrement to zero */
1077702e47cSPaolo Bonzini 
1087702e47cSPaolo Bonzini #define IDR_EP_SHIFT      31
109def60298SPeter Maydell #define IDR_EP_MASK       (1U << IDR_EP_SHIFT)
1107702e47cSPaolo Bonzini #define IDR_CI0_SHIFT     30
1117702e47cSPaolo Bonzini #define IDR_CI1_SHIFT     29
1127702e47cSPaolo Bonzini #define IDR_P1_SHIFT      1
1137702e47cSPaolo Bonzini #define IDR_P0_SHIFT      0
1147702e47cSPaolo Bonzini 
1157702e47cSPaolo Bonzini #define ILR_INTTGT_MASK   0x000000ff
1167702e47cSPaolo Bonzini #define ILR_INTTGT_INT    0x00
1177702e47cSPaolo Bonzini #define ILR_INTTGT_CINT   0x01 /* critical */
1187702e47cSPaolo Bonzini #define ILR_INTTGT_MCP    0x02 /* machine check */
1197702e47cSPaolo Bonzini 
12006caae8aSBin Meng /*
12106caae8aSBin Meng  * The currently supported INTTGT values happen to be the same as QEMU's
1227702e47cSPaolo Bonzini  * openpic output codes, but don't depend on this.  The output codes
1237702e47cSPaolo Bonzini  * could change (unlikely, but...) or support could be added for
1247702e47cSPaolo Bonzini  * more INTTGT values.
1257702e47cSPaolo Bonzini  */
1267702e47cSPaolo Bonzini static const int inttgt_output[][2] = {
1277702e47cSPaolo Bonzini     { ILR_INTTGT_INT, OPENPIC_OUTPUT_INT },
1287702e47cSPaolo Bonzini     { ILR_INTTGT_CINT, OPENPIC_OUTPUT_CINT },
1297702e47cSPaolo Bonzini     { ILR_INTTGT_MCP, OPENPIC_OUTPUT_MCK },
1307702e47cSPaolo Bonzini };
1317702e47cSPaolo Bonzini 
inttgt_to_output(int inttgt)1327702e47cSPaolo Bonzini static int inttgt_to_output(int inttgt)
1337702e47cSPaolo Bonzini {
1347702e47cSPaolo Bonzini     int i;
1357702e47cSPaolo Bonzini 
1367702e47cSPaolo Bonzini     for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
1377702e47cSPaolo Bonzini         if (inttgt_output[i][0] == inttgt) {
1387702e47cSPaolo Bonzini             return inttgt_output[i][1];
1397702e47cSPaolo Bonzini         }
1407702e47cSPaolo Bonzini     }
1417702e47cSPaolo Bonzini 
142df592270SMichael Davidsaver     error_report("%s: unsupported inttgt %d", __func__, inttgt);
1437702e47cSPaolo Bonzini     return OPENPIC_OUTPUT_INT;
1447702e47cSPaolo Bonzini }
1457702e47cSPaolo Bonzini 
output_to_inttgt(int output)1467702e47cSPaolo Bonzini static int output_to_inttgt(int output)
1477702e47cSPaolo Bonzini {
1487702e47cSPaolo Bonzini     int i;
1497702e47cSPaolo Bonzini 
1507702e47cSPaolo Bonzini     for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
1517702e47cSPaolo Bonzini         if (inttgt_output[i][1] == output) {
1527702e47cSPaolo Bonzini             return inttgt_output[i][0];
1537702e47cSPaolo Bonzini         }
1547702e47cSPaolo Bonzini     }
1557702e47cSPaolo Bonzini 
1567702e47cSPaolo Bonzini     abort();
1577702e47cSPaolo Bonzini }
1587702e47cSPaolo Bonzini 
1597702e47cSPaolo Bonzini #define MSIIR_OFFSET       0x140
1607702e47cSPaolo Bonzini #define MSIIR_SRS_SHIFT    29
1617702e47cSPaolo Bonzini #define MSIIR_SRS_MASK     (0x7 << MSIIR_SRS_SHIFT)
1627702e47cSPaolo Bonzini #define MSIIR_IBS_SHIFT    24
1637702e47cSPaolo Bonzini #define MSIIR_IBS_MASK     (0x1f << MSIIR_IBS_SHIFT)
1647702e47cSPaolo Bonzini 
get_current_cpu(void)1657702e47cSPaolo Bonzini static int get_current_cpu(void)
1667702e47cSPaolo Bonzini {
1674917cf44SAndreas Färber     if (!current_cpu) {
1687702e47cSPaolo Bonzini         return -1;
1697702e47cSPaolo Bonzini     }
1707702e47cSPaolo Bonzini 
1714917cf44SAndreas Färber     return current_cpu->cpu_index;
1727702e47cSPaolo Bonzini }
1737702e47cSPaolo Bonzini 
1747702e47cSPaolo Bonzini static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
1757702e47cSPaolo Bonzini                                           int idx);
1767702e47cSPaolo Bonzini static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
1777702e47cSPaolo Bonzini                                        uint32_t val, int idx);
1788ebe65f3SPaul Janzen static void openpic_reset(DeviceState *d);
1797702e47cSPaolo Bonzini 
18006caae8aSBin Meng /*
18106caae8aSBin Meng  * Convert between openpic clock ticks and nanosecs.  In the hardware the clock
18206caae8aSBin Meng  * frequency is driven by board inputs to the PIC which the PIC would then
18306caae8aSBin Meng  * divide by 4 or 8.  For now hard code to 25MZ.
184ddd5140bSAaron Larson  */
185ddd5140bSAaron Larson #define OPENPIC_TIMER_FREQ_MHZ 25
186ddd5140bSAaron Larson #define OPENPIC_TIMER_NS_PER_TICK (1000 / OPENPIC_TIMER_FREQ_MHZ)
ns_to_ticks(uint64_t ns)187ddd5140bSAaron Larson static inline uint64_t ns_to_ticks(uint64_t ns)
188ddd5140bSAaron Larson {
189ddd5140bSAaron Larson     return ns    / OPENPIC_TIMER_NS_PER_TICK;
190ddd5140bSAaron Larson }
ticks_to_ns(uint64_t ticks)191ddd5140bSAaron Larson static inline uint64_t ticks_to_ns(uint64_t ticks)
192ddd5140bSAaron Larson {
193ddd5140bSAaron Larson     return ticks * OPENPIC_TIMER_NS_PER_TICK;
194ddd5140bSAaron Larson }
195ddd5140bSAaron Larson 
IRQ_setbit(IRQQueue * q,int n_IRQ)1967702e47cSPaolo Bonzini static inline void IRQ_setbit(IRQQueue *q, int n_IRQ)
1977702e47cSPaolo Bonzini {
1987702e47cSPaolo Bonzini     set_bit(n_IRQ, q->queue);
1997702e47cSPaolo Bonzini }
2007702e47cSPaolo Bonzini 
IRQ_resetbit(IRQQueue * q,int n_IRQ)2017702e47cSPaolo Bonzini static inline void IRQ_resetbit(IRQQueue *q, int n_IRQ)
2027702e47cSPaolo Bonzini {
2037702e47cSPaolo Bonzini     clear_bit(n_IRQ, q->queue);
2047702e47cSPaolo Bonzini }
2057702e47cSPaolo Bonzini 
IRQ_check(OpenPICState * opp,IRQQueue * q)2067702e47cSPaolo Bonzini static void IRQ_check(OpenPICState *opp, IRQQueue *q)
2077702e47cSPaolo Bonzini {
2087702e47cSPaolo Bonzini     int irq = -1;
2097702e47cSPaolo Bonzini     int next = -1;
2107702e47cSPaolo Bonzini     int priority = -1;
2117702e47cSPaolo Bonzini 
2127702e47cSPaolo Bonzini     for (;;) {
2137702e47cSPaolo Bonzini         irq = find_next_bit(q->queue, opp->max_irq, irq + 1);
2147702e47cSPaolo Bonzini         if (irq == opp->max_irq) {
2157702e47cSPaolo Bonzini             break;
2167702e47cSPaolo Bonzini         }
2177702e47cSPaolo Bonzini 
218df592270SMichael Davidsaver         DPRINTF("IRQ_check: irq %d set ivpr_pr=%d pr=%d",
2197702e47cSPaolo Bonzini                 irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority);
2207702e47cSPaolo Bonzini 
2217702e47cSPaolo Bonzini         if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) {
2227702e47cSPaolo Bonzini             next = irq;
2237702e47cSPaolo Bonzini             priority = IVPR_PRIORITY(opp->src[irq].ivpr);
2247702e47cSPaolo Bonzini         }
2257702e47cSPaolo Bonzini     }
2267702e47cSPaolo Bonzini 
2277702e47cSPaolo Bonzini     q->next = next;
2287702e47cSPaolo Bonzini     q->priority = priority;
2297702e47cSPaolo Bonzini }
2307702e47cSPaolo Bonzini 
IRQ_get_next(OpenPICState * opp,IRQQueue * q)2317702e47cSPaolo Bonzini static int IRQ_get_next(OpenPICState *opp, IRQQueue *q)
2327702e47cSPaolo Bonzini {
2337702e47cSPaolo Bonzini     /* XXX: optimize */
2347702e47cSPaolo Bonzini     IRQ_check(opp, q);
2357702e47cSPaolo Bonzini 
2367702e47cSPaolo Bonzini     return q->next;
2377702e47cSPaolo Bonzini }
2387702e47cSPaolo Bonzini 
IRQ_local_pipe(OpenPICState * opp,int n_CPU,int n_IRQ,bool active,bool was_active)2397702e47cSPaolo Bonzini static void IRQ_local_pipe(OpenPICState *opp, int n_CPU, int n_IRQ,
2407702e47cSPaolo Bonzini                            bool active, bool was_active)
2417702e47cSPaolo Bonzini {
2427702e47cSPaolo Bonzini     IRQDest *dst;
2437702e47cSPaolo Bonzini     IRQSource *src;
2447702e47cSPaolo Bonzini     int priority;
2457702e47cSPaolo Bonzini 
2467702e47cSPaolo Bonzini     dst = &opp->dst[n_CPU];
2477702e47cSPaolo Bonzini     src = &opp->src[n_IRQ];
2487702e47cSPaolo Bonzini 
249df592270SMichael Davidsaver     DPRINTF("%s: IRQ %d active %d was %d",
2507702e47cSPaolo Bonzini             __func__, n_IRQ, active, was_active);
2517702e47cSPaolo Bonzini 
2527702e47cSPaolo Bonzini     if (src->output != OPENPIC_OUTPUT_INT) {
253df592270SMichael Davidsaver         DPRINTF("%s: output %d irq %d active %d was %d count %d",
2547702e47cSPaolo Bonzini                 __func__, src->output, n_IRQ, active, was_active,
2557702e47cSPaolo Bonzini                 dst->outputs_active[src->output]);
2567702e47cSPaolo Bonzini 
25706caae8aSBin Meng         /*
25806caae8aSBin Meng          * On Freescale MPIC, critical interrupts ignore priority,
2597702e47cSPaolo Bonzini          * IACK, EOI, etc.  Before MPIC v4.1 they also ignore
2607702e47cSPaolo Bonzini          * masking.
2617702e47cSPaolo Bonzini          */
2627702e47cSPaolo Bonzini         if (active) {
2637702e47cSPaolo Bonzini             if (!was_active && dst->outputs_active[src->output]++ == 0) {
264df592270SMichael Davidsaver                 DPRINTF("%s: Raise OpenPIC output %d cpu %d irq %d",
2657702e47cSPaolo Bonzini                         __func__, src->output, n_CPU, n_IRQ);
2667702e47cSPaolo Bonzini                 qemu_irq_raise(dst->irqs[src->output]);
2677702e47cSPaolo Bonzini             }
2687702e47cSPaolo Bonzini         } else {
2697702e47cSPaolo Bonzini             if (was_active && --dst->outputs_active[src->output] == 0) {
270df592270SMichael Davidsaver                 DPRINTF("%s: Lower OpenPIC output %d cpu %d irq %d",
2717702e47cSPaolo Bonzini                         __func__, src->output, n_CPU, n_IRQ);
2727702e47cSPaolo Bonzini                 qemu_irq_lower(dst->irqs[src->output]);
2737702e47cSPaolo Bonzini             }
2747702e47cSPaolo Bonzini         }
2757702e47cSPaolo Bonzini 
2767702e47cSPaolo Bonzini         return;
2777702e47cSPaolo Bonzini     }
2787702e47cSPaolo Bonzini 
2797702e47cSPaolo Bonzini     priority = IVPR_PRIORITY(src->ivpr);
2807702e47cSPaolo Bonzini 
28106caae8aSBin Meng     /*
28206caae8aSBin Meng      * Even if the interrupt doesn't have enough priority,
2837702e47cSPaolo Bonzini      * it is still raised, in case ctpr is lowered later.
2847702e47cSPaolo Bonzini      */
2857702e47cSPaolo Bonzini     if (active) {
2867702e47cSPaolo Bonzini         IRQ_setbit(&dst->raised, n_IRQ);
2877702e47cSPaolo Bonzini     } else {
2887702e47cSPaolo Bonzini         IRQ_resetbit(&dst->raised, n_IRQ);
2897702e47cSPaolo Bonzini     }
2907702e47cSPaolo Bonzini 
2917702e47cSPaolo Bonzini     IRQ_check(opp, &dst->raised);
2927702e47cSPaolo Bonzini 
2937702e47cSPaolo Bonzini     if (active && priority <= dst->ctpr) {
294df592270SMichael Davidsaver         DPRINTF("%s: IRQ %d priority %d too low for ctpr %d on CPU %d",
2957702e47cSPaolo Bonzini                 __func__, n_IRQ, priority, dst->ctpr, n_CPU);
2967702e47cSPaolo Bonzini         active = 0;
2977702e47cSPaolo Bonzini     }
2987702e47cSPaolo Bonzini 
2997702e47cSPaolo Bonzini     if (active) {
3007702e47cSPaolo Bonzini         if (IRQ_get_next(opp, &dst->servicing) >= 0 &&
3017702e47cSPaolo Bonzini                 priority <= dst->servicing.priority) {
302df592270SMichael Davidsaver             DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d",
3037702e47cSPaolo Bonzini                     __func__, n_IRQ, dst->servicing.next, n_CPU);
3047702e47cSPaolo Bonzini         } else {
305df592270SMichael Davidsaver             DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d/%d",
3067702e47cSPaolo Bonzini                     __func__, n_CPU, n_IRQ, dst->raised.next);
3077702e47cSPaolo Bonzini             qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
3087702e47cSPaolo Bonzini         }
3097702e47cSPaolo Bonzini     } else {
3107702e47cSPaolo Bonzini         IRQ_get_next(opp, &dst->servicing);
3117702e47cSPaolo Bonzini         if (dst->raised.priority > dst->ctpr &&
3127702e47cSPaolo Bonzini                 dst->raised.priority > dst->servicing.priority) {
313df592270SMichael Davidsaver             DPRINTF("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d",
3147702e47cSPaolo Bonzini                     __func__, n_IRQ, dst->raised.next, dst->raised.priority,
3157702e47cSPaolo Bonzini                     dst->ctpr, dst->servicing.priority, n_CPU);
3167702e47cSPaolo Bonzini             /* IRQ line stays asserted */
3177702e47cSPaolo Bonzini         } else {
318df592270SMichael Davidsaver             DPRINTF("%s: IRQ %d inactive, current prio %d/%d, CPU %d",
3197702e47cSPaolo Bonzini                     __func__, n_IRQ, dst->ctpr, dst->servicing.priority, n_CPU);
3207702e47cSPaolo Bonzini             qemu_irq_lower(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
3217702e47cSPaolo Bonzini         }
3227702e47cSPaolo Bonzini     }
3237702e47cSPaolo Bonzini }
3247702e47cSPaolo Bonzini 
3257702e47cSPaolo Bonzini /* update pic state because registers for n_IRQ have changed value */
openpic_update_irq(OpenPICState * opp,int n_IRQ)3267702e47cSPaolo Bonzini static void openpic_update_irq(OpenPICState *opp, int n_IRQ)
3277702e47cSPaolo Bonzini {
3287702e47cSPaolo Bonzini     IRQSource *src;
3297702e47cSPaolo Bonzini     bool active, was_active;
3307702e47cSPaolo Bonzini     int i;
3317702e47cSPaolo Bonzini 
3327702e47cSPaolo Bonzini     src = &opp->src[n_IRQ];
3337702e47cSPaolo Bonzini     active = src->pending;
3347702e47cSPaolo Bonzini 
3357702e47cSPaolo Bonzini     if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) {
3367702e47cSPaolo Bonzini         /* Interrupt source is disabled */
337df592270SMichael Davidsaver         DPRINTF("%s: IRQ %d is disabled", __func__, n_IRQ);
3387702e47cSPaolo Bonzini         active = false;
3397702e47cSPaolo Bonzini     }
3407702e47cSPaolo Bonzini 
3417702e47cSPaolo Bonzini     was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK);
3427702e47cSPaolo Bonzini 
3437702e47cSPaolo Bonzini     /*
3447702e47cSPaolo Bonzini      * We don't have a similar check for already-active because
3457702e47cSPaolo Bonzini      * ctpr may have changed and we need to withdraw the interrupt.
3467702e47cSPaolo Bonzini      */
3477702e47cSPaolo Bonzini     if (!active && !was_active) {
348df592270SMichael Davidsaver         DPRINTF("%s: IRQ %d is already inactive", __func__, n_IRQ);
3497702e47cSPaolo Bonzini         return;
3507702e47cSPaolo Bonzini     }
3517702e47cSPaolo Bonzini 
3527702e47cSPaolo Bonzini     if (active) {
3537702e47cSPaolo Bonzini         src->ivpr |= IVPR_ACTIVITY_MASK;
3547702e47cSPaolo Bonzini     } else {
3557702e47cSPaolo Bonzini         src->ivpr &= ~IVPR_ACTIVITY_MASK;
3567702e47cSPaolo Bonzini     }
3577702e47cSPaolo Bonzini 
3587702e47cSPaolo Bonzini     if (src->destmask == 0) {
3597702e47cSPaolo Bonzini         /* No target */
360df592270SMichael Davidsaver         DPRINTF("%s: IRQ %d has no target", __func__, n_IRQ);
3617702e47cSPaolo Bonzini         return;
3627702e47cSPaolo Bonzini     }
3637702e47cSPaolo Bonzini 
3647702e47cSPaolo Bonzini     if (src->destmask == (1 << src->last_cpu)) {
3657702e47cSPaolo Bonzini         /* Only one CPU is allowed to receive this IRQ */
3667702e47cSPaolo Bonzini         IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active);
3677702e47cSPaolo Bonzini     } else if (!(src->ivpr & IVPR_MODE_MASK)) {
3687702e47cSPaolo Bonzini         /* Directed delivery mode */
3697702e47cSPaolo Bonzini         for (i = 0; i < opp->nb_cpus; i++) {
3707702e47cSPaolo Bonzini             if (src->destmask & (1 << i)) {
3717702e47cSPaolo Bonzini                 IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
3727702e47cSPaolo Bonzini             }
3737702e47cSPaolo Bonzini         }
3747702e47cSPaolo Bonzini     } else {
3757702e47cSPaolo Bonzini         /* Distributed delivery mode */
3767702e47cSPaolo Bonzini         for (i = src->last_cpu + 1; i != src->last_cpu; i++) {
3777702e47cSPaolo Bonzini             if (i == opp->nb_cpus) {
3787702e47cSPaolo Bonzini                 i = 0;
3797702e47cSPaolo Bonzini             }
3807702e47cSPaolo Bonzini             if (src->destmask & (1 << i)) {
3817702e47cSPaolo Bonzini                 IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
3827702e47cSPaolo Bonzini                 src->last_cpu = i;
3837702e47cSPaolo Bonzini                 break;
3847702e47cSPaolo Bonzini             }
3857702e47cSPaolo Bonzini         }
3867702e47cSPaolo Bonzini     }
3877702e47cSPaolo Bonzini }
3887702e47cSPaolo Bonzini 
openpic_set_irq(void * opaque,int n_IRQ,int level)3897702e47cSPaolo Bonzini static void openpic_set_irq(void *opaque, int n_IRQ, int level)
3907702e47cSPaolo Bonzini {
3917702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
3927702e47cSPaolo Bonzini     IRQSource *src;
3937702e47cSPaolo Bonzini 
3948935a442SScott Wood     if (n_IRQ >= OPENPIC_MAX_IRQ) {
395df592270SMichael Davidsaver         error_report("%s: IRQ %d out of range", __func__, n_IRQ);
3967702e47cSPaolo Bonzini         abort();
3977702e47cSPaolo Bonzini     }
3987702e47cSPaolo Bonzini 
3997702e47cSPaolo Bonzini     src = &opp->src[n_IRQ];
400df592270SMichael Davidsaver     DPRINTF("openpic: set irq %d = %d ivpr=0x%08x",
4017702e47cSPaolo Bonzini             n_IRQ, level, src->ivpr);
4027702e47cSPaolo Bonzini     if (src->level) {
4037702e47cSPaolo Bonzini         /* level-sensitive irq */
4047702e47cSPaolo Bonzini         src->pending = level;
4057702e47cSPaolo Bonzini         openpic_update_irq(opp, n_IRQ);
4067702e47cSPaolo Bonzini     } else {
4077702e47cSPaolo Bonzini         /* edge-sensitive irq */
4087702e47cSPaolo Bonzini         if (level) {
4097702e47cSPaolo Bonzini             src->pending = 1;
4107702e47cSPaolo Bonzini             openpic_update_irq(opp, n_IRQ);
4117702e47cSPaolo Bonzini         }
4127702e47cSPaolo Bonzini 
4137702e47cSPaolo Bonzini         if (src->output != OPENPIC_OUTPUT_INT) {
41406caae8aSBin Meng             /*
41506caae8aSBin Meng              * Edge-triggered interrupts shouldn't be used
4167702e47cSPaolo Bonzini              * with non-INT delivery, but just in case,
4177702e47cSPaolo Bonzini              * try to make it do something sane rather than
4187702e47cSPaolo Bonzini              * cause an interrupt storm.  This is close to
4197702e47cSPaolo Bonzini              * what you'd probably see happen in real hardware.
4207702e47cSPaolo Bonzini              */
4217702e47cSPaolo Bonzini             src->pending = 0;
4227702e47cSPaolo Bonzini             openpic_update_irq(opp, n_IRQ);
4237702e47cSPaolo Bonzini         }
4247702e47cSPaolo Bonzini     }
4257702e47cSPaolo Bonzini }
4267702e47cSPaolo Bonzini 
read_IRQreg_idr(OpenPICState * opp,int n_IRQ)4277702e47cSPaolo Bonzini static inline uint32_t read_IRQreg_idr(OpenPICState *opp, int n_IRQ)
4287702e47cSPaolo Bonzini {
4297702e47cSPaolo Bonzini     return opp->src[n_IRQ].idr;
4307702e47cSPaolo Bonzini }
4317702e47cSPaolo Bonzini 
read_IRQreg_ilr(OpenPICState * opp,int n_IRQ)4327702e47cSPaolo Bonzini static inline uint32_t read_IRQreg_ilr(OpenPICState *opp, int n_IRQ)
4337702e47cSPaolo Bonzini {
4347702e47cSPaolo Bonzini     if (opp->flags & OPENPIC_FLAG_ILR) {
4357702e47cSPaolo Bonzini         return output_to_inttgt(opp->src[n_IRQ].output);
4367702e47cSPaolo Bonzini     }
4377702e47cSPaolo Bonzini 
4387702e47cSPaolo Bonzini     return 0xffffffff;
4397702e47cSPaolo Bonzini }
4407702e47cSPaolo Bonzini 
read_IRQreg_ivpr(OpenPICState * opp,int n_IRQ)4417702e47cSPaolo Bonzini static inline uint32_t read_IRQreg_ivpr(OpenPICState *opp, int n_IRQ)
4427702e47cSPaolo Bonzini {
4437702e47cSPaolo Bonzini     return opp->src[n_IRQ].ivpr;
4447702e47cSPaolo Bonzini }
4457702e47cSPaolo Bonzini 
write_IRQreg_idr(OpenPICState * opp,int n_IRQ,uint32_t val)4467702e47cSPaolo Bonzini static inline void write_IRQreg_idr(OpenPICState *opp, int n_IRQ, uint32_t val)
4477702e47cSPaolo Bonzini {
4487702e47cSPaolo Bonzini     IRQSource *src = &opp->src[n_IRQ];
4497702e47cSPaolo Bonzini     uint32_t normal_mask = (1UL << opp->nb_cpus) - 1;
4507702e47cSPaolo Bonzini     uint32_t crit_mask = 0;
4517702e47cSPaolo Bonzini     uint32_t mask = normal_mask;
4527702e47cSPaolo Bonzini     int crit_shift = IDR_EP_SHIFT - opp->nb_cpus;
4537702e47cSPaolo Bonzini     int i;
4547702e47cSPaolo Bonzini 
4557702e47cSPaolo Bonzini     if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
4567702e47cSPaolo Bonzini         crit_mask = mask << crit_shift;
4577702e47cSPaolo Bonzini         mask |= crit_mask | IDR_EP;
4587702e47cSPaolo Bonzini     }
4597702e47cSPaolo Bonzini 
4607702e47cSPaolo Bonzini     src->idr = val & mask;
461df592270SMichael Davidsaver     DPRINTF("Set IDR %d to 0x%08x", n_IRQ, src->idr);
4627702e47cSPaolo Bonzini 
4637702e47cSPaolo Bonzini     if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
4647702e47cSPaolo Bonzini         if (src->idr & crit_mask) {
4657702e47cSPaolo Bonzini             if (src->idr & normal_mask) {
4667702e47cSPaolo Bonzini                 DPRINTF("%s: IRQ configured for multiple output types, using "
467df592270SMichael Davidsaver                         "critical", __func__);
4687702e47cSPaolo Bonzini             }
4697702e47cSPaolo Bonzini 
4707702e47cSPaolo Bonzini             src->output = OPENPIC_OUTPUT_CINT;
4717702e47cSPaolo Bonzini             src->nomask = true;
4727702e47cSPaolo Bonzini             src->destmask = 0;
4737702e47cSPaolo Bonzini 
4747702e47cSPaolo Bonzini             for (i = 0; i < opp->nb_cpus; i++) {
4757702e47cSPaolo Bonzini                 int n_ci = IDR_CI0_SHIFT - i;
4767702e47cSPaolo Bonzini 
4777702e47cSPaolo Bonzini                 if (src->idr & (1UL << n_ci)) {
4787702e47cSPaolo Bonzini                     src->destmask |= 1UL << i;
4797702e47cSPaolo Bonzini                 }
4807702e47cSPaolo Bonzini             }
4817702e47cSPaolo Bonzini         } else {
4827702e47cSPaolo Bonzini             src->output = OPENPIC_OUTPUT_INT;
4837702e47cSPaolo Bonzini             src->nomask = false;
4847702e47cSPaolo Bonzini             src->destmask = src->idr & normal_mask;
4857702e47cSPaolo Bonzini         }
4867702e47cSPaolo Bonzini     } else {
4877702e47cSPaolo Bonzini         src->destmask = src->idr;
4887702e47cSPaolo Bonzini     }
4897702e47cSPaolo Bonzini }
4907702e47cSPaolo Bonzini 
write_IRQreg_ilr(OpenPICState * opp,int n_IRQ,uint32_t val)4917702e47cSPaolo Bonzini static inline void write_IRQreg_ilr(OpenPICState *opp, int n_IRQ, uint32_t val)
4927702e47cSPaolo Bonzini {
4937702e47cSPaolo Bonzini     if (opp->flags & OPENPIC_FLAG_ILR) {
4947702e47cSPaolo Bonzini         IRQSource *src = &opp->src[n_IRQ];
4957702e47cSPaolo Bonzini 
4967702e47cSPaolo Bonzini         src->output = inttgt_to_output(val & ILR_INTTGT_MASK);
497df592270SMichael Davidsaver         DPRINTF("Set ILR %d to 0x%08x, output %d", n_IRQ, src->idr,
4987702e47cSPaolo Bonzini                 src->output);
4997702e47cSPaolo Bonzini 
5007702e47cSPaolo Bonzini         /* TODO: on MPIC v4.0 only, set nomask for non-INT */
5017702e47cSPaolo Bonzini     }
5027702e47cSPaolo Bonzini }
5037702e47cSPaolo Bonzini 
write_IRQreg_ivpr(OpenPICState * opp,int n_IRQ,uint32_t val)5047702e47cSPaolo Bonzini static inline void write_IRQreg_ivpr(OpenPICState *opp, int n_IRQ, uint32_t val)
5057702e47cSPaolo Bonzini {
5067702e47cSPaolo Bonzini     uint32_t mask;
5077702e47cSPaolo Bonzini 
50806caae8aSBin Meng     /*
50906caae8aSBin Meng      * NOTE when implementing newer FSL MPIC models: starting with v4.0,
5107702e47cSPaolo Bonzini      * the polarity bit is read-only on internal interrupts.
5117702e47cSPaolo Bonzini      */
5127702e47cSPaolo Bonzini     mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK |
5137702e47cSPaolo Bonzini            IVPR_POLARITY_MASK | opp->vector_mask;
5147702e47cSPaolo Bonzini 
5157702e47cSPaolo Bonzini     /* ACTIVITY bit is read-only */
5167702e47cSPaolo Bonzini     opp->src[n_IRQ].ivpr =
5177702e47cSPaolo Bonzini         (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask);
5187702e47cSPaolo Bonzini 
51906caae8aSBin Meng     /*
52006caae8aSBin Meng      * For FSL internal interrupts, The sense bit is reserved and zero,
5217702e47cSPaolo Bonzini      * and the interrupt is always level-triggered.  Timers and IPIs
5227702e47cSPaolo Bonzini      * have no sense or polarity bits, and are edge-triggered.
5237702e47cSPaolo Bonzini      */
5247702e47cSPaolo Bonzini     switch (opp->src[n_IRQ].type) {
5257702e47cSPaolo Bonzini     case IRQ_TYPE_NORMAL:
5267702e47cSPaolo Bonzini         opp->src[n_IRQ].level = !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK);
5277702e47cSPaolo Bonzini         break;
5287702e47cSPaolo Bonzini 
5297702e47cSPaolo Bonzini     case IRQ_TYPE_FSLINT:
5307702e47cSPaolo Bonzini         opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK;
5317702e47cSPaolo Bonzini         break;
5327702e47cSPaolo Bonzini 
5337702e47cSPaolo Bonzini     case IRQ_TYPE_FSLSPECIAL:
5347702e47cSPaolo Bonzini         opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK);
5357702e47cSPaolo Bonzini         break;
5367702e47cSPaolo Bonzini     }
5377702e47cSPaolo Bonzini 
5387702e47cSPaolo Bonzini     openpic_update_irq(opp, n_IRQ);
539df592270SMichael Davidsaver     DPRINTF("Set IVPR %d to 0x%08x -> 0x%08x", n_IRQ, val,
5407702e47cSPaolo Bonzini             opp->src[n_IRQ].ivpr);
5417702e47cSPaolo Bonzini }
5427702e47cSPaolo Bonzini 
openpic_gcr_write(OpenPICState * opp,uint64_t val)5437702e47cSPaolo Bonzini static void openpic_gcr_write(OpenPICState *opp, uint64_t val)
5447702e47cSPaolo Bonzini {
5457702e47cSPaolo Bonzini     bool mpic_proxy = false;
5467702e47cSPaolo Bonzini 
5477702e47cSPaolo Bonzini     if (val & GCR_RESET) {
548e1766344SAndreas Färber         openpic_reset(DEVICE(opp));
5497702e47cSPaolo Bonzini         return;
5507702e47cSPaolo Bonzini     }
5517702e47cSPaolo Bonzini 
5527702e47cSPaolo Bonzini     opp->gcr &= ~opp->mpic_mode_mask;
5537702e47cSPaolo Bonzini     opp->gcr |= val & opp->mpic_mode_mask;
5547702e47cSPaolo Bonzini 
5557702e47cSPaolo Bonzini     /* Set external proxy mode */
5567702e47cSPaolo Bonzini     if ((val & opp->mpic_mode_mask) == GCR_MODE_PROXY) {
5577702e47cSPaolo Bonzini         mpic_proxy = true;
5587702e47cSPaolo Bonzini     }
5597702e47cSPaolo Bonzini 
5607702e47cSPaolo Bonzini     ppce500_set_mpic_proxy(mpic_proxy);
5617702e47cSPaolo Bonzini }
5627702e47cSPaolo Bonzini 
openpic_gbl_write(void * opaque,hwaddr addr,uint64_t val,unsigned len)5637702e47cSPaolo Bonzini static void openpic_gbl_write(void *opaque, hwaddr addr, uint64_t val,
5647702e47cSPaolo Bonzini                               unsigned len)
5657702e47cSPaolo Bonzini {
5667702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
5677702e47cSPaolo Bonzini     IRQDest *dst;
5687702e47cSPaolo Bonzini     int idx;
5697702e47cSPaolo Bonzini 
570df592270SMichael Davidsaver     DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64,
5717702e47cSPaolo Bonzini             __func__, addr, val);
5727702e47cSPaolo Bonzini     if (addr & 0xF) {
5737702e47cSPaolo Bonzini         return;
5747702e47cSPaolo Bonzini     }
5757702e47cSPaolo Bonzini     switch (addr) {
5767702e47cSPaolo Bonzini     case 0x00: /* Block Revision Register1 (BRR1) is Readonly */
5777702e47cSPaolo Bonzini         break;
5787702e47cSPaolo Bonzini     case 0x40:
5797702e47cSPaolo Bonzini     case 0x50:
5807702e47cSPaolo Bonzini     case 0x60:
5817702e47cSPaolo Bonzini     case 0x70:
5827702e47cSPaolo Bonzini     case 0x80:
5837702e47cSPaolo Bonzini     case 0x90:
5847702e47cSPaolo Bonzini     case 0xA0:
5857702e47cSPaolo Bonzini     case 0xB0:
5867702e47cSPaolo Bonzini         openpic_cpu_write_internal(opp, addr, val, get_current_cpu());
5877702e47cSPaolo Bonzini         break;
5887702e47cSPaolo Bonzini     case 0x1000: /* FRR */
5897702e47cSPaolo Bonzini         break;
5907702e47cSPaolo Bonzini     case 0x1020: /* GCR */
5917702e47cSPaolo Bonzini         openpic_gcr_write(opp, val);
5927702e47cSPaolo Bonzini         break;
5937702e47cSPaolo Bonzini     case 0x1080: /* VIR */
5947702e47cSPaolo Bonzini         break;
5957702e47cSPaolo Bonzini     case 0x1090: /* PIR */
5967702e47cSPaolo Bonzini         for (idx = 0; idx < opp->nb_cpus; idx++) {
5977702e47cSPaolo Bonzini             if ((val & (1 << idx)) && !(opp->pir & (1 << idx))) {
598df592270SMichael Davidsaver                 DPRINTF("Raise OpenPIC RESET output for CPU %d", idx);
5997702e47cSPaolo Bonzini                 dst = &opp->dst[idx];
6007702e47cSPaolo Bonzini                 qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]);
6017702e47cSPaolo Bonzini             } else if (!(val & (1 << idx)) && (opp->pir & (1 << idx))) {
602df592270SMichael Davidsaver                 DPRINTF("Lower OpenPIC RESET output for CPU %d", idx);
6037702e47cSPaolo Bonzini                 dst = &opp->dst[idx];
6047702e47cSPaolo Bonzini                 qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]);
6057702e47cSPaolo Bonzini             }
6067702e47cSPaolo Bonzini         }
6077702e47cSPaolo Bonzini         opp->pir = val;
6087702e47cSPaolo Bonzini         break;
6097702e47cSPaolo Bonzini     case 0x10A0: /* IPI_IVPR */
6107702e47cSPaolo Bonzini     case 0x10B0:
6117702e47cSPaolo Bonzini     case 0x10C0:
6127702e47cSPaolo Bonzini     case 0x10D0:
6137702e47cSPaolo Bonzini         idx = (addr - 0x10A0) >> 4;
6147702e47cSPaolo Bonzini         write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val);
6157702e47cSPaolo Bonzini         break;
6167702e47cSPaolo Bonzini     case 0x10E0: /* SPVE */
6177702e47cSPaolo Bonzini         opp->spve = val & opp->vector_mask;
6187702e47cSPaolo Bonzini         break;
6197702e47cSPaolo Bonzini     default:
6207702e47cSPaolo Bonzini         break;
6217702e47cSPaolo Bonzini     }
6227702e47cSPaolo Bonzini }
6237702e47cSPaolo Bonzini 
openpic_gbl_read(void * opaque,hwaddr addr,unsigned len)6247702e47cSPaolo Bonzini static uint64_t openpic_gbl_read(void *opaque, hwaddr addr, unsigned len)
6257702e47cSPaolo Bonzini {
6267702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
6277702e47cSPaolo Bonzini     uint32_t retval;
6287702e47cSPaolo Bonzini 
629df592270SMichael Davidsaver     DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr);
6307702e47cSPaolo Bonzini     retval = 0xFFFFFFFF;
6317702e47cSPaolo Bonzini     if (addr & 0xF) {
6327702e47cSPaolo Bonzini         return retval;
6337702e47cSPaolo Bonzini     }
6347702e47cSPaolo Bonzini     switch (addr) {
6357702e47cSPaolo Bonzini     case 0x1000: /* FRR */
6367702e47cSPaolo Bonzini         retval = opp->frr;
6377702e47cSPaolo Bonzini         break;
6387702e47cSPaolo Bonzini     case 0x1020: /* GCR */
6397702e47cSPaolo Bonzini         retval = opp->gcr;
6407702e47cSPaolo Bonzini         break;
6417702e47cSPaolo Bonzini     case 0x1080: /* VIR */
6427702e47cSPaolo Bonzini         retval = opp->vir;
6437702e47cSPaolo Bonzini         break;
6447702e47cSPaolo Bonzini     case 0x1090: /* PIR */
6457702e47cSPaolo Bonzini         retval = 0x00000000;
6467702e47cSPaolo Bonzini         break;
6477702e47cSPaolo Bonzini     case 0x00: /* Block Revision Register1 (BRR1) */
6487702e47cSPaolo Bonzini         retval = opp->brr1;
6497702e47cSPaolo Bonzini         break;
6507702e47cSPaolo Bonzini     case 0x40:
6517702e47cSPaolo Bonzini     case 0x50:
6527702e47cSPaolo Bonzini     case 0x60:
6537702e47cSPaolo Bonzini     case 0x70:
6547702e47cSPaolo Bonzini     case 0x80:
6557702e47cSPaolo Bonzini     case 0x90:
6567702e47cSPaolo Bonzini     case 0xA0:
6577702e47cSPaolo Bonzini     case 0xB0:
6587702e47cSPaolo Bonzini         retval = openpic_cpu_read_internal(opp, addr, get_current_cpu());
6597702e47cSPaolo Bonzini         break;
6607702e47cSPaolo Bonzini     case 0x10A0: /* IPI_IVPR */
6617702e47cSPaolo Bonzini     case 0x10B0:
6627702e47cSPaolo Bonzini     case 0x10C0:
6637702e47cSPaolo Bonzini     case 0x10D0:
6647702e47cSPaolo Bonzini         {
6657702e47cSPaolo Bonzini             int idx;
6667702e47cSPaolo Bonzini             idx = (addr - 0x10A0) >> 4;
6677702e47cSPaolo Bonzini             retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx);
6687702e47cSPaolo Bonzini         }
6697702e47cSPaolo Bonzini         break;
6707702e47cSPaolo Bonzini     case 0x10E0: /* SPVE */
6717702e47cSPaolo Bonzini         retval = opp->spve;
6727702e47cSPaolo Bonzini         break;
6737702e47cSPaolo Bonzini     default:
6747702e47cSPaolo Bonzini         break;
6757702e47cSPaolo Bonzini     }
676df592270SMichael Davidsaver     DPRINTF("%s: => 0x%08x", __func__, retval);
6777702e47cSPaolo Bonzini 
6787702e47cSPaolo Bonzini     return retval;
6797702e47cSPaolo Bonzini }
6807702e47cSPaolo Bonzini 
681ddd5140bSAaron Larson static void openpic_tmr_set_tmr(OpenPICTimer *tmr, uint32_t val, bool enabled);
682ddd5140bSAaron Larson 
qemu_timer_cb(void * opaque)683ddd5140bSAaron Larson static void qemu_timer_cb(void *opaque)
684ddd5140bSAaron Larson {
685ddd5140bSAaron Larson     OpenPICTimer *tmr = opaque;
686ddd5140bSAaron Larson     OpenPICState *opp = tmr->opp;
687ddd5140bSAaron Larson     uint32_t    n_IRQ = tmr->n_IRQ;
688ddd5140bSAaron Larson     uint32_t val =   tmr->tbcr & ~TBCR_CI;
689ddd5140bSAaron Larson     uint32_t tog = ((tmr->tccr & TCCR_TOG) ^ TCCR_TOG);  /* invert toggle. */
690ddd5140bSAaron Larson 
691df592270SMichael Davidsaver     DPRINTF("%s n_IRQ=%d", __func__, n_IRQ);
692ddd5140bSAaron Larson     /* Reload current count from base count and setup timer. */
693ddd5140bSAaron Larson     tmr->tccr = val | tog;
694ddd5140bSAaron Larson     openpic_tmr_set_tmr(tmr, val, /*enabled=*/true);
695ddd5140bSAaron Larson     /* Raise the interrupt. */
696ddd5140bSAaron Larson     opp->src[n_IRQ].destmask = read_IRQreg_idr(opp, n_IRQ);
697ddd5140bSAaron Larson     openpic_set_irq(opp, n_IRQ, 1);
698ddd5140bSAaron Larson     openpic_set_irq(opp, n_IRQ, 0);
699ddd5140bSAaron Larson }
700ddd5140bSAaron Larson 
70106caae8aSBin Meng /*
70206caae8aSBin Meng  * If enabled is true, arranges for an interrupt to be raised val clocks into
70306caae8aSBin Meng  * the future, if enabled is false cancels the timer.
70406caae8aSBin Meng  */
openpic_tmr_set_tmr(OpenPICTimer * tmr,uint32_t val,bool enabled)705ddd5140bSAaron Larson static void openpic_tmr_set_tmr(OpenPICTimer *tmr, uint32_t val, bool enabled)
706ddd5140bSAaron Larson {
707ddd5140bSAaron Larson     uint64_t ns = ticks_to_ns(val & ~TCCR_TOG);
70806caae8aSBin Meng     /*
70906caae8aSBin Meng      * A count of zero causes a timer to be set to expire immediately.  This
71006caae8aSBin Meng      * effectively stops the simulation since the timer is constantly expiring
71106caae8aSBin Meng      * which prevents guest code execution, so we don't honor that
71206caae8aSBin Meng      * configuration.  On real hardware, this situation would generate an
71306caae8aSBin Meng      * interrupt on every clock cycle if the interrupt was unmasked.
71406caae8aSBin Meng      */
715ddd5140bSAaron Larson     if ((ns == 0) || !enabled) {
716ddd5140bSAaron Larson         tmr->qemu_timer_active = false;
717ddd5140bSAaron Larson         tmr->tccr = tmr->tccr & TCCR_TOG;
718ddd5140bSAaron Larson         timer_del(tmr->qemu_timer); /* set timer to never expire. */
719ddd5140bSAaron Larson     } else {
720ddd5140bSAaron Larson         tmr->qemu_timer_active = true;
721ddd5140bSAaron Larson         uint64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
722ddd5140bSAaron Larson         tmr->origin_time = now;
723ddd5140bSAaron Larson         timer_mod(tmr->qemu_timer, now + ns);     /* set timer expiration. */
724ddd5140bSAaron Larson     }
725ddd5140bSAaron Larson }
726ddd5140bSAaron Larson 
72706caae8aSBin Meng /*
728118d4ed0SDr. David Alan Gilbert  * Returns the current tccr value, i.e., timer value (in clocks) with
72906caae8aSBin Meng  * appropriate TOG.
73006caae8aSBin Meng  */
openpic_tmr_get_timer(OpenPICTimer * tmr)731ddd5140bSAaron Larson static uint64_t openpic_tmr_get_timer(OpenPICTimer *tmr)
732ddd5140bSAaron Larson {
733ddd5140bSAaron Larson     uint64_t retval;
734ddd5140bSAaron Larson     if (!tmr->qemu_timer_active) {
735ddd5140bSAaron Larson         retval = tmr->tccr;
736ddd5140bSAaron Larson     } else {
737ddd5140bSAaron Larson         uint64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
738ddd5140bSAaron Larson         uint64_t used = now - tmr->origin_time;  /* nsecs */
739ddd5140bSAaron Larson         uint32_t used_ticks = (uint32_t)ns_to_ticks(used);
740ddd5140bSAaron Larson         uint32_t count = (tmr->tccr & ~TCCR_TOG) - used_ticks;
741ddd5140bSAaron Larson         retval = (uint32_t)((tmr->tccr & TCCR_TOG) | (count & ~TCCR_TOG));
742ddd5140bSAaron Larson     }
743ddd5140bSAaron Larson     return retval;
744ddd5140bSAaron Larson }
745ddd5140bSAaron Larson 
openpic_tmr_write(void * opaque,hwaddr addr,uint64_t val,unsigned len)7467702e47cSPaolo Bonzini static void openpic_tmr_write(void *opaque, hwaddr addr, uint64_t val,
7477702e47cSPaolo Bonzini                               unsigned len)
7487702e47cSPaolo Bonzini {
7497702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
7507702e47cSPaolo Bonzini     int idx;
7517702e47cSPaolo Bonzini 
752df592270SMichael Davidsaver     DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64,
753a09f7443SAaron Larson             __func__, (addr + 0x10f0), val);
7547702e47cSPaolo Bonzini     if (addr & 0xF) {
7557702e47cSPaolo Bonzini         return;
7567702e47cSPaolo Bonzini     }
7577702e47cSPaolo Bonzini 
758a09f7443SAaron Larson     if (addr == 0) {
7597702e47cSPaolo Bonzini         /* TFRR */
7607702e47cSPaolo Bonzini         opp->tfrr = val;
7617702e47cSPaolo Bonzini         return;
7627702e47cSPaolo Bonzini     }
763a09f7443SAaron Larson     addr -= 0x10;  /* correct for TFRR */
7647702e47cSPaolo Bonzini     idx = (addr >> 6) & 0x3;
7657702e47cSPaolo Bonzini 
7667702e47cSPaolo Bonzini     switch (addr & 0x30) {
7677702e47cSPaolo Bonzini     case 0x00: /* TCCR */
7687702e47cSPaolo Bonzini         break;
7697702e47cSPaolo Bonzini     case 0x10: /* TBCR */
770ddd5140bSAaron Larson         /* Did the enable status change? */
771ddd5140bSAaron Larson         if ((opp->timers[idx].tbcr & TBCR_CI) != (val & TBCR_CI)) {
772ddd5140bSAaron Larson             /* Did "Count Inhibit" transition from 1 to 0? */
773ddd5140bSAaron Larson             if ((val & TBCR_CI) == 0) {
774ddd5140bSAaron Larson                 opp->timers[idx].tccr = val & ~TCCR_TOG;
775ddd5140bSAaron Larson             }
776ddd5140bSAaron Larson             openpic_tmr_set_tmr(&opp->timers[idx],
777ddd5140bSAaron Larson                                 (val & ~TBCR_CI),
778ddd5140bSAaron Larson                                 /*enabled=*/((val & TBCR_CI) == 0));
7797702e47cSPaolo Bonzini         }
7807702e47cSPaolo Bonzini         opp->timers[idx].tbcr = val;
7817702e47cSPaolo Bonzini         break;
7827702e47cSPaolo Bonzini     case 0x20: /* TVPR */
7837702e47cSPaolo Bonzini         write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val);
7847702e47cSPaolo Bonzini         break;
7857702e47cSPaolo Bonzini     case 0x30: /* TDR */
7867702e47cSPaolo Bonzini         write_IRQreg_idr(opp, opp->irq_tim0 + idx, val);
7877702e47cSPaolo Bonzini         break;
7887702e47cSPaolo Bonzini     }
7897702e47cSPaolo Bonzini }
7907702e47cSPaolo Bonzini 
openpic_tmr_read(void * opaque,hwaddr addr,unsigned len)7917702e47cSPaolo Bonzini static uint64_t openpic_tmr_read(void *opaque, hwaddr addr, unsigned len)
7927702e47cSPaolo Bonzini {
7937702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
7947702e47cSPaolo Bonzini     uint32_t retval = -1;
7957702e47cSPaolo Bonzini     int idx;
7967702e47cSPaolo Bonzini 
797df592270SMichael Davidsaver     DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr + 0x10f0);
7987702e47cSPaolo Bonzini     if (addr & 0xF) {
7997702e47cSPaolo Bonzini         goto out;
8007702e47cSPaolo Bonzini     }
801a09f7443SAaron Larson     if (addr == 0) {
8027702e47cSPaolo Bonzini         /* TFRR */
8037702e47cSPaolo Bonzini         retval = opp->tfrr;
8047702e47cSPaolo Bonzini         goto out;
8057702e47cSPaolo Bonzini     }
806a09f7443SAaron Larson     addr -= 0x10;  /* correct for TFRR */
807a09f7443SAaron Larson     idx = (addr >> 6) & 0x3;
8087702e47cSPaolo Bonzini     switch (addr & 0x30) {
8097702e47cSPaolo Bonzini     case 0x00: /* TCCR */
810ddd5140bSAaron Larson         retval = openpic_tmr_get_timer(&opp->timers[idx]);
8117702e47cSPaolo Bonzini         break;
8127702e47cSPaolo Bonzini     case 0x10: /* TBCR */
8137702e47cSPaolo Bonzini         retval = opp->timers[idx].tbcr;
8147702e47cSPaolo Bonzini         break;
815a09f7443SAaron Larson     case 0x20: /* TVPR */
8167702e47cSPaolo Bonzini         retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx);
8177702e47cSPaolo Bonzini         break;
818a09f7443SAaron Larson     case 0x30: /* TDR */
8197702e47cSPaolo Bonzini         retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx);
8207702e47cSPaolo Bonzini         break;
8217702e47cSPaolo Bonzini     }
8227702e47cSPaolo Bonzini 
8237702e47cSPaolo Bonzini out:
824df592270SMichael Davidsaver     DPRINTF("%s: => 0x%08x", __func__, retval);
8257702e47cSPaolo Bonzini 
8267702e47cSPaolo Bonzini     return retval;
8277702e47cSPaolo Bonzini }
8287702e47cSPaolo Bonzini 
openpic_src_write(void * opaque,hwaddr addr,uint64_t val,unsigned len)8297702e47cSPaolo Bonzini static void openpic_src_write(void *opaque, hwaddr addr, uint64_t val,
8307702e47cSPaolo Bonzini                               unsigned len)
8317702e47cSPaolo Bonzini {
8327702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
8337702e47cSPaolo Bonzini     int idx;
8347702e47cSPaolo Bonzini 
835df592270SMichael Davidsaver     DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64,
8367702e47cSPaolo Bonzini             __func__, addr, val);
8377702e47cSPaolo Bonzini 
8387702e47cSPaolo Bonzini     addr = addr & 0xffff;
8397702e47cSPaolo Bonzini     idx = addr >> 5;
8407702e47cSPaolo Bonzini 
8417702e47cSPaolo Bonzini     switch (addr & 0x1f) {
8427702e47cSPaolo Bonzini     case 0x00:
8437702e47cSPaolo Bonzini         write_IRQreg_ivpr(opp, idx, val);
8447702e47cSPaolo Bonzini         break;
8457702e47cSPaolo Bonzini     case 0x10:
8467702e47cSPaolo Bonzini         write_IRQreg_idr(opp, idx, val);
8477702e47cSPaolo Bonzini         break;
8487702e47cSPaolo Bonzini     case 0x18:
8497702e47cSPaolo Bonzini         write_IRQreg_ilr(opp, idx, val);
8507702e47cSPaolo Bonzini         break;
8517702e47cSPaolo Bonzini     }
8527702e47cSPaolo Bonzini }
8537702e47cSPaolo Bonzini 
openpic_src_read(void * opaque,uint64_t addr,unsigned len)8547702e47cSPaolo Bonzini static uint64_t openpic_src_read(void *opaque, uint64_t addr, unsigned len)
8557702e47cSPaolo Bonzini {
8567702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
8577702e47cSPaolo Bonzini     uint32_t retval;
8587702e47cSPaolo Bonzini     int idx;
8597702e47cSPaolo Bonzini 
860df592270SMichael Davidsaver     DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr);
8617702e47cSPaolo Bonzini     retval = 0xFFFFFFFF;
8627702e47cSPaolo Bonzini 
8637702e47cSPaolo Bonzini     addr = addr & 0xffff;
8647702e47cSPaolo Bonzini     idx = addr >> 5;
8657702e47cSPaolo Bonzini 
8667702e47cSPaolo Bonzini     switch (addr & 0x1f) {
8677702e47cSPaolo Bonzini     case 0x00:
8687702e47cSPaolo Bonzini         retval = read_IRQreg_ivpr(opp, idx);
8697702e47cSPaolo Bonzini         break;
8707702e47cSPaolo Bonzini     case 0x10:
8717702e47cSPaolo Bonzini         retval = read_IRQreg_idr(opp, idx);
8727702e47cSPaolo Bonzini         break;
8737702e47cSPaolo Bonzini     case 0x18:
8747702e47cSPaolo Bonzini         retval = read_IRQreg_ilr(opp, idx);
8757702e47cSPaolo Bonzini         break;
8767702e47cSPaolo Bonzini     }
8777702e47cSPaolo Bonzini 
878df592270SMichael Davidsaver     DPRINTF("%s: => 0x%08x", __func__, retval);
8797702e47cSPaolo Bonzini     return retval;
8807702e47cSPaolo Bonzini }
8817702e47cSPaolo Bonzini 
openpic_msi_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)8827702e47cSPaolo Bonzini static void openpic_msi_write(void *opaque, hwaddr addr, uint64_t val,
8837702e47cSPaolo Bonzini                               unsigned size)
8847702e47cSPaolo Bonzini {
8857702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
8867702e47cSPaolo Bonzini     int idx = opp->irq_msi;
8877702e47cSPaolo Bonzini     int srs, ibs;
8887702e47cSPaolo Bonzini 
889df592270SMichael Davidsaver     DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64,
8907702e47cSPaolo Bonzini             __func__, addr, val);
8917702e47cSPaolo Bonzini     if (addr & 0xF) {
8927702e47cSPaolo Bonzini         return;
8937702e47cSPaolo Bonzini     }
8947702e47cSPaolo Bonzini 
8957702e47cSPaolo Bonzini     switch (addr) {
8967702e47cSPaolo Bonzini     case MSIIR_OFFSET:
8977702e47cSPaolo Bonzini         srs = val >> MSIIR_SRS_SHIFT;
8987702e47cSPaolo Bonzini         idx += srs;
8997702e47cSPaolo Bonzini         ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT;
9007702e47cSPaolo Bonzini         opp->msi[srs].msir |= 1 << ibs;
9017702e47cSPaolo Bonzini         openpic_set_irq(opp, idx, 1);
9027702e47cSPaolo Bonzini         break;
9037702e47cSPaolo Bonzini     default:
9047702e47cSPaolo Bonzini         /* most registers are read-only, thus ignored */
9057702e47cSPaolo Bonzini         break;
9067702e47cSPaolo Bonzini     }
9077702e47cSPaolo Bonzini }
9087702e47cSPaolo Bonzini 
openpic_msi_read(void * opaque,hwaddr addr,unsigned size)9097702e47cSPaolo Bonzini static uint64_t openpic_msi_read(void *opaque, hwaddr addr, unsigned size)
9107702e47cSPaolo Bonzini {
9117702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
9127702e47cSPaolo Bonzini     uint64_t r = 0;
9137702e47cSPaolo Bonzini     int i, srs;
9147702e47cSPaolo Bonzini 
915df592270SMichael Davidsaver     DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr);
9167702e47cSPaolo Bonzini     if (addr & 0xF) {
9177702e47cSPaolo Bonzini         return -1;
9187702e47cSPaolo Bonzini     }
9197702e47cSPaolo Bonzini 
9207702e47cSPaolo Bonzini     srs = addr >> 4;
9217702e47cSPaolo Bonzini 
9227702e47cSPaolo Bonzini     switch (addr) {
9237702e47cSPaolo Bonzini     case 0x00:
9247702e47cSPaolo Bonzini     case 0x10:
9257702e47cSPaolo Bonzini     case 0x20:
9267702e47cSPaolo Bonzini     case 0x30:
9277702e47cSPaolo Bonzini     case 0x40:
9287702e47cSPaolo Bonzini     case 0x50:
9297702e47cSPaolo Bonzini     case 0x60:
9307702e47cSPaolo Bonzini     case 0x70: /* MSIRs */
9317702e47cSPaolo Bonzini         r = opp->msi[srs].msir;
9327702e47cSPaolo Bonzini         /* Clear on read */
9337702e47cSPaolo Bonzini         opp->msi[srs].msir = 0;
9347702e47cSPaolo Bonzini         openpic_set_irq(opp, opp->irq_msi + srs, 0);
9357702e47cSPaolo Bonzini         break;
9367702e47cSPaolo Bonzini     case 0x120: /* MSISR */
9377702e47cSPaolo Bonzini         for (i = 0; i < MAX_MSI; i++) {
9387702e47cSPaolo Bonzini             r |= (opp->msi[i].msir ? 1 : 0) << i;
9397702e47cSPaolo Bonzini         }
9407702e47cSPaolo Bonzini         break;
9417702e47cSPaolo Bonzini     }
9427702e47cSPaolo Bonzini 
9437702e47cSPaolo Bonzini     return r;
9447702e47cSPaolo Bonzini }
9457702e47cSPaolo Bonzini 
openpic_summary_read(void * opaque,hwaddr addr,unsigned size)9467702e47cSPaolo Bonzini static uint64_t openpic_summary_read(void *opaque, hwaddr addr, unsigned size)
9477702e47cSPaolo Bonzini {
9487702e47cSPaolo Bonzini     uint64_t r = 0;
9497702e47cSPaolo Bonzini 
950df592270SMichael Davidsaver     DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr);
9517702e47cSPaolo Bonzini 
9527702e47cSPaolo Bonzini     /* TODO: EISR/EIMR */
9537702e47cSPaolo Bonzini 
9547702e47cSPaolo Bonzini     return r;
9557702e47cSPaolo Bonzini }
9567702e47cSPaolo Bonzini 
openpic_summary_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)9577702e47cSPaolo Bonzini static void openpic_summary_write(void *opaque, hwaddr addr, uint64_t val,
9587702e47cSPaolo Bonzini                                   unsigned size)
9597702e47cSPaolo Bonzini {
960df592270SMichael Davidsaver     DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64,
9617702e47cSPaolo Bonzini             __func__, addr, val);
9627702e47cSPaolo Bonzini 
9637702e47cSPaolo Bonzini     /* TODO: EISR/EIMR */
9647702e47cSPaolo Bonzini }
9657702e47cSPaolo Bonzini 
openpic_cpu_write_internal(void * opaque,hwaddr addr,uint32_t val,int idx)9667702e47cSPaolo Bonzini static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
9677702e47cSPaolo Bonzini                                        uint32_t val, int idx)
9687702e47cSPaolo Bonzini {
9697702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
9707702e47cSPaolo Bonzini     IRQSource *src;
9717702e47cSPaolo Bonzini     IRQDest *dst;
9727702e47cSPaolo Bonzini     int s_IRQ, n_IRQ;
9737702e47cSPaolo Bonzini 
974df592270SMichael Davidsaver     DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx " <= 0x%08x", __func__, idx,
9757702e47cSPaolo Bonzini             addr, val);
9767702e47cSPaolo Bonzini 
97704d2acbbSFabien Chouteau     if (idx < 0 || idx >= opp->nb_cpus) {
9787702e47cSPaolo Bonzini         return;
9797702e47cSPaolo Bonzini     }
9807702e47cSPaolo Bonzini 
9817702e47cSPaolo Bonzini     if (addr & 0xF) {
9827702e47cSPaolo Bonzini         return;
9837702e47cSPaolo Bonzini     }
9847702e47cSPaolo Bonzini     dst = &opp->dst[idx];
9857702e47cSPaolo Bonzini     addr &= 0xFF0;
9867702e47cSPaolo Bonzini     switch (addr) {
9877702e47cSPaolo Bonzini     case 0x40: /* IPIDR */
9887702e47cSPaolo Bonzini     case 0x50:
9897702e47cSPaolo Bonzini     case 0x60:
9907702e47cSPaolo Bonzini     case 0x70:
9917702e47cSPaolo Bonzini         idx = (addr - 0x40) >> 4;
9927702e47cSPaolo Bonzini         /* we use IDE as mask which CPUs to deliver the IPI to still. */
9937702e47cSPaolo Bonzini         opp->src[opp->irq_ipi0 + idx].destmask |= val;
9947702e47cSPaolo Bonzini         openpic_set_irq(opp, opp->irq_ipi0 + idx, 1);
9957702e47cSPaolo Bonzini         openpic_set_irq(opp, opp->irq_ipi0 + idx, 0);
9967702e47cSPaolo Bonzini         break;
9977702e47cSPaolo Bonzini     case 0x80: /* CTPR */
9987702e47cSPaolo Bonzini         dst->ctpr = val & 0x0000000F;
9997702e47cSPaolo Bonzini 
1000df592270SMichael Davidsaver         DPRINTF("%s: set CPU %d ctpr to %d, raised %d servicing %d",
10017702e47cSPaolo Bonzini                 __func__, idx, dst->ctpr, dst->raised.priority,
10027702e47cSPaolo Bonzini                 dst->servicing.priority);
10037702e47cSPaolo Bonzini 
10047702e47cSPaolo Bonzini         if (dst->raised.priority <= dst->ctpr) {
1005df592270SMichael Davidsaver             DPRINTF("%s: Lower OpenPIC INT output cpu %d due to ctpr",
10067702e47cSPaolo Bonzini                     __func__, idx);
10077702e47cSPaolo Bonzini             qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
10087702e47cSPaolo Bonzini         } else if (dst->raised.priority > dst->servicing.priority) {
1009df592270SMichael Davidsaver             DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d",
10107702e47cSPaolo Bonzini                     __func__, idx, dst->raised.next);
10117702e47cSPaolo Bonzini             qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_INT]);
10127702e47cSPaolo Bonzini         }
10137702e47cSPaolo Bonzini 
10147702e47cSPaolo Bonzini         break;
10157702e47cSPaolo Bonzini     case 0x90: /* WHOAMI */
10167702e47cSPaolo Bonzini         /* Read-only register */
10177702e47cSPaolo Bonzini         break;
10187702e47cSPaolo Bonzini     case 0xA0: /* IACK */
10197702e47cSPaolo Bonzini         /* Read-only register */
10207702e47cSPaolo Bonzini         break;
10217702e47cSPaolo Bonzini     case 0xB0: /* EOI */
1022df592270SMichael Davidsaver         DPRINTF("EOI");
10237702e47cSPaolo Bonzini         s_IRQ = IRQ_get_next(opp, &dst->servicing);
10247702e47cSPaolo Bonzini 
10257702e47cSPaolo Bonzini         if (s_IRQ < 0) {
1026df592270SMichael Davidsaver             DPRINTF("%s: EOI with no interrupt in service", __func__);
10277702e47cSPaolo Bonzini             break;
10287702e47cSPaolo Bonzini         }
10297702e47cSPaolo Bonzini 
10307702e47cSPaolo Bonzini         IRQ_resetbit(&dst->servicing, s_IRQ);
10317702e47cSPaolo Bonzini         /* Set up next servicing IRQ */
10327702e47cSPaolo Bonzini         s_IRQ = IRQ_get_next(opp, &dst->servicing);
10337702e47cSPaolo Bonzini         /* Check queued interrupts. */
10347702e47cSPaolo Bonzini         n_IRQ = IRQ_get_next(opp, &dst->raised);
10357702e47cSPaolo Bonzini         src = &opp->src[n_IRQ];
10367702e47cSPaolo Bonzini         if (n_IRQ != -1 &&
10377702e47cSPaolo Bonzini             (s_IRQ == -1 ||
10387702e47cSPaolo Bonzini              IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) {
1039df592270SMichael Davidsaver             DPRINTF("Raise OpenPIC INT output cpu %d irq %d",
10407702e47cSPaolo Bonzini                     idx, n_IRQ);
10417702e47cSPaolo Bonzini             qemu_irq_raise(opp->dst[idx].irqs[OPENPIC_OUTPUT_INT]);
10427702e47cSPaolo Bonzini         }
10437702e47cSPaolo Bonzini         break;
10447702e47cSPaolo Bonzini     default:
10457702e47cSPaolo Bonzini         break;
10467702e47cSPaolo Bonzini     }
10477702e47cSPaolo Bonzini }
10487702e47cSPaolo Bonzini 
openpic_cpu_write(void * opaque,hwaddr addr,uint64_t val,unsigned len)10497702e47cSPaolo Bonzini static void openpic_cpu_write(void *opaque, hwaddr addr, uint64_t val,
10507702e47cSPaolo Bonzini                               unsigned len)
10517702e47cSPaolo Bonzini {
10527702e47cSPaolo Bonzini     openpic_cpu_write_internal(opaque, addr, val, (addr & 0x1f000) >> 12);
10537702e47cSPaolo Bonzini }
10547702e47cSPaolo Bonzini 
10557702e47cSPaolo Bonzini 
openpic_iack(OpenPICState * opp,IRQDest * dst,int cpu)10567702e47cSPaolo Bonzini static uint32_t openpic_iack(OpenPICState *opp, IRQDest *dst, int cpu)
10577702e47cSPaolo Bonzini {
10587702e47cSPaolo Bonzini     IRQSource *src;
10597702e47cSPaolo Bonzini     int retval, irq;
10607702e47cSPaolo Bonzini 
1061df592270SMichael Davidsaver     DPRINTF("Lower OpenPIC INT output");
10627702e47cSPaolo Bonzini     qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
10637702e47cSPaolo Bonzini 
10647702e47cSPaolo Bonzini     irq = IRQ_get_next(opp, &dst->raised);
1065df592270SMichael Davidsaver     DPRINTF("IACK: irq=%d", irq);
10667702e47cSPaolo Bonzini 
10677702e47cSPaolo Bonzini     if (irq == -1) {
10687702e47cSPaolo Bonzini         /* No more interrupt pending */
10697702e47cSPaolo Bonzini         return opp->spve;
10707702e47cSPaolo Bonzini     }
10717702e47cSPaolo Bonzini 
10727702e47cSPaolo Bonzini     src = &opp->src[irq];
10737702e47cSPaolo Bonzini     if (!(src->ivpr & IVPR_ACTIVITY_MASK) ||
10747702e47cSPaolo Bonzini             !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) {
1075df592270SMichael Davidsaver         error_report("%s: bad raised IRQ %d ctpr %d ivpr 0x%08x",
10767702e47cSPaolo Bonzini                 __func__, irq, dst->ctpr, src->ivpr);
10777702e47cSPaolo Bonzini         openpic_update_irq(opp, irq);
10787702e47cSPaolo Bonzini         retval = opp->spve;
10797702e47cSPaolo Bonzini     } else {
10807702e47cSPaolo Bonzini         /* IRQ enter servicing state */
10817702e47cSPaolo Bonzini         IRQ_setbit(&dst->servicing, irq);
10827702e47cSPaolo Bonzini         retval = IVPR_VECTOR(opp, src->ivpr);
10837702e47cSPaolo Bonzini     }
10847702e47cSPaolo Bonzini 
10857702e47cSPaolo Bonzini     if (!src->level) {
10867702e47cSPaolo Bonzini         /* edge-sensitive IRQ */
10877702e47cSPaolo Bonzini         src->ivpr &= ~IVPR_ACTIVITY_MASK;
10887702e47cSPaolo Bonzini         src->pending = 0;
10897702e47cSPaolo Bonzini         IRQ_resetbit(&dst->raised, irq);
10907702e47cSPaolo Bonzini     }
10917702e47cSPaolo Bonzini 
1092ddd5140bSAaron Larson     /* Timers and IPIs support multicast. */
1093ddd5140bSAaron Larson     if (((irq >= opp->irq_ipi0) && (irq < (opp->irq_ipi0 + OPENPIC_MAX_IPI))) ||
1094ddd5140bSAaron Larson         ((irq >= opp->irq_tim0) && (irq < (opp->irq_tim0 + OPENPIC_MAX_TMR)))) {
1095df592270SMichael Davidsaver         DPRINTF("irq is IPI or TMR");
10967702e47cSPaolo Bonzini         src->destmask &= ~(1 << cpu);
10977702e47cSPaolo Bonzini         if (src->destmask && !src->level) {
10987702e47cSPaolo Bonzini             /* trigger on CPUs that didn't know about it yet */
10997702e47cSPaolo Bonzini             openpic_set_irq(opp, irq, 1);
11007702e47cSPaolo Bonzini             openpic_set_irq(opp, irq, 0);
11017702e47cSPaolo Bonzini             /* if all CPUs knew about it, set active bit again */
11027702e47cSPaolo Bonzini             src->ivpr |= IVPR_ACTIVITY_MASK;
11037702e47cSPaolo Bonzini         }
11047702e47cSPaolo Bonzini     }
11057702e47cSPaolo Bonzini 
11067702e47cSPaolo Bonzini     return retval;
11077702e47cSPaolo Bonzini }
11087702e47cSPaolo Bonzini 
openpic_cpu_read_internal(void * opaque,hwaddr addr,int idx)11097702e47cSPaolo Bonzini static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
11107702e47cSPaolo Bonzini                                           int idx)
11117702e47cSPaolo Bonzini {
11127702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
11137702e47cSPaolo Bonzini     IRQDest *dst;
11147702e47cSPaolo Bonzini     uint32_t retval;
11157702e47cSPaolo Bonzini 
1116df592270SMichael Davidsaver     DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx, __func__, idx, addr);
11177702e47cSPaolo Bonzini     retval = 0xFFFFFFFF;
11187702e47cSPaolo Bonzini 
111904d2acbbSFabien Chouteau     if (idx < 0 || idx >= opp->nb_cpus) {
11207702e47cSPaolo Bonzini         return retval;
11217702e47cSPaolo Bonzini     }
11227702e47cSPaolo Bonzini 
11237702e47cSPaolo Bonzini     if (addr & 0xF) {
11247702e47cSPaolo Bonzini         return retval;
11257702e47cSPaolo Bonzini     }
11267702e47cSPaolo Bonzini     dst = &opp->dst[idx];
11277702e47cSPaolo Bonzini     addr &= 0xFF0;
11287702e47cSPaolo Bonzini     switch (addr) {
11297702e47cSPaolo Bonzini     case 0x80: /* CTPR */
11307702e47cSPaolo Bonzini         retval = dst->ctpr;
11317702e47cSPaolo Bonzini         break;
11327702e47cSPaolo Bonzini     case 0x90: /* WHOAMI */
11337702e47cSPaolo Bonzini         retval = idx;
11347702e47cSPaolo Bonzini         break;
11357702e47cSPaolo Bonzini     case 0xA0: /* IACK */
11367702e47cSPaolo Bonzini         retval = openpic_iack(opp, dst, idx);
11377702e47cSPaolo Bonzini         break;
11387702e47cSPaolo Bonzini     case 0xB0: /* EOI */
11397702e47cSPaolo Bonzini         retval = 0;
11407702e47cSPaolo Bonzini         break;
11417702e47cSPaolo Bonzini     default:
11427702e47cSPaolo Bonzini         break;
11437702e47cSPaolo Bonzini     }
1144df592270SMichael Davidsaver     DPRINTF("%s: => 0x%08x", __func__, retval);
11457702e47cSPaolo Bonzini 
11467702e47cSPaolo Bonzini     return retval;
11477702e47cSPaolo Bonzini }
11487702e47cSPaolo Bonzini 
openpic_cpu_read(void * opaque,hwaddr addr,unsigned len)11497702e47cSPaolo Bonzini static uint64_t openpic_cpu_read(void *opaque, hwaddr addr, unsigned len)
11507702e47cSPaolo Bonzini {
11517702e47cSPaolo Bonzini     return openpic_cpu_read_internal(opaque, addr, (addr & 0x1f000) >> 12);
11527702e47cSPaolo Bonzini }
11537702e47cSPaolo Bonzini 
11547702e47cSPaolo Bonzini static const MemoryRegionOps openpic_glb_ops_le = {
11557702e47cSPaolo Bonzini     .write = openpic_gbl_write,
11567702e47cSPaolo Bonzini     .read  = openpic_gbl_read,
11577702e47cSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
11587702e47cSPaolo Bonzini     .impl = {
11597702e47cSPaolo Bonzini         .min_access_size = 4,
11607702e47cSPaolo Bonzini         .max_access_size = 4,
11617702e47cSPaolo Bonzini     },
11627702e47cSPaolo Bonzini };
11637702e47cSPaolo Bonzini 
11647702e47cSPaolo Bonzini static const MemoryRegionOps openpic_glb_ops_be = {
11657702e47cSPaolo Bonzini     .write = openpic_gbl_write,
11667702e47cSPaolo Bonzini     .read  = openpic_gbl_read,
11677702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
11687702e47cSPaolo Bonzini     .impl = {
11697702e47cSPaolo Bonzini         .min_access_size = 4,
11707702e47cSPaolo Bonzini         .max_access_size = 4,
11717702e47cSPaolo Bonzini     },
11727702e47cSPaolo Bonzini };
11737702e47cSPaolo Bonzini 
11747702e47cSPaolo Bonzini static const MemoryRegionOps openpic_tmr_ops_le = {
11757702e47cSPaolo Bonzini     .write = openpic_tmr_write,
11767702e47cSPaolo Bonzini     .read  = openpic_tmr_read,
11777702e47cSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
11787702e47cSPaolo Bonzini     .impl = {
11797702e47cSPaolo Bonzini         .min_access_size = 4,
11807702e47cSPaolo Bonzini         .max_access_size = 4,
11817702e47cSPaolo Bonzini     },
11827702e47cSPaolo Bonzini };
11837702e47cSPaolo Bonzini 
11847702e47cSPaolo Bonzini static const MemoryRegionOps openpic_tmr_ops_be = {
11857702e47cSPaolo Bonzini     .write = openpic_tmr_write,
11867702e47cSPaolo Bonzini     .read  = openpic_tmr_read,
11877702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
11887702e47cSPaolo Bonzini     .impl = {
11897702e47cSPaolo Bonzini         .min_access_size = 4,
11907702e47cSPaolo Bonzini         .max_access_size = 4,
11917702e47cSPaolo Bonzini     },
11927702e47cSPaolo Bonzini };
11937702e47cSPaolo Bonzini 
11947702e47cSPaolo Bonzini static const MemoryRegionOps openpic_cpu_ops_le = {
11957702e47cSPaolo Bonzini     .write = openpic_cpu_write,
11967702e47cSPaolo Bonzini     .read  = openpic_cpu_read,
11977702e47cSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
11987702e47cSPaolo Bonzini     .impl = {
11997702e47cSPaolo Bonzini         .min_access_size = 4,
12007702e47cSPaolo Bonzini         .max_access_size = 4,
12017702e47cSPaolo Bonzini     },
12027702e47cSPaolo Bonzini };
12037702e47cSPaolo Bonzini 
12047702e47cSPaolo Bonzini static const MemoryRegionOps openpic_cpu_ops_be = {
12057702e47cSPaolo Bonzini     .write = openpic_cpu_write,
12067702e47cSPaolo Bonzini     .read  = openpic_cpu_read,
12077702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
12087702e47cSPaolo Bonzini     .impl = {
12097702e47cSPaolo Bonzini         .min_access_size = 4,
12107702e47cSPaolo Bonzini         .max_access_size = 4,
12117702e47cSPaolo Bonzini     },
12127702e47cSPaolo Bonzini };
12137702e47cSPaolo Bonzini 
12147702e47cSPaolo Bonzini static const MemoryRegionOps openpic_src_ops_le = {
12157702e47cSPaolo Bonzini     .write = openpic_src_write,
12167702e47cSPaolo Bonzini     .read  = openpic_src_read,
12177702e47cSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
12187702e47cSPaolo Bonzini     .impl = {
12197702e47cSPaolo Bonzini         .min_access_size = 4,
12207702e47cSPaolo Bonzini         .max_access_size = 4,
12217702e47cSPaolo Bonzini     },
12227702e47cSPaolo Bonzini };
12237702e47cSPaolo Bonzini 
12247702e47cSPaolo Bonzini static const MemoryRegionOps openpic_src_ops_be = {
12257702e47cSPaolo Bonzini     .write = openpic_src_write,
12267702e47cSPaolo Bonzini     .read  = openpic_src_read,
12277702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
12287702e47cSPaolo Bonzini     .impl = {
12297702e47cSPaolo Bonzini         .min_access_size = 4,
12307702e47cSPaolo Bonzini         .max_access_size = 4,
12317702e47cSPaolo Bonzini     },
12327702e47cSPaolo Bonzini };
12337702e47cSPaolo Bonzini 
12347702e47cSPaolo Bonzini static const MemoryRegionOps openpic_msi_ops_be = {
12357702e47cSPaolo Bonzini     .read = openpic_msi_read,
12367702e47cSPaolo Bonzini     .write = openpic_msi_write,
12377702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
12387702e47cSPaolo Bonzini     .impl = {
12397702e47cSPaolo Bonzini         .min_access_size = 4,
12407702e47cSPaolo Bonzini         .max_access_size = 4,
12417702e47cSPaolo Bonzini     },
12427702e47cSPaolo Bonzini };
12437702e47cSPaolo Bonzini 
12447702e47cSPaolo Bonzini static const MemoryRegionOps openpic_summary_ops_be = {
12457702e47cSPaolo Bonzini     .read = openpic_summary_read,
12467702e47cSPaolo Bonzini     .write = openpic_summary_write,
12477702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
12487702e47cSPaolo Bonzini     .impl = {
12497702e47cSPaolo Bonzini         .min_access_size = 4,
12507702e47cSPaolo Bonzini         .max_access_size = 4,
12517702e47cSPaolo Bonzini     },
12527702e47cSPaolo Bonzini };
12537702e47cSPaolo Bonzini 
openpic_reset(DeviceState * d)12548ebe65f3SPaul Janzen static void openpic_reset(DeviceState *d)
12558ebe65f3SPaul Janzen {
12568ebe65f3SPaul Janzen     OpenPICState *opp = OPENPIC(d);
12578ebe65f3SPaul Janzen     int i;
12588ebe65f3SPaul Janzen 
12598ebe65f3SPaul Janzen     opp->gcr = GCR_RESET;
12608ebe65f3SPaul Janzen     /* Initialise controller registers */
12618ebe65f3SPaul Janzen     opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) |
12628ebe65f3SPaul Janzen                ((opp->nb_cpus - 1) << FRR_NCPU_SHIFT) |
12638ebe65f3SPaul Janzen                (opp->vid << FRR_VID_SHIFT);
12648ebe65f3SPaul Janzen 
12658ebe65f3SPaul Janzen     opp->pir = 0;
12668ebe65f3SPaul Janzen     opp->spve = -1 & opp->vector_mask;
12678ebe65f3SPaul Janzen     opp->tfrr = opp->tfrr_reset;
12688ebe65f3SPaul Janzen     /* Initialise IRQ sources */
12698ebe65f3SPaul Janzen     for (i = 0; i < opp->max_irq; i++) {
12708ebe65f3SPaul Janzen         opp->src[i].ivpr = opp->ivpr_reset;
12718ebe65f3SPaul Janzen         switch (opp->src[i].type) {
12728ebe65f3SPaul Janzen         case IRQ_TYPE_NORMAL:
12738ebe65f3SPaul Janzen             opp->src[i].level = !!(opp->ivpr_reset & IVPR_SENSE_MASK);
12748ebe65f3SPaul Janzen             break;
12758ebe65f3SPaul Janzen 
12768ebe65f3SPaul Janzen         case IRQ_TYPE_FSLINT:
12778ebe65f3SPaul Janzen             opp->src[i].ivpr |= IVPR_POLARITY_MASK;
12788ebe65f3SPaul Janzen             break;
12798ebe65f3SPaul Janzen 
12808ebe65f3SPaul Janzen         case IRQ_TYPE_FSLSPECIAL:
12818ebe65f3SPaul Janzen             break;
12828ebe65f3SPaul Janzen         }
1283ffd5e9feSPaul Janzen 
1284457279cbSBin Meng         /* Mask all IPI interrupts for Freescale OpenPIC */
1285457279cbSBin Meng         if ((opp->model == OPENPIC_MODEL_FSL_MPIC_20) ||
1286457279cbSBin Meng             (opp->model == OPENPIC_MODEL_FSL_MPIC_42)) {
1287457279cbSBin Meng             if (i >= opp->irq_ipi0 && i < opp->irq_tim0) {
1288457279cbSBin Meng                 write_IRQreg_idr(opp, i, 0);
1289457279cbSBin Meng                 continue;
1290457279cbSBin Meng             }
1291457279cbSBin Meng         }
1292457279cbSBin Meng 
1293ffd5e9feSPaul Janzen         write_IRQreg_idr(opp, i, opp->idr_reset);
12948ebe65f3SPaul Janzen     }
12958ebe65f3SPaul Janzen     /* Initialise IRQ destinations */
12962ada66f9SMark Cave-Ayland     for (i = 0; i < opp->nb_cpus; i++) {
12978ebe65f3SPaul Janzen         opp->dst[i].ctpr      = 15;
12988ebe65f3SPaul Janzen         opp->dst[i].raised.next = -1;
12992ada66f9SMark Cave-Ayland         opp->dst[i].raised.priority = 0;
13002ada66f9SMark Cave-Ayland         bitmap_clear(opp->dst[i].raised.queue, 0, IRQQUEUE_SIZE_BITS);
13018ebe65f3SPaul Janzen         opp->dst[i].servicing.next = -1;
13022ada66f9SMark Cave-Ayland         opp->dst[i].servicing.priority = 0;
13032ada66f9SMark Cave-Ayland         bitmap_clear(opp->dst[i].servicing.queue, 0, IRQQUEUE_SIZE_BITS);
13048ebe65f3SPaul Janzen     }
13058ebe65f3SPaul Janzen     /* Initialise timers */
13068ebe65f3SPaul Janzen     for (i = 0; i < OPENPIC_MAX_TMR; i++) {
13078ebe65f3SPaul Janzen         opp->timers[i].tccr = 0;
13088ebe65f3SPaul Janzen         opp->timers[i].tbcr = TBCR_CI;
1309ddd5140bSAaron Larson         if (opp->timers[i].qemu_timer_active) {
1310ddd5140bSAaron Larson             timer_del(opp->timers[i].qemu_timer);  /* Inhibit timer */
1311ddd5140bSAaron Larson             opp->timers[i].qemu_timer_active = false;
1312ddd5140bSAaron Larson         }
13138ebe65f3SPaul Janzen     }
13148ebe65f3SPaul Janzen     /* Go out of RESET state */
13158ebe65f3SPaul Janzen     opp->gcr = 0;
13168ebe65f3SPaul Janzen }
13178ebe65f3SPaul Janzen 
13187702e47cSPaolo Bonzini typedef struct MemReg {
13197702e47cSPaolo Bonzini     const char             *name;
13207702e47cSPaolo Bonzini     MemoryRegionOps const  *ops;
13217702e47cSPaolo Bonzini     hwaddr                  start_addr;
13227702e47cSPaolo Bonzini     ram_addr_t              size;
13237702e47cSPaolo Bonzini } MemReg;
13247702e47cSPaolo Bonzini 
fsl_common_init(OpenPICState * opp)13257702e47cSPaolo Bonzini static void fsl_common_init(OpenPICState *opp)
13267702e47cSPaolo Bonzini {
13277702e47cSPaolo Bonzini     int i;
13288935a442SScott Wood     int virq = OPENPIC_MAX_SRC;
13297702e47cSPaolo Bonzini 
13307702e47cSPaolo Bonzini     opp->vid = VID_REVISION_1_2;
13317702e47cSPaolo Bonzini     opp->vir = VIR_GENERIC;
13327702e47cSPaolo Bonzini     opp->vector_mask = 0xFFFF;
13337702e47cSPaolo Bonzini     opp->tfrr_reset = 0;
13347702e47cSPaolo Bonzini     opp->ivpr_reset = IVPR_MASK_MASK;
13357702e47cSPaolo Bonzini     opp->idr_reset = 1 << 0;
13368935a442SScott Wood     opp->max_irq = OPENPIC_MAX_IRQ;
13377702e47cSPaolo Bonzini 
13387702e47cSPaolo Bonzini     opp->irq_ipi0 = virq;
13398935a442SScott Wood     virq += OPENPIC_MAX_IPI;
13407702e47cSPaolo Bonzini     opp->irq_tim0 = virq;
13418935a442SScott Wood     virq += OPENPIC_MAX_TMR;
13427702e47cSPaolo Bonzini 
13438935a442SScott Wood     assert(virq <= OPENPIC_MAX_IRQ);
13447702e47cSPaolo Bonzini 
13457702e47cSPaolo Bonzini     opp->irq_msi = 224;
13467702e47cSPaolo Bonzini 
1347226419d6SMichael S. Tsirkin     msi_nonbroken = true;
13487702e47cSPaolo Bonzini     for (i = 0; i < opp->fsl->max_ext; i++) {
13497702e47cSPaolo Bonzini         opp->src[i].level = false;
13507702e47cSPaolo Bonzini     }
13517702e47cSPaolo Bonzini 
13527702e47cSPaolo Bonzini     /* Internal interrupts, including message and MSI */
13538935a442SScott Wood     for (i = 16; i < OPENPIC_MAX_SRC; i++) {
13547702e47cSPaolo Bonzini         opp->src[i].type = IRQ_TYPE_FSLINT;
13557702e47cSPaolo Bonzini         opp->src[i].level = true;
13567702e47cSPaolo Bonzini     }
13577702e47cSPaolo Bonzini 
13587702e47cSPaolo Bonzini     /* timers and IPIs */
13598935a442SScott Wood     for (i = OPENPIC_MAX_SRC; i < virq; i++) {
13607702e47cSPaolo Bonzini         opp->src[i].type = IRQ_TYPE_FSLSPECIAL;
13617702e47cSPaolo Bonzini         opp->src[i].level = false;
13627702e47cSPaolo Bonzini     }
1363ddd5140bSAaron Larson 
1364ddd5140bSAaron Larson     for (i = 0; i < OPENPIC_MAX_TMR; i++) {
1365ddd5140bSAaron Larson         opp->timers[i].n_IRQ = opp->irq_tim0 + i;
1366ddd5140bSAaron Larson         opp->timers[i].qemu_timer_active = false;
1367ddd5140bSAaron Larson         opp->timers[i].qemu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
1368ddd5140bSAaron Larson                                                  &qemu_timer_cb,
1369ddd5140bSAaron Larson                                                  &opp->timers[i]);
1370ddd5140bSAaron Larson         opp->timers[i].opp = opp;
1371ddd5140bSAaron Larson     }
13727702e47cSPaolo Bonzini }
13737702e47cSPaolo Bonzini 
map_list(OpenPICState * opp,const MemReg * list,int * count)13747702e47cSPaolo Bonzini static void map_list(OpenPICState *opp, const MemReg *list, int *count)
13757702e47cSPaolo Bonzini {
13767702e47cSPaolo Bonzini     while (list->name) {
13777702e47cSPaolo Bonzini         assert(*count < ARRAY_SIZE(opp->sub_io_mem));
13787702e47cSPaolo Bonzini 
13791437c94bSPaolo Bonzini         memory_region_init_io(&opp->sub_io_mem[*count], OBJECT(opp), list->ops,
13801437c94bSPaolo Bonzini                               opp, list->name, list->size);
13817702e47cSPaolo Bonzini 
13827702e47cSPaolo Bonzini         memory_region_add_subregion(&opp->mem, list->start_addr,
13837702e47cSPaolo Bonzini                                     &opp->sub_io_mem[*count]);
13847702e47cSPaolo Bonzini 
13857702e47cSPaolo Bonzini         (*count)++;
13867702e47cSPaolo Bonzini         list++;
13877702e47cSPaolo Bonzini     }
13887702e47cSPaolo Bonzini }
13897702e47cSPaolo Bonzini 
1390e5f6e732SMark Cave-Ayland static const VMStateDescription vmstate_openpic_irq_queue = {
1391e5f6e732SMark Cave-Ayland     .name = "openpic_irq_queue",
1392e5f6e732SMark Cave-Ayland     .version_id = 0,
1393e5f6e732SMark Cave-Ayland     .minimum_version_id = 0,
1394*45b1f81dSRichard Henderson     .fields = (const VMStateField[]) {
1395e5f6e732SMark Cave-Ayland         VMSTATE_BITMAP(queue, IRQQueue, 0, queue_size),
1396e5f6e732SMark Cave-Ayland         VMSTATE_INT32(next, IRQQueue),
1397e5f6e732SMark Cave-Ayland         VMSTATE_INT32(priority, IRQQueue),
1398e5f6e732SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1399e5f6e732SMark Cave-Ayland     }
1400e5f6e732SMark Cave-Ayland };
1401e5f6e732SMark Cave-Ayland 
1402e5f6e732SMark Cave-Ayland static const VMStateDescription vmstate_openpic_irqdest = {
1403e5f6e732SMark Cave-Ayland     .name = "openpic_irqdest",
1404e5f6e732SMark Cave-Ayland     .version_id = 0,
1405e5f6e732SMark Cave-Ayland     .minimum_version_id = 0,
1406*45b1f81dSRichard Henderson     .fields = (const VMStateField[]) {
1407e5f6e732SMark Cave-Ayland         VMSTATE_INT32(ctpr, IRQDest),
1408e5f6e732SMark Cave-Ayland         VMSTATE_STRUCT(raised, IRQDest, 0, vmstate_openpic_irq_queue,
1409e5f6e732SMark Cave-Ayland                        IRQQueue),
1410e5f6e732SMark Cave-Ayland         VMSTATE_STRUCT(servicing, IRQDest, 0, vmstate_openpic_irq_queue,
1411e5f6e732SMark Cave-Ayland                        IRQQueue),
1412e5f6e732SMark Cave-Ayland         VMSTATE_UINT32_ARRAY(outputs_active, IRQDest, OPENPIC_OUTPUT_NB),
1413e5f6e732SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1414e5f6e732SMark Cave-Ayland     }
1415e5f6e732SMark Cave-Ayland };
1416e5f6e732SMark Cave-Ayland 
1417e5f6e732SMark Cave-Ayland static const VMStateDescription vmstate_openpic_irqsource = {
1418e5f6e732SMark Cave-Ayland     .name = "openpic_irqsource",
1419e5f6e732SMark Cave-Ayland     .version_id = 0,
1420e5f6e732SMark Cave-Ayland     .minimum_version_id = 0,
1421*45b1f81dSRichard Henderson     .fields = (const VMStateField[]) {
1422e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(ivpr, IRQSource),
1423e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(idr, IRQSource),
1424e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(destmask, IRQSource),
1425e5f6e732SMark Cave-Ayland         VMSTATE_INT32(last_cpu, IRQSource),
1426e5f6e732SMark Cave-Ayland         VMSTATE_INT32(pending, IRQSource),
1427e5f6e732SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1428e5f6e732SMark Cave-Ayland     }
1429e5f6e732SMark Cave-Ayland };
1430e5f6e732SMark Cave-Ayland 
1431e5f6e732SMark Cave-Ayland static const VMStateDescription vmstate_openpic_timer = {
1432e5f6e732SMark Cave-Ayland     .name = "openpic_timer",
1433e5f6e732SMark Cave-Ayland     .version_id = 0,
1434e5f6e732SMark Cave-Ayland     .minimum_version_id = 0,
1435*45b1f81dSRichard Henderson     .fields = (const VMStateField[]) {
1436e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(tccr, OpenPICTimer),
1437e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(tbcr, OpenPICTimer),
1438e5f6e732SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1439e5f6e732SMark Cave-Ayland     }
1440e5f6e732SMark Cave-Ayland };
1441e5f6e732SMark Cave-Ayland 
1442e5f6e732SMark Cave-Ayland static const VMStateDescription vmstate_openpic_msi = {
1443e5f6e732SMark Cave-Ayland     .name = "openpic_msi",
1444e5f6e732SMark Cave-Ayland     .version_id = 0,
1445e5f6e732SMark Cave-Ayland     .minimum_version_id = 0,
1446*45b1f81dSRichard Henderson     .fields = (const VMStateField[]) {
1447e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(msir, OpenPICMSI),
1448e5f6e732SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1449e5f6e732SMark Cave-Ayland     }
1450e5f6e732SMark Cave-Ayland };
1451e5f6e732SMark Cave-Ayland 
openpic_post_load(void * opaque,int version_id)1452e5f6e732SMark Cave-Ayland static int openpic_post_load(void *opaque, int version_id)
1453e5f6e732SMark Cave-Ayland {
1454e5f6e732SMark Cave-Ayland     OpenPICState *opp = (OpenPICState *)opaque;
1455e5f6e732SMark Cave-Ayland     int i;
1456e5f6e732SMark Cave-Ayland 
1457e5f6e732SMark Cave-Ayland     /* Update internal ivpr and idr variables */
1458e5f6e732SMark Cave-Ayland     for (i = 0; i < opp->max_irq; i++) {
1459e5f6e732SMark Cave-Ayland         write_IRQreg_idr(opp, i, opp->src[i].idr);
1460e5f6e732SMark Cave-Ayland         write_IRQreg_ivpr(opp, i, opp->src[i].ivpr);
1461e5f6e732SMark Cave-Ayland     }
1462e5f6e732SMark Cave-Ayland 
1463e5f6e732SMark Cave-Ayland     return 0;
1464e5f6e732SMark Cave-Ayland }
1465e5f6e732SMark Cave-Ayland 
1466e5f6e732SMark Cave-Ayland static const VMStateDescription vmstate_openpic = {
1467e5f6e732SMark Cave-Ayland     .name = "openpic",
1468e5f6e732SMark Cave-Ayland     .version_id = 3,
1469e5f6e732SMark Cave-Ayland     .minimum_version_id = 3,
1470e5f6e732SMark Cave-Ayland     .post_load = openpic_post_load,
1471*45b1f81dSRichard Henderson     .fields = (const VMStateField[]) {
1472e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(gcr, OpenPICState),
1473e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(vir, OpenPICState),
1474e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(pir, OpenPICState),
1475e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(spve, OpenPICState),
1476e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(tfrr, OpenPICState),
1477e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(max_irq, OpenPICState),
1478e5f6e732SMark Cave-Ayland         VMSTATE_STRUCT_VARRAY_UINT32(src, OpenPICState, max_irq, 0,
1479e5f6e732SMark Cave-Ayland                                      vmstate_openpic_irqsource, IRQSource),
1480d2164ad3SHalil Pasic         VMSTATE_UINT32_EQUAL(nb_cpus, OpenPICState, NULL),
1481e5f6e732SMark Cave-Ayland         VMSTATE_STRUCT_VARRAY_UINT32(dst, OpenPICState, nb_cpus, 0,
1482e5f6e732SMark Cave-Ayland                                      vmstate_openpic_irqdest, IRQDest),
1483e5f6e732SMark Cave-Ayland         VMSTATE_STRUCT_ARRAY(timers, OpenPICState, OPENPIC_MAX_TMR, 0,
1484e5f6e732SMark Cave-Ayland                              vmstate_openpic_timer, OpenPICTimer),
1485e5f6e732SMark Cave-Ayland         VMSTATE_STRUCT_ARRAY(msi, OpenPICState, MAX_MSI, 0,
1486e5f6e732SMark Cave-Ayland                              vmstate_openpic_msi, OpenPICMSI),
1487e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(irq_ipi0, OpenPICState),
1488e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(irq_tim0, OpenPICState),
1489e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(irq_msi, OpenPICState),
1490e5f6e732SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1491e5f6e732SMark Cave-Ayland     }
1492e5f6e732SMark Cave-Ayland };
1493e5f6e732SMark Cave-Ayland 
openpic_init(Object * obj)1494cbe72019SAndreas Färber static void openpic_init(Object *obj)
14957702e47cSPaolo Bonzini {
1496cbe72019SAndreas Färber     OpenPICState *opp = OPENPIC(obj);
1497cbe72019SAndreas Färber 
14981437c94bSPaolo Bonzini     memory_region_init(&opp->mem, obj, "openpic", 0x40000);
1499cbe72019SAndreas Färber }
1500cbe72019SAndreas Färber 
openpic_realize(DeviceState * dev,Error ** errp)1501cbe72019SAndreas Färber static void openpic_realize(DeviceState *dev, Error **errp)
1502cbe72019SAndreas Färber {
1503cbe72019SAndreas Färber     SysBusDevice *d = SYS_BUS_DEVICE(dev);
1504e1766344SAndreas Färber     OpenPICState *opp = OPENPIC(dev);
15057702e47cSPaolo Bonzini     int i, j;
15067702e47cSPaolo Bonzini     int list_count = 0;
15077702e47cSPaolo Bonzini     static const MemReg list_le[] = {
15087702e47cSPaolo Bonzini         {"glb", &openpic_glb_ops_le,
15097702e47cSPaolo Bonzini                 OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
15107702e47cSPaolo Bonzini         {"tmr", &openpic_tmr_ops_le,
15117702e47cSPaolo Bonzini                 OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
15127702e47cSPaolo Bonzini         {"src", &openpic_src_ops_le,
15137702e47cSPaolo Bonzini                 OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
15147702e47cSPaolo Bonzini         {"cpu", &openpic_cpu_ops_le,
15157702e47cSPaolo Bonzini                 OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
15167702e47cSPaolo Bonzini         {NULL}
15177702e47cSPaolo Bonzini     };
15187702e47cSPaolo Bonzini     static const MemReg list_be[] = {
15197702e47cSPaolo Bonzini         {"glb", &openpic_glb_ops_be,
15207702e47cSPaolo Bonzini                 OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
15217702e47cSPaolo Bonzini         {"tmr", &openpic_tmr_ops_be,
15227702e47cSPaolo Bonzini                 OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
15237702e47cSPaolo Bonzini         {"src", &openpic_src_ops_be,
15247702e47cSPaolo Bonzini                 OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
15257702e47cSPaolo Bonzini         {"cpu", &openpic_cpu_ops_be,
15267702e47cSPaolo Bonzini                 OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
15277702e47cSPaolo Bonzini         {NULL}
15287702e47cSPaolo Bonzini     };
15297702e47cSPaolo Bonzini     static const MemReg list_fsl[] = {
15307702e47cSPaolo Bonzini         {"msi", &openpic_msi_ops_be,
15317702e47cSPaolo Bonzini                 OPENPIC_MSI_REG_START, OPENPIC_MSI_REG_SIZE},
15327702e47cSPaolo Bonzini         {"summary", &openpic_summary_ops_be,
15337702e47cSPaolo Bonzini                 OPENPIC_SUMMARY_REG_START, OPENPIC_SUMMARY_REG_SIZE},
15347702e47cSPaolo Bonzini         {NULL}
15357702e47cSPaolo Bonzini     };
15367702e47cSPaolo Bonzini 
153773d963c0SMichael Roth     if (opp->nb_cpus > MAX_CPU) {
1538c6bd8c70SMarkus Armbruster         error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE,
153973d963c0SMichael Roth                    TYPE_OPENPIC, "nb_cpus", (uint64_t)opp->nb_cpus,
154073d963c0SMichael Roth                    (uint64_t)0, (uint64_t)MAX_CPU);
154173d963c0SMichael Roth         return;
154273d963c0SMichael Roth     }
154373d963c0SMichael Roth 
15447702e47cSPaolo Bonzini     switch (opp->model) {
15457702e47cSPaolo Bonzini     case OPENPIC_MODEL_FSL_MPIC_20:
15467702e47cSPaolo Bonzini     default:
15477702e47cSPaolo Bonzini         opp->fsl = &fsl_mpic_20;
15487702e47cSPaolo Bonzini         opp->brr1 = 0x00400200;
15497702e47cSPaolo Bonzini         opp->flags |= OPENPIC_FLAG_IDR_CRIT;
15507702e47cSPaolo Bonzini         opp->nb_irqs = 80;
15517702e47cSPaolo Bonzini         opp->mpic_mode_mask = GCR_MODE_MIXED;
15527702e47cSPaolo Bonzini 
15537702e47cSPaolo Bonzini         fsl_common_init(opp);
15547702e47cSPaolo Bonzini         map_list(opp, list_be, &list_count);
15557702e47cSPaolo Bonzini         map_list(opp, list_fsl, &list_count);
15567702e47cSPaolo Bonzini 
15577702e47cSPaolo Bonzini         break;
15587702e47cSPaolo Bonzini 
15597702e47cSPaolo Bonzini     case OPENPIC_MODEL_FSL_MPIC_42:
15607702e47cSPaolo Bonzini         opp->fsl = &fsl_mpic_42;
15617702e47cSPaolo Bonzini         opp->brr1 = 0x00400402;
15627702e47cSPaolo Bonzini         opp->flags |= OPENPIC_FLAG_ILR;
15637702e47cSPaolo Bonzini         opp->nb_irqs = 196;
15647702e47cSPaolo Bonzini         opp->mpic_mode_mask = GCR_MODE_PROXY;
15657702e47cSPaolo Bonzini 
15667702e47cSPaolo Bonzini         fsl_common_init(opp);
15677702e47cSPaolo Bonzini         map_list(opp, list_be, &list_count);
15687702e47cSPaolo Bonzini         map_list(opp, list_fsl, &list_count);
15697702e47cSPaolo Bonzini 
15707702e47cSPaolo Bonzini         break;
15717702e47cSPaolo Bonzini 
157258b62835SBenjamin Herrenschmidt     case OPENPIC_MODEL_KEYLARGO:
157358b62835SBenjamin Herrenschmidt         opp->nb_irqs = KEYLARGO_MAX_EXT;
157458b62835SBenjamin Herrenschmidt         opp->vid = VID_REVISION_1_2;
157558b62835SBenjamin Herrenschmidt         opp->vir = VIR_GENERIC;
157658b62835SBenjamin Herrenschmidt         opp->vector_mask = 0xFF;
157758b62835SBenjamin Herrenschmidt         opp->tfrr_reset = 4160000;
157858b62835SBenjamin Herrenschmidt         opp->ivpr_reset = IVPR_MASK_MASK | IVPR_MODE_MASK;
157958b62835SBenjamin Herrenschmidt         opp->idr_reset = 0;
158058b62835SBenjamin Herrenschmidt         opp->max_irq = KEYLARGO_MAX_IRQ;
158158b62835SBenjamin Herrenschmidt         opp->irq_ipi0 = KEYLARGO_IPI_IRQ;
158258b62835SBenjamin Herrenschmidt         opp->irq_tim0 = KEYLARGO_TMR_IRQ;
158358b62835SBenjamin Herrenschmidt         opp->brr1 = -1;
158458b62835SBenjamin Herrenschmidt         opp->mpic_mode_mask = GCR_MODE_MIXED;
158558b62835SBenjamin Herrenschmidt 
158658b62835SBenjamin Herrenschmidt         if (opp->nb_cpus != 1) {
158758b62835SBenjamin Herrenschmidt             error_setg(errp, "Only UP supported today");
158858b62835SBenjamin Herrenschmidt             return;
158958b62835SBenjamin Herrenschmidt         }
159058b62835SBenjamin Herrenschmidt 
159158b62835SBenjamin Herrenschmidt         map_list(opp, list_le, &list_count);
159258b62835SBenjamin Herrenschmidt         break;
15937702e47cSPaolo Bonzini     }
15947702e47cSPaolo Bonzini 
15957702e47cSPaolo Bonzini     for (i = 0; i < opp->nb_cpus; i++) {
1596aa2ac1daSPeter Crosthwaite         opp->dst[i].irqs = g_new0(qemu_irq, OPENPIC_OUTPUT_NB);
15977702e47cSPaolo Bonzini         for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
1598cbe72019SAndreas Färber             sysbus_init_irq(d, &opp->dst[i].irqs[j]);
15997702e47cSPaolo Bonzini         }
16002ada66f9SMark Cave-Ayland 
1601e5f6e732SMark Cave-Ayland         opp->dst[i].raised.queue_size = IRQQUEUE_SIZE_BITS;
16022ada66f9SMark Cave-Ayland         opp->dst[i].raised.queue = bitmap_new(IRQQUEUE_SIZE_BITS);
1603e5f6e732SMark Cave-Ayland         opp->dst[i].servicing.queue_size = IRQQUEUE_SIZE_BITS;
16042ada66f9SMark Cave-Ayland         opp->dst[i].servicing.queue = bitmap_new(IRQQUEUE_SIZE_BITS);
16057702e47cSPaolo Bonzini     }
16067702e47cSPaolo Bonzini 
1607cbe72019SAndreas Färber     sysbus_init_mmio(d, &opp->mem);
1608cbe72019SAndreas Färber     qdev_init_gpio_in(dev, openpic_set_irq, opp->max_irq);
16097702e47cSPaolo Bonzini }
16107702e47cSPaolo Bonzini 
16117702e47cSPaolo Bonzini static Property openpic_properties[] = {
16127702e47cSPaolo Bonzini     DEFINE_PROP_UINT32("model", OpenPICState, model, OPENPIC_MODEL_FSL_MPIC_20),
16137702e47cSPaolo Bonzini     DEFINE_PROP_UINT32("nb_cpus", OpenPICState, nb_cpus, 1),
16147702e47cSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
16157702e47cSPaolo Bonzini };
16167702e47cSPaolo Bonzini 
openpic_class_init(ObjectClass * oc,void * data)1617cbe72019SAndreas Färber static void openpic_class_init(ObjectClass *oc, void *data)
16187702e47cSPaolo Bonzini {
1619cbe72019SAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
16207702e47cSPaolo Bonzini 
1621cbe72019SAndreas Färber     dc->realize = openpic_realize;
16224f67d30bSMarc-André Lureau     device_class_set_props(dc, openpic_properties);
16237702e47cSPaolo Bonzini     dc->reset = openpic_reset;
1624e5f6e732SMark Cave-Ayland     dc->vmsd = &vmstate_openpic;
162529f8dd66SLaurent Vivier     set_bit(DEVICE_CATEGORY_MISC, dc->categories);
16267702e47cSPaolo Bonzini }
16277702e47cSPaolo Bonzini 
16287702e47cSPaolo Bonzini static const TypeInfo openpic_info = {
1629e1766344SAndreas Färber     .name          = TYPE_OPENPIC,
16307702e47cSPaolo Bonzini     .parent        = TYPE_SYS_BUS_DEVICE,
16317702e47cSPaolo Bonzini     .instance_size = sizeof(OpenPICState),
1632cbe72019SAndreas Färber     .instance_init = openpic_init,
16337702e47cSPaolo Bonzini     .class_init    = openpic_class_init,
16347702e47cSPaolo Bonzini };
16357702e47cSPaolo Bonzini 
openpic_register_types(void)16367702e47cSPaolo Bonzini static void openpic_register_types(void)
16377702e47cSPaolo Bonzini {
16387702e47cSPaolo Bonzini     type_register_static(&openpic_info);
16397702e47cSPaolo Bonzini }
16407702e47cSPaolo Bonzini 
16417702e47cSPaolo Bonzini type_init(openpic_register_types)
1642