xref: /qemu/hw/intc/openpic.c (revision 8935a442)
17702e47cSPaolo Bonzini /*
27702e47cSPaolo Bonzini  * OpenPIC emulation
37702e47cSPaolo Bonzini  *
47702e47cSPaolo Bonzini  * Copyright (c) 2004 Jocelyn Mayer
57702e47cSPaolo Bonzini  *               2011 Alexander Graf
67702e47cSPaolo Bonzini  *
77702e47cSPaolo Bonzini  * Permission is hereby granted, free of charge, to any person obtaining a copy
87702e47cSPaolo Bonzini  * of this software and associated documentation files (the "Software"), to deal
97702e47cSPaolo Bonzini  * in the Software without restriction, including without limitation the rights
107702e47cSPaolo Bonzini  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
117702e47cSPaolo Bonzini  * copies of the Software, and to permit persons to whom the Software is
127702e47cSPaolo Bonzini  * furnished to do so, subject to the following conditions:
137702e47cSPaolo Bonzini  *
147702e47cSPaolo Bonzini  * The above copyright notice and this permission notice shall be included in
157702e47cSPaolo Bonzini  * all copies or substantial portions of the Software.
167702e47cSPaolo Bonzini  *
177702e47cSPaolo Bonzini  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
187702e47cSPaolo Bonzini  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
197702e47cSPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
207702e47cSPaolo Bonzini  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
217702e47cSPaolo Bonzini  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
227702e47cSPaolo Bonzini  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
237702e47cSPaolo Bonzini  * THE SOFTWARE.
247702e47cSPaolo Bonzini  */
257702e47cSPaolo Bonzini /*
267702e47cSPaolo Bonzini  *
277702e47cSPaolo Bonzini  * Based on OpenPic implementations:
287702e47cSPaolo Bonzini  * - Intel GW80314 I/O companion chip developer's manual
297702e47cSPaolo Bonzini  * - Motorola MPC8245 & MPC8540 user manuals.
307702e47cSPaolo Bonzini  * - Motorola MCP750 (aka Raven) programmer manual.
317702e47cSPaolo Bonzini  * - Motorola Harrier programmer manuel
327702e47cSPaolo Bonzini  *
337702e47cSPaolo Bonzini  * Serial interrupts, as implemented in Raven chipset are not supported yet.
347702e47cSPaolo Bonzini  *
357702e47cSPaolo Bonzini  */
367702e47cSPaolo Bonzini #include "hw/hw.h"
377702e47cSPaolo Bonzini #include "hw/ppc/mac.h"
387702e47cSPaolo Bonzini #include "hw/pci/pci.h"
397702e47cSPaolo Bonzini #include "hw/ppc/openpic.h"
407702e47cSPaolo Bonzini #include "hw/sysbus.h"
417702e47cSPaolo Bonzini #include "hw/pci/msi.h"
427702e47cSPaolo Bonzini #include "qemu/bitops.h"
437702e47cSPaolo Bonzini #include "hw/ppc/ppc.h"
447702e47cSPaolo Bonzini 
457702e47cSPaolo Bonzini //#define DEBUG_OPENPIC
467702e47cSPaolo Bonzini 
477702e47cSPaolo Bonzini #ifdef DEBUG_OPENPIC
487702e47cSPaolo Bonzini static const int debug_openpic = 1;
497702e47cSPaolo Bonzini #else
507702e47cSPaolo Bonzini static const int debug_openpic = 0;
517702e47cSPaolo Bonzini #endif
527702e47cSPaolo Bonzini 
537702e47cSPaolo Bonzini #define DPRINTF(fmt, ...) do { \
547702e47cSPaolo Bonzini         if (debug_openpic) { \
557702e47cSPaolo Bonzini             printf(fmt , ## __VA_ARGS__); \
567702e47cSPaolo Bonzini         } \
577702e47cSPaolo Bonzini     } while (0)
587702e47cSPaolo Bonzini 
597702e47cSPaolo Bonzini #define MAX_CPU     32
607702e47cSPaolo Bonzini #define MAX_MSI     8
617702e47cSPaolo Bonzini #define VID         0x03 /* MPIC version ID */
627702e47cSPaolo Bonzini 
637702e47cSPaolo Bonzini /* OpenPIC capability flags */
647702e47cSPaolo Bonzini #define OPENPIC_FLAG_IDR_CRIT     (1 << 0)
657702e47cSPaolo Bonzini #define OPENPIC_FLAG_ILR          (2 << 0)
667702e47cSPaolo Bonzini 
677702e47cSPaolo Bonzini /* OpenPIC address map */
687702e47cSPaolo Bonzini #define OPENPIC_GLB_REG_START        0x0
697702e47cSPaolo Bonzini #define OPENPIC_GLB_REG_SIZE         0x10F0
707702e47cSPaolo Bonzini #define OPENPIC_TMR_REG_START        0x10F0
717702e47cSPaolo Bonzini #define OPENPIC_TMR_REG_SIZE         0x220
727702e47cSPaolo Bonzini #define OPENPIC_MSI_REG_START        0x1600
737702e47cSPaolo Bonzini #define OPENPIC_MSI_REG_SIZE         0x200
747702e47cSPaolo Bonzini #define OPENPIC_SUMMARY_REG_START   0x3800
757702e47cSPaolo Bonzini #define OPENPIC_SUMMARY_REG_SIZE    0x800
767702e47cSPaolo Bonzini #define OPENPIC_SRC_REG_START        0x10000
77*8935a442SScott Wood #define OPENPIC_SRC_REG_SIZE         (OPENPIC_MAX_SRC * 0x20)
787702e47cSPaolo Bonzini #define OPENPIC_CPU_REG_START        0x20000
797702e47cSPaolo Bonzini #define OPENPIC_CPU_REG_SIZE         0x100 + ((MAX_CPU - 1) * 0x1000)
807702e47cSPaolo Bonzini 
817702e47cSPaolo Bonzini /* Raven */
827702e47cSPaolo Bonzini #define RAVEN_MAX_CPU      2
837702e47cSPaolo Bonzini #define RAVEN_MAX_EXT     48
847702e47cSPaolo Bonzini #define RAVEN_MAX_IRQ     64
85*8935a442SScott Wood #define RAVEN_MAX_TMR      OPENPIC_MAX_TMR
86*8935a442SScott Wood #define RAVEN_MAX_IPI      OPENPIC_MAX_IPI
877702e47cSPaolo Bonzini 
887702e47cSPaolo Bonzini /* Interrupt definitions */
897702e47cSPaolo Bonzini #define RAVEN_FE_IRQ     (RAVEN_MAX_EXT)     /* Internal functional IRQ */
907702e47cSPaolo Bonzini #define RAVEN_ERR_IRQ    (RAVEN_MAX_EXT + 1) /* Error IRQ */
917702e47cSPaolo Bonzini #define RAVEN_TMR_IRQ    (RAVEN_MAX_EXT + 2) /* First timer IRQ */
927702e47cSPaolo Bonzini #define RAVEN_IPI_IRQ    (RAVEN_TMR_IRQ + RAVEN_MAX_TMR) /* First IPI IRQ */
937702e47cSPaolo Bonzini /* First doorbell IRQ */
947702e47cSPaolo Bonzini #define RAVEN_DBL_IRQ    (RAVEN_IPI_IRQ + (RAVEN_MAX_CPU * RAVEN_MAX_IPI))
957702e47cSPaolo Bonzini 
967702e47cSPaolo Bonzini typedef struct FslMpicInfo {
977702e47cSPaolo Bonzini     int max_ext;
987702e47cSPaolo Bonzini } FslMpicInfo;
997702e47cSPaolo Bonzini 
1007702e47cSPaolo Bonzini static FslMpicInfo fsl_mpic_20 = {
1017702e47cSPaolo Bonzini     .max_ext = 12,
1027702e47cSPaolo Bonzini };
1037702e47cSPaolo Bonzini 
1047702e47cSPaolo Bonzini static FslMpicInfo fsl_mpic_42 = {
1057702e47cSPaolo Bonzini     .max_ext = 12,
1067702e47cSPaolo Bonzini };
1077702e47cSPaolo Bonzini 
1087702e47cSPaolo Bonzini #define FRR_NIRQ_SHIFT    16
1097702e47cSPaolo Bonzini #define FRR_NCPU_SHIFT     8
1107702e47cSPaolo Bonzini #define FRR_VID_SHIFT      0
1117702e47cSPaolo Bonzini 
1127702e47cSPaolo Bonzini #define VID_REVISION_1_2   2
1137702e47cSPaolo Bonzini #define VID_REVISION_1_3   3
1147702e47cSPaolo Bonzini 
1157702e47cSPaolo Bonzini #define VIR_GENERIC      0x00000000 /* Generic Vendor ID */
1167702e47cSPaolo Bonzini 
1177702e47cSPaolo Bonzini #define GCR_RESET        0x80000000
1187702e47cSPaolo Bonzini #define GCR_MODE_PASS    0x00000000
1197702e47cSPaolo Bonzini #define GCR_MODE_MIXED   0x20000000
1207702e47cSPaolo Bonzini #define GCR_MODE_PROXY   0x60000000
1217702e47cSPaolo Bonzini 
1227702e47cSPaolo Bonzini #define TBCR_CI           0x80000000 /* count inhibit */
1237702e47cSPaolo Bonzini #define TCCR_TOG          0x80000000 /* toggles when decrement to zero */
1247702e47cSPaolo Bonzini 
1257702e47cSPaolo Bonzini #define IDR_EP_SHIFT      31
1267702e47cSPaolo Bonzini #define IDR_EP_MASK       (1 << IDR_EP_SHIFT)
1277702e47cSPaolo Bonzini #define IDR_CI0_SHIFT     30
1287702e47cSPaolo Bonzini #define IDR_CI1_SHIFT     29
1297702e47cSPaolo Bonzini #define IDR_P1_SHIFT      1
1307702e47cSPaolo Bonzini #define IDR_P0_SHIFT      0
1317702e47cSPaolo Bonzini 
1327702e47cSPaolo Bonzini #define ILR_INTTGT_MASK   0x000000ff
1337702e47cSPaolo Bonzini #define ILR_INTTGT_INT    0x00
1347702e47cSPaolo Bonzini #define ILR_INTTGT_CINT   0x01 /* critical */
1357702e47cSPaolo Bonzini #define ILR_INTTGT_MCP    0x02 /* machine check */
1367702e47cSPaolo Bonzini 
1377702e47cSPaolo Bonzini /* The currently supported INTTGT values happen to be the same as QEMU's
1387702e47cSPaolo Bonzini  * openpic output codes, but don't depend on this.  The output codes
1397702e47cSPaolo Bonzini  * could change (unlikely, but...) or support could be added for
1407702e47cSPaolo Bonzini  * more INTTGT values.
1417702e47cSPaolo Bonzini  */
1427702e47cSPaolo Bonzini static const int inttgt_output[][2] = {
1437702e47cSPaolo Bonzini     { ILR_INTTGT_INT, OPENPIC_OUTPUT_INT },
1447702e47cSPaolo Bonzini     { ILR_INTTGT_CINT, OPENPIC_OUTPUT_CINT },
1457702e47cSPaolo Bonzini     { ILR_INTTGT_MCP, OPENPIC_OUTPUT_MCK },
1467702e47cSPaolo Bonzini };
1477702e47cSPaolo Bonzini 
1487702e47cSPaolo Bonzini static int inttgt_to_output(int inttgt)
1497702e47cSPaolo Bonzini {
1507702e47cSPaolo Bonzini     int i;
1517702e47cSPaolo Bonzini 
1527702e47cSPaolo Bonzini     for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
1537702e47cSPaolo Bonzini         if (inttgt_output[i][0] == inttgt) {
1547702e47cSPaolo Bonzini             return inttgt_output[i][1];
1557702e47cSPaolo Bonzini         }
1567702e47cSPaolo Bonzini     }
1577702e47cSPaolo Bonzini 
1587702e47cSPaolo Bonzini     fprintf(stderr, "%s: unsupported inttgt %d\n", __func__, inttgt);
1597702e47cSPaolo Bonzini     return OPENPIC_OUTPUT_INT;
1607702e47cSPaolo Bonzini }
1617702e47cSPaolo Bonzini 
1627702e47cSPaolo Bonzini static int output_to_inttgt(int output)
1637702e47cSPaolo Bonzini {
1647702e47cSPaolo Bonzini     int i;
1657702e47cSPaolo Bonzini 
1667702e47cSPaolo Bonzini     for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
1677702e47cSPaolo Bonzini         if (inttgt_output[i][1] == output) {
1687702e47cSPaolo Bonzini             return inttgt_output[i][0];
1697702e47cSPaolo Bonzini         }
1707702e47cSPaolo Bonzini     }
1717702e47cSPaolo Bonzini 
1727702e47cSPaolo Bonzini     abort();
1737702e47cSPaolo Bonzini }
1747702e47cSPaolo Bonzini 
1757702e47cSPaolo Bonzini #define MSIIR_OFFSET       0x140
1767702e47cSPaolo Bonzini #define MSIIR_SRS_SHIFT    29
1777702e47cSPaolo Bonzini #define MSIIR_SRS_MASK     (0x7 << MSIIR_SRS_SHIFT)
1787702e47cSPaolo Bonzini #define MSIIR_IBS_SHIFT    24
1797702e47cSPaolo Bonzini #define MSIIR_IBS_MASK     (0x1f << MSIIR_IBS_SHIFT)
1807702e47cSPaolo Bonzini 
1817702e47cSPaolo Bonzini static int get_current_cpu(void)
1827702e47cSPaolo Bonzini {
1837702e47cSPaolo Bonzini     CPUState *cpu_single_cpu;
1847702e47cSPaolo Bonzini 
1857702e47cSPaolo Bonzini     if (!cpu_single_env) {
1867702e47cSPaolo Bonzini         return -1;
1877702e47cSPaolo Bonzini     }
1887702e47cSPaolo Bonzini 
1897702e47cSPaolo Bonzini     cpu_single_cpu = ENV_GET_CPU(cpu_single_env);
1907702e47cSPaolo Bonzini     return cpu_single_cpu->cpu_index;
1917702e47cSPaolo Bonzini }
1927702e47cSPaolo Bonzini 
1937702e47cSPaolo Bonzini static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
1947702e47cSPaolo Bonzini                                           int idx);
1957702e47cSPaolo Bonzini static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
1967702e47cSPaolo Bonzini                                        uint32_t val, int idx);
1977702e47cSPaolo Bonzini 
1987702e47cSPaolo Bonzini typedef enum IRQType {
1997702e47cSPaolo Bonzini     IRQ_TYPE_NORMAL = 0,
2007702e47cSPaolo Bonzini     IRQ_TYPE_FSLINT,        /* FSL internal interrupt -- level only */
2017702e47cSPaolo Bonzini     IRQ_TYPE_FSLSPECIAL,    /* FSL timer/IPI interrupt, edge, no polarity */
2027702e47cSPaolo Bonzini } IRQType;
2037702e47cSPaolo Bonzini 
2047702e47cSPaolo Bonzini typedef struct IRQQueue {
2057702e47cSPaolo Bonzini     /* Round up to the nearest 64 IRQs so that the queue length
2067702e47cSPaolo Bonzini      * won't change when moving between 32 and 64 bit hosts.
2077702e47cSPaolo Bonzini      */
208*8935a442SScott Wood     unsigned long queue[BITS_TO_LONGS((OPENPIC_MAX_IRQ + 63) & ~63)];
2097702e47cSPaolo Bonzini     int next;
2107702e47cSPaolo Bonzini     int priority;
2117702e47cSPaolo Bonzini } IRQQueue;
2127702e47cSPaolo Bonzini 
2137702e47cSPaolo Bonzini typedef struct IRQSource {
2147702e47cSPaolo Bonzini     uint32_t ivpr;  /* IRQ vector/priority register */
2157702e47cSPaolo Bonzini     uint32_t idr;   /* IRQ destination register */
2167702e47cSPaolo Bonzini     uint32_t destmask; /* bitmap of CPU destinations */
2177702e47cSPaolo Bonzini     int last_cpu;
2187702e47cSPaolo Bonzini     int output;     /* IRQ level, e.g. OPENPIC_OUTPUT_INT */
2197702e47cSPaolo Bonzini     int pending;    /* TRUE if IRQ is pending */
2207702e47cSPaolo Bonzini     IRQType type;
2217702e47cSPaolo Bonzini     bool level:1;   /* level-triggered */
2227702e47cSPaolo Bonzini     bool nomask:1;  /* critical interrupts ignore mask on some FSL MPICs */
2237702e47cSPaolo Bonzini } IRQSource;
2247702e47cSPaolo Bonzini 
2257702e47cSPaolo Bonzini #define IVPR_MASK_SHIFT       31
2267702e47cSPaolo Bonzini #define IVPR_MASK_MASK        (1 << IVPR_MASK_SHIFT)
2277702e47cSPaolo Bonzini #define IVPR_ACTIVITY_SHIFT   30
2287702e47cSPaolo Bonzini #define IVPR_ACTIVITY_MASK    (1 << IVPR_ACTIVITY_SHIFT)
2297702e47cSPaolo Bonzini #define IVPR_MODE_SHIFT       29
2307702e47cSPaolo Bonzini #define IVPR_MODE_MASK        (1 << IVPR_MODE_SHIFT)
2317702e47cSPaolo Bonzini #define IVPR_POLARITY_SHIFT   23
2327702e47cSPaolo Bonzini #define IVPR_POLARITY_MASK    (1 << IVPR_POLARITY_SHIFT)
2337702e47cSPaolo Bonzini #define IVPR_SENSE_SHIFT      22
2347702e47cSPaolo Bonzini #define IVPR_SENSE_MASK       (1 << IVPR_SENSE_SHIFT)
2357702e47cSPaolo Bonzini 
2367702e47cSPaolo Bonzini #define IVPR_PRIORITY_MASK     (0xF << 16)
2377702e47cSPaolo Bonzini #define IVPR_PRIORITY(_ivprr_) ((int)(((_ivprr_) & IVPR_PRIORITY_MASK) >> 16))
2387702e47cSPaolo Bonzini #define IVPR_VECTOR(opp, _ivprr_) ((_ivprr_) & (opp)->vector_mask)
2397702e47cSPaolo Bonzini 
2407702e47cSPaolo Bonzini /* IDR[EP/CI] are only for FSL MPIC prior to v4.0 */
2417702e47cSPaolo Bonzini #define IDR_EP      0x80000000  /* external pin */
2427702e47cSPaolo Bonzini #define IDR_CI      0x40000000  /* critical interrupt */
2437702e47cSPaolo Bonzini 
2447702e47cSPaolo Bonzini typedef struct IRQDest {
2457702e47cSPaolo Bonzini     int32_t ctpr; /* CPU current task priority */
2467702e47cSPaolo Bonzini     IRQQueue raised;
2477702e47cSPaolo Bonzini     IRQQueue servicing;
2487702e47cSPaolo Bonzini     qemu_irq *irqs;
2497702e47cSPaolo Bonzini 
2507702e47cSPaolo Bonzini     /* Count of IRQ sources asserting on non-INT outputs */
2517702e47cSPaolo Bonzini     uint32_t outputs_active[OPENPIC_OUTPUT_NB];
2527702e47cSPaolo Bonzini } IRQDest;
2537702e47cSPaolo Bonzini 
2547702e47cSPaolo Bonzini typedef struct OpenPICState {
2557702e47cSPaolo Bonzini     SysBusDevice busdev;
2567702e47cSPaolo Bonzini     MemoryRegion mem;
2577702e47cSPaolo Bonzini 
2587702e47cSPaolo Bonzini     /* Behavior control */
2597702e47cSPaolo Bonzini     FslMpicInfo *fsl;
2607702e47cSPaolo Bonzini     uint32_t model;
2617702e47cSPaolo Bonzini     uint32_t flags;
2627702e47cSPaolo Bonzini     uint32_t nb_irqs;
2637702e47cSPaolo Bonzini     uint32_t vid;
2647702e47cSPaolo Bonzini     uint32_t vir; /* Vendor identification register */
2657702e47cSPaolo Bonzini     uint32_t vector_mask;
2667702e47cSPaolo Bonzini     uint32_t tfrr_reset;
2677702e47cSPaolo Bonzini     uint32_t ivpr_reset;
2687702e47cSPaolo Bonzini     uint32_t idr_reset;
2697702e47cSPaolo Bonzini     uint32_t brr1;
2707702e47cSPaolo Bonzini     uint32_t mpic_mode_mask;
2717702e47cSPaolo Bonzini 
2727702e47cSPaolo Bonzini     /* Sub-regions */
2737702e47cSPaolo Bonzini     MemoryRegion sub_io_mem[6];
2747702e47cSPaolo Bonzini 
2757702e47cSPaolo Bonzini     /* Global registers */
2767702e47cSPaolo Bonzini     uint32_t frr; /* Feature reporting register */
2777702e47cSPaolo Bonzini     uint32_t gcr; /* Global configuration register  */
2787702e47cSPaolo Bonzini     uint32_t pir; /* Processor initialization register */
2797702e47cSPaolo Bonzini     uint32_t spve; /* Spurious vector register */
2807702e47cSPaolo Bonzini     uint32_t tfrr; /* Timer frequency reporting register */
2817702e47cSPaolo Bonzini     /* Source registers */
282*8935a442SScott Wood     IRQSource src[OPENPIC_MAX_IRQ];
2837702e47cSPaolo Bonzini     /* Local registers per output pin */
2847702e47cSPaolo Bonzini     IRQDest dst[MAX_CPU];
2857702e47cSPaolo Bonzini     uint32_t nb_cpus;
2867702e47cSPaolo Bonzini     /* Timer registers */
2877702e47cSPaolo Bonzini     struct {
2887702e47cSPaolo Bonzini         uint32_t tccr;  /* Global timer current count register */
2897702e47cSPaolo Bonzini         uint32_t tbcr;  /* Global timer base count register */
290*8935a442SScott Wood     } timers[OPENPIC_MAX_TMR];
2917702e47cSPaolo Bonzini     /* Shared MSI registers */
2927702e47cSPaolo Bonzini     struct {
2937702e47cSPaolo Bonzini         uint32_t msir;   /* Shared Message Signaled Interrupt Register */
2947702e47cSPaolo Bonzini     } msi[MAX_MSI];
2957702e47cSPaolo Bonzini     uint32_t max_irq;
2967702e47cSPaolo Bonzini     uint32_t irq_ipi0;
2977702e47cSPaolo Bonzini     uint32_t irq_tim0;
2987702e47cSPaolo Bonzini     uint32_t irq_msi;
2997702e47cSPaolo Bonzini } OpenPICState;
3007702e47cSPaolo Bonzini 
3017702e47cSPaolo Bonzini static inline void IRQ_setbit(IRQQueue *q, int n_IRQ)
3027702e47cSPaolo Bonzini {
3037702e47cSPaolo Bonzini     set_bit(n_IRQ, q->queue);
3047702e47cSPaolo Bonzini }
3057702e47cSPaolo Bonzini 
3067702e47cSPaolo Bonzini static inline void IRQ_resetbit(IRQQueue *q, int n_IRQ)
3077702e47cSPaolo Bonzini {
3087702e47cSPaolo Bonzini     clear_bit(n_IRQ, q->queue);
3097702e47cSPaolo Bonzini }
3107702e47cSPaolo Bonzini 
3117702e47cSPaolo Bonzini static inline int IRQ_testbit(IRQQueue *q, int n_IRQ)
3127702e47cSPaolo Bonzini {
3137702e47cSPaolo Bonzini     return test_bit(n_IRQ, q->queue);
3147702e47cSPaolo Bonzini }
3157702e47cSPaolo Bonzini 
3167702e47cSPaolo Bonzini static void IRQ_check(OpenPICState *opp, IRQQueue *q)
3177702e47cSPaolo Bonzini {
3187702e47cSPaolo Bonzini     int irq = -1;
3197702e47cSPaolo Bonzini     int next = -1;
3207702e47cSPaolo Bonzini     int priority = -1;
3217702e47cSPaolo Bonzini 
3227702e47cSPaolo Bonzini     for (;;) {
3237702e47cSPaolo Bonzini         irq = find_next_bit(q->queue, opp->max_irq, irq + 1);
3247702e47cSPaolo Bonzini         if (irq == opp->max_irq) {
3257702e47cSPaolo Bonzini             break;
3267702e47cSPaolo Bonzini         }
3277702e47cSPaolo Bonzini 
3287702e47cSPaolo Bonzini         DPRINTF("IRQ_check: irq %d set ivpr_pr=%d pr=%d\n",
3297702e47cSPaolo Bonzini                 irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority);
3307702e47cSPaolo Bonzini 
3317702e47cSPaolo Bonzini         if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) {
3327702e47cSPaolo Bonzini             next = irq;
3337702e47cSPaolo Bonzini             priority = IVPR_PRIORITY(opp->src[irq].ivpr);
3347702e47cSPaolo Bonzini         }
3357702e47cSPaolo Bonzini     }
3367702e47cSPaolo Bonzini 
3377702e47cSPaolo Bonzini     q->next = next;
3387702e47cSPaolo Bonzini     q->priority = priority;
3397702e47cSPaolo Bonzini }
3407702e47cSPaolo Bonzini 
3417702e47cSPaolo Bonzini static int IRQ_get_next(OpenPICState *opp, IRQQueue *q)
3427702e47cSPaolo Bonzini {
3437702e47cSPaolo Bonzini     /* XXX: optimize */
3447702e47cSPaolo Bonzini     IRQ_check(opp, q);
3457702e47cSPaolo Bonzini 
3467702e47cSPaolo Bonzini     return q->next;
3477702e47cSPaolo Bonzini }
3487702e47cSPaolo Bonzini 
3497702e47cSPaolo Bonzini static void IRQ_local_pipe(OpenPICState *opp, int n_CPU, int n_IRQ,
3507702e47cSPaolo Bonzini                            bool active, bool was_active)
3517702e47cSPaolo Bonzini {
3527702e47cSPaolo Bonzini     IRQDest *dst;
3537702e47cSPaolo Bonzini     IRQSource *src;
3547702e47cSPaolo Bonzini     int priority;
3557702e47cSPaolo Bonzini 
3567702e47cSPaolo Bonzini     dst = &opp->dst[n_CPU];
3577702e47cSPaolo Bonzini     src = &opp->src[n_IRQ];
3587702e47cSPaolo Bonzini 
3597702e47cSPaolo Bonzini     DPRINTF("%s: IRQ %d active %d was %d\n",
3607702e47cSPaolo Bonzini             __func__, n_IRQ, active, was_active);
3617702e47cSPaolo Bonzini 
3627702e47cSPaolo Bonzini     if (src->output != OPENPIC_OUTPUT_INT) {
3637702e47cSPaolo Bonzini         DPRINTF("%s: output %d irq %d active %d was %d count %d\n",
3647702e47cSPaolo Bonzini                 __func__, src->output, n_IRQ, active, was_active,
3657702e47cSPaolo Bonzini                 dst->outputs_active[src->output]);
3667702e47cSPaolo Bonzini 
3677702e47cSPaolo Bonzini         /* On Freescale MPIC, critical interrupts ignore priority,
3687702e47cSPaolo Bonzini          * IACK, EOI, etc.  Before MPIC v4.1 they also ignore
3697702e47cSPaolo Bonzini          * masking.
3707702e47cSPaolo Bonzini          */
3717702e47cSPaolo Bonzini         if (active) {
3727702e47cSPaolo Bonzini             if (!was_active && dst->outputs_active[src->output]++ == 0) {
3737702e47cSPaolo Bonzini                 DPRINTF("%s: Raise OpenPIC output %d cpu %d irq %d\n",
3747702e47cSPaolo Bonzini                         __func__, src->output, n_CPU, n_IRQ);
3757702e47cSPaolo Bonzini                 qemu_irq_raise(dst->irqs[src->output]);
3767702e47cSPaolo Bonzini             }
3777702e47cSPaolo Bonzini         } else {
3787702e47cSPaolo Bonzini             if (was_active && --dst->outputs_active[src->output] == 0) {
3797702e47cSPaolo Bonzini                 DPRINTF("%s: Lower OpenPIC output %d cpu %d irq %d\n",
3807702e47cSPaolo Bonzini                         __func__, src->output, n_CPU, n_IRQ);
3817702e47cSPaolo Bonzini                 qemu_irq_lower(dst->irqs[src->output]);
3827702e47cSPaolo Bonzini             }
3837702e47cSPaolo Bonzini         }
3847702e47cSPaolo Bonzini 
3857702e47cSPaolo Bonzini         return;
3867702e47cSPaolo Bonzini     }
3877702e47cSPaolo Bonzini 
3887702e47cSPaolo Bonzini     priority = IVPR_PRIORITY(src->ivpr);
3897702e47cSPaolo Bonzini 
3907702e47cSPaolo Bonzini     /* Even if the interrupt doesn't have enough priority,
3917702e47cSPaolo Bonzini      * it is still raised, in case ctpr is lowered later.
3927702e47cSPaolo Bonzini      */
3937702e47cSPaolo Bonzini     if (active) {
3947702e47cSPaolo Bonzini         IRQ_setbit(&dst->raised, n_IRQ);
3957702e47cSPaolo Bonzini     } else {
3967702e47cSPaolo Bonzini         IRQ_resetbit(&dst->raised, n_IRQ);
3977702e47cSPaolo Bonzini     }
3987702e47cSPaolo Bonzini 
3997702e47cSPaolo Bonzini     IRQ_check(opp, &dst->raised);
4007702e47cSPaolo Bonzini 
4017702e47cSPaolo Bonzini     if (active && priority <= dst->ctpr) {
4027702e47cSPaolo Bonzini         DPRINTF("%s: IRQ %d priority %d too low for ctpr %d on CPU %d\n",
4037702e47cSPaolo Bonzini                 __func__, n_IRQ, priority, dst->ctpr, n_CPU);
4047702e47cSPaolo Bonzini         active = 0;
4057702e47cSPaolo Bonzini     }
4067702e47cSPaolo Bonzini 
4077702e47cSPaolo Bonzini     if (active) {
4087702e47cSPaolo Bonzini         if (IRQ_get_next(opp, &dst->servicing) >= 0 &&
4097702e47cSPaolo Bonzini                 priority <= dst->servicing.priority) {
4107702e47cSPaolo Bonzini             DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n",
4117702e47cSPaolo Bonzini                     __func__, n_IRQ, dst->servicing.next, n_CPU);
4127702e47cSPaolo Bonzini         } else {
4137702e47cSPaolo Bonzini             DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d/%d\n",
4147702e47cSPaolo Bonzini                     __func__, n_CPU, n_IRQ, dst->raised.next);
4157702e47cSPaolo Bonzini             qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
4167702e47cSPaolo Bonzini         }
4177702e47cSPaolo Bonzini     } else {
4187702e47cSPaolo Bonzini         IRQ_get_next(opp, &dst->servicing);
4197702e47cSPaolo Bonzini         if (dst->raised.priority > dst->ctpr &&
4207702e47cSPaolo Bonzini                 dst->raised.priority > dst->servicing.priority) {
4217702e47cSPaolo Bonzini             DPRINTF("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d\n",
4227702e47cSPaolo Bonzini                     __func__, n_IRQ, dst->raised.next, dst->raised.priority,
4237702e47cSPaolo Bonzini                     dst->ctpr, dst->servicing.priority, n_CPU);
4247702e47cSPaolo Bonzini             /* IRQ line stays asserted */
4257702e47cSPaolo Bonzini         } else {
4267702e47cSPaolo Bonzini             DPRINTF("%s: IRQ %d inactive, current prio %d/%d, CPU %d\n",
4277702e47cSPaolo Bonzini                     __func__, n_IRQ, dst->ctpr, dst->servicing.priority, n_CPU);
4287702e47cSPaolo Bonzini             qemu_irq_lower(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
4297702e47cSPaolo Bonzini         }
4307702e47cSPaolo Bonzini     }
4317702e47cSPaolo Bonzini }
4327702e47cSPaolo Bonzini 
4337702e47cSPaolo Bonzini /* update pic state because registers for n_IRQ have changed value */
4347702e47cSPaolo Bonzini static void openpic_update_irq(OpenPICState *opp, int n_IRQ)
4357702e47cSPaolo Bonzini {
4367702e47cSPaolo Bonzini     IRQSource *src;
4377702e47cSPaolo Bonzini     bool active, was_active;
4387702e47cSPaolo Bonzini     int i;
4397702e47cSPaolo Bonzini 
4407702e47cSPaolo Bonzini     src = &opp->src[n_IRQ];
4417702e47cSPaolo Bonzini     active = src->pending;
4427702e47cSPaolo Bonzini 
4437702e47cSPaolo Bonzini     if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) {
4447702e47cSPaolo Bonzini         /* Interrupt source is disabled */
4457702e47cSPaolo Bonzini         DPRINTF("%s: IRQ %d is disabled\n", __func__, n_IRQ);
4467702e47cSPaolo Bonzini         active = false;
4477702e47cSPaolo Bonzini     }
4487702e47cSPaolo Bonzini 
4497702e47cSPaolo Bonzini     was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK);
4507702e47cSPaolo Bonzini 
4517702e47cSPaolo Bonzini     /*
4527702e47cSPaolo Bonzini      * We don't have a similar check for already-active because
4537702e47cSPaolo Bonzini      * ctpr may have changed and we need to withdraw the interrupt.
4547702e47cSPaolo Bonzini      */
4557702e47cSPaolo Bonzini     if (!active && !was_active) {
4567702e47cSPaolo Bonzini         DPRINTF("%s: IRQ %d is already inactive\n", __func__, n_IRQ);
4577702e47cSPaolo Bonzini         return;
4587702e47cSPaolo Bonzini     }
4597702e47cSPaolo Bonzini 
4607702e47cSPaolo Bonzini     if (active) {
4617702e47cSPaolo Bonzini         src->ivpr |= IVPR_ACTIVITY_MASK;
4627702e47cSPaolo Bonzini     } else {
4637702e47cSPaolo Bonzini         src->ivpr &= ~IVPR_ACTIVITY_MASK;
4647702e47cSPaolo Bonzini     }
4657702e47cSPaolo Bonzini 
4667702e47cSPaolo Bonzini     if (src->destmask == 0) {
4677702e47cSPaolo Bonzini         /* No target */
4687702e47cSPaolo Bonzini         DPRINTF("%s: IRQ %d has no target\n", __func__, n_IRQ);
4697702e47cSPaolo Bonzini         return;
4707702e47cSPaolo Bonzini     }
4717702e47cSPaolo Bonzini 
4727702e47cSPaolo Bonzini     if (src->destmask == (1 << src->last_cpu)) {
4737702e47cSPaolo Bonzini         /* Only one CPU is allowed to receive this IRQ */
4747702e47cSPaolo Bonzini         IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active);
4757702e47cSPaolo Bonzini     } else if (!(src->ivpr & IVPR_MODE_MASK)) {
4767702e47cSPaolo Bonzini         /* Directed delivery mode */
4777702e47cSPaolo Bonzini         for (i = 0; i < opp->nb_cpus; i++) {
4787702e47cSPaolo Bonzini             if (src->destmask & (1 << i)) {
4797702e47cSPaolo Bonzini                 IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
4807702e47cSPaolo Bonzini             }
4817702e47cSPaolo Bonzini         }
4827702e47cSPaolo Bonzini     } else {
4837702e47cSPaolo Bonzini         /* Distributed delivery mode */
4847702e47cSPaolo Bonzini         for (i = src->last_cpu + 1; i != src->last_cpu; i++) {
4857702e47cSPaolo Bonzini             if (i == opp->nb_cpus) {
4867702e47cSPaolo Bonzini                 i = 0;
4877702e47cSPaolo Bonzini             }
4887702e47cSPaolo Bonzini             if (src->destmask & (1 << i)) {
4897702e47cSPaolo Bonzini                 IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
4907702e47cSPaolo Bonzini                 src->last_cpu = i;
4917702e47cSPaolo Bonzini                 break;
4927702e47cSPaolo Bonzini             }
4937702e47cSPaolo Bonzini         }
4947702e47cSPaolo Bonzini     }
4957702e47cSPaolo Bonzini }
4967702e47cSPaolo Bonzini 
4977702e47cSPaolo Bonzini static void openpic_set_irq(void *opaque, int n_IRQ, int level)
4987702e47cSPaolo Bonzini {
4997702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
5007702e47cSPaolo Bonzini     IRQSource *src;
5017702e47cSPaolo Bonzini 
502*8935a442SScott Wood     if (n_IRQ >= OPENPIC_MAX_IRQ) {
5037702e47cSPaolo Bonzini         fprintf(stderr, "%s: IRQ %d out of range\n", __func__, n_IRQ);
5047702e47cSPaolo Bonzini         abort();
5057702e47cSPaolo Bonzini     }
5067702e47cSPaolo Bonzini 
5077702e47cSPaolo Bonzini     src = &opp->src[n_IRQ];
5087702e47cSPaolo Bonzini     DPRINTF("openpic: set irq %d = %d ivpr=0x%08x\n",
5097702e47cSPaolo Bonzini             n_IRQ, level, src->ivpr);
5107702e47cSPaolo Bonzini     if (src->level) {
5117702e47cSPaolo Bonzini         /* level-sensitive irq */
5127702e47cSPaolo Bonzini         src->pending = level;
5137702e47cSPaolo Bonzini         openpic_update_irq(opp, n_IRQ);
5147702e47cSPaolo Bonzini     } else {
5157702e47cSPaolo Bonzini         /* edge-sensitive irq */
5167702e47cSPaolo Bonzini         if (level) {
5177702e47cSPaolo Bonzini             src->pending = 1;
5187702e47cSPaolo Bonzini             openpic_update_irq(opp, n_IRQ);
5197702e47cSPaolo Bonzini         }
5207702e47cSPaolo Bonzini 
5217702e47cSPaolo Bonzini         if (src->output != OPENPIC_OUTPUT_INT) {
5227702e47cSPaolo Bonzini             /* Edge-triggered interrupts shouldn't be used
5237702e47cSPaolo Bonzini              * with non-INT delivery, but just in case,
5247702e47cSPaolo Bonzini              * try to make it do something sane rather than
5257702e47cSPaolo Bonzini              * cause an interrupt storm.  This is close to
5267702e47cSPaolo Bonzini              * what you'd probably see happen in real hardware.
5277702e47cSPaolo Bonzini              */
5287702e47cSPaolo Bonzini             src->pending = 0;
5297702e47cSPaolo Bonzini             openpic_update_irq(opp, n_IRQ);
5307702e47cSPaolo Bonzini         }
5317702e47cSPaolo Bonzini     }
5327702e47cSPaolo Bonzini }
5337702e47cSPaolo Bonzini 
5347702e47cSPaolo Bonzini static void openpic_reset(DeviceState *d)
5357702e47cSPaolo Bonzini {
5367702e47cSPaolo Bonzini     OpenPICState *opp = FROM_SYSBUS(typeof(*opp), SYS_BUS_DEVICE(d));
5377702e47cSPaolo Bonzini     int i;
5387702e47cSPaolo Bonzini 
5397702e47cSPaolo Bonzini     opp->gcr = GCR_RESET;
5407702e47cSPaolo Bonzini     /* Initialise controller registers */
5417702e47cSPaolo Bonzini     opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) |
5427702e47cSPaolo Bonzini                ((opp->nb_cpus - 1) << FRR_NCPU_SHIFT) |
5437702e47cSPaolo Bonzini                (opp->vid << FRR_VID_SHIFT);
5447702e47cSPaolo Bonzini 
5457702e47cSPaolo Bonzini     opp->pir = 0;
5467702e47cSPaolo Bonzini     opp->spve = -1 & opp->vector_mask;
5477702e47cSPaolo Bonzini     opp->tfrr = opp->tfrr_reset;
5487702e47cSPaolo Bonzini     /* Initialise IRQ sources */
5497702e47cSPaolo Bonzini     for (i = 0; i < opp->max_irq; i++) {
5507702e47cSPaolo Bonzini         opp->src[i].ivpr = opp->ivpr_reset;
5517702e47cSPaolo Bonzini         opp->src[i].idr  = opp->idr_reset;
5527702e47cSPaolo Bonzini 
5537702e47cSPaolo Bonzini         switch (opp->src[i].type) {
5547702e47cSPaolo Bonzini         case IRQ_TYPE_NORMAL:
5557702e47cSPaolo Bonzini             opp->src[i].level = !!(opp->ivpr_reset & IVPR_SENSE_MASK);
5567702e47cSPaolo Bonzini             break;
5577702e47cSPaolo Bonzini 
5587702e47cSPaolo Bonzini         case IRQ_TYPE_FSLINT:
5597702e47cSPaolo Bonzini             opp->src[i].ivpr |= IVPR_POLARITY_MASK;
5607702e47cSPaolo Bonzini             break;
5617702e47cSPaolo Bonzini 
5627702e47cSPaolo Bonzini         case IRQ_TYPE_FSLSPECIAL:
5637702e47cSPaolo Bonzini             break;
5647702e47cSPaolo Bonzini         }
5657702e47cSPaolo Bonzini     }
5667702e47cSPaolo Bonzini     /* Initialise IRQ destinations */
5677702e47cSPaolo Bonzini     for (i = 0; i < MAX_CPU; i++) {
5687702e47cSPaolo Bonzini         opp->dst[i].ctpr      = 15;
5697702e47cSPaolo Bonzini         memset(&opp->dst[i].raised, 0, sizeof(IRQQueue));
5707702e47cSPaolo Bonzini         opp->dst[i].raised.next = -1;
5717702e47cSPaolo Bonzini         memset(&opp->dst[i].servicing, 0, sizeof(IRQQueue));
5727702e47cSPaolo Bonzini         opp->dst[i].servicing.next = -1;
5737702e47cSPaolo Bonzini     }
5747702e47cSPaolo Bonzini     /* Initialise timers */
575*8935a442SScott Wood     for (i = 0; i < OPENPIC_MAX_TMR; i++) {
5767702e47cSPaolo Bonzini         opp->timers[i].tccr = 0;
5777702e47cSPaolo Bonzini         opp->timers[i].tbcr = TBCR_CI;
5787702e47cSPaolo Bonzini     }
5797702e47cSPaolo Bonzini     /* Go out of RESET state */
5807702e47cSPaolo Bonzini     opp->gcr = 0;
5817702e47cSPaolo Bonzini }
5827702e47cSPaolo Bonzini 
5837702e47cSPaolo Bonzini static inline uint32_t read_IRQreg_idr(OpenPICState *opp, int n_IRQ)
5847702e47cSPaolo Bonzini {
5857702e47cSPaolo Bonzini     return opp->src[n_IRQ].idr;
5867702e47cSPaolo Bonzini }
5877702e47cSPaolo Bonzini 
5887702e47cSPaolo Bonzini static inline uint32_t read_IRQreg_ilr(OpenPICState *opp, int n_IRQ)
5897702e47cSPaolo Bonzini {
5907702e47cSPaolo Bonzini     if (opp->flags & OPENPIC_FLAG_ILR) {
5917702e47cSPaolo Bonzini         return output_to_inttgt(opp->src[n_IRQ].output);
5927702e47cSPaolo Bonzini     }
5937702e47cSPaolo Bonzini 
5947702e47cSPaolo Bonzini     return 0xffffffff;
5957702e47cSPaolo Bonzini }
5967702e47cSPaolo Bonzini 
5977702e47cSPaolo Bonzini static inline uint32_t read_IRQreg_ivpr(OpenPICState *opp, int n_IRQ)
5987702e47cSPaolo Bonzini {
5997702e47cSPaolo Bonzini     return opp->src[n_IRQ].ivpr;
6007702e47cSPaolo Bonzini }
6017702e47cSPaolo Bonzini 
6027702e47cSPaolo Bonzini static inline void write_IRQreg_idr(OpenPICState *opp, int n_IRQ, uint32_t val)
6037702e47cSPaolo Bonzini {
6047702e47cSPaolo Bonzini     IRQSource *src = &opp->src[n_IRQ];
6057702e47cSPaolo Bonzini     uint32_t normal_mask = (1UL << opp->nb_cpus) - 1;
6067702e47cSPaolo Bonzini     uint32_t crit_mask = 0;
6077702e47cSPaolo Bonzini     uint32_t mask = normal_mask;
6087702e47cSPaolo Bonzini     int crit_shift = IDR_EP_SHIFT - opp->nb_cpus;
6097702e47cSPaolo Bonzini     int i;
6107702e47cSPaolo Bonzini 
6117702e47cSPaolo Bonzini     if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
6127702e47cSPaolo Bonzini         crit_mask = mask << crit_shift;
6137702e47cSPaolo Bonzini         mask |= crit_mask | IDR_EP;
6147702e47cSPaolo Bonzini     }
6157702e47cSPaolo Bonzini 
6167702e47cSPaolo Bonzini     src->idr = val & mask;
6177702e47cSPaolo Bonzini     DPRINTF("Set IDR %d to 0x%08x\n", n_IRQ, src->idr);
6187702e47cSPaolo Bonzini 
6197702e47cSPaolo Bonzini     if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
6207702e47cSPaolo Bonzini         if (src->idr & crit_mask) {
6217702e47cSPaolo Bonzini             if (src->idr & normal_mask) {
6227702e47cSPaolo Bonzini                 DPRINTF("%s: IRQ configured for multiple output types, using "
6237702e47cSPaolo Bonzini                         "critical\n", __func__);
6247702e47cSPaolo Bonzini             }
6257702e47cSPaolo Bonzini 
6267702e47cSPaolo Bonzini             src->output = OPENPIC_OUTPUT_CINT;
6277702e47cSPaolo Bonzini             src->nomask = true;
6287702e47cSPaolo Bonzini             src->destmask = 0;
6297702e47cSPaolo Bonzini 
6307702e47cSPaolo Bonzini             for (i = 0; i < opp->nb_cpus; i++) {
6317702e47cSPaolo Bonzini                 int n_ci = IDR_CI0_SHIFT - i;
6327702e47cSPaolo Bonzini 
6337702e47cSPaolo Bonzini                 if (src->idr & (1UL << n_ci)) {
6347702e47cSPaolo Bonzini                     src->destmask |= 1UL << i;
6357702e47cSPaolo Bonzini                 }
6367702e47cSPaolo Bonzini             }
6377702e47cSPaolo Bonzini         } else {
6387702e47cSPaolo Bonzini             src->output = OPENPIC_OUTPUT_INT;
6397702e47cSPaolo Bonzini             src->nomask = false;
6407702e47cSPaolo Bonzini             src->destmask = src->idr & normal_mask;
6417702e47cSPaolo Bonzini         }
6427702e47cSPaolo Bonzini     } else {
6437702e47cSPaolo Bonzini         src->destmask = src->idr;
6447702e47cSPaolo Bonzini     }
6457702e47cSPaolo Bonzini }
6467702e47cSPaolo Bonzini 
6477702e47cSPaolo Bonzini static inline void write_IRQreg_ilr(OpenPICState *opp, int n_IRQ, uint32_t val)
6487702e47cSPaolo Bonzini {
6497702e47cSPaolo Bonzini     if (opp->flags & OPENPIC_FLAG_ILR) {
6507702e47cSPaolo Bonzini         IRQSource *src = &opp->src[n_IRQ];
6517702e47cSPaolo Bonzini 
6527702e47cSPaolo Bonzini         src->output = inttgt_to_output(val & ILR_INTTGT_MASK);
6537702e47cSPaolo Bonzini         DPRINTF("Set ILR %d to 0x%08x, output %d\n", n_IRQ, src->idr,
6547702e47cSPaolo Bonzini                 src->output);
6557702e47cSPaolo Bonzini 
6567702e47cSPaolo Bonzini         /* TODO: on MPIC v4.0 only, set nomask for non-INT */
6577702e47cSPaolo Bonzini     }
6587702e47cSPaolo Bonzini }
6597702e47cSPaolo Bonzini 
6607702e47cSPaolo Bonzini static inline void write_IRQreg_ivpr(OpenPICState *opp, int n_IRQ, uint32_t val)
6617702e47cSPaolo Bonzini {
6627702e47cSPaolo Bonzini     uint32_t mask;
6637702e47cSPaolo Bonzini 
6647702e47cSPaolo Bonzini     /* NOTE when implementing newer FSL MPIC models: starting with v4.0,
6657702e47cSPaolo Bonzini      * the polarity bit is read-only on internal interrupts.
6667702e47cSPaolo Bonzini      */
6677702e47cSPaolo Bonzini     mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK |
6687702e47cSPaolo Bonzini            IVPR_POLARITY_MASK | opp->vector_mask;
6697702e47cSPaolo Bonzini 
6707702e47cSPaolo Bonzini     /* ACTIVITY bit is read-only */
6717702e47cSPaolo Bonzini     opp->src[n_IRQ].ivpr =
6727702e47cSPaolo Bonzini         (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask);
6737702e47cSPaolo Bonzini 
6747702e47cSPaolo Bonzini     /* For FSL internal interrupts, The sense bit is reserved and zero,
6757702e47cSPaolo Bonzini      * and the interrupt is always level-triggered.  Timers and IPIs
6767702e47cSPaolo Bonzini      * have no sense or polarity bits, and are edge-triggered.
6777702e47cSPaolo Bonzini      */
6787702e47cSPaolo Bonzini     switch (opp->src[n_IRQ].type) {
6797702e47cSPaolo Bonzini     case IRQ_TYPE_NORMAL:
6807702e47cSPaolo Bonzini         opp->src[n_IRQ].level = !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK);
6817702e47cSPaolo Bonzini         break;
6827702e47cSPaolo Bonzini 
6837702e47cSPaolo Bonzini     case IRQ_TYPE_FSLINT:
6847702e47cSPaolo Bonzini         opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK;
6857702e47cSPaolo Bonzini         break;
6867702e47cSPaolo Bonzini 
6877702e47cSPaolo Bonzini     case IRQ_TYPE_FSLSPECIAL:
6887702e47cSPaolo Bonzini         opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK);
6897702e47cSPaolo Bonzini         break;
6907702e47cSPaolo Bonzini     }
6917702e47cSPaolo Bonzini 
6927702e47cSPaolo Bonzini     openpic_update_irq(opp, n_IRQ);
6937702e47cSPaolo Bonzini     DPRINTF("Set IVPR %d to 0x%08x -> 0x%08x\n", n_IRQ, val,
6947702e47cSPaolo Bonzini             opp->src[n_IRQ].ivpr);
6957702e47cSPaolo Bonzini }
6967702e47cSPaolo Bonzini 
6977702e47cSPaolo Bonzini static void openpic_gcr_write(OpenPICState *opp, uint64_t val)
6987702e47cSPaolo Bonzini {
6997702e47cSPaolo Bonzini     bool mpic_proxy = false;
7007702e47cSPaolo Bonzini 
7017702e47cSPaolo Bonzini     if (val & GCR_RESET) {
7027702e47cSPaolo Bonzini         openpic_reset(&opp->busdev.qdev);
7037702e47cSPaolo Bonzini         return;
7047702e47cSPaolo Bonzini     }
7057702e47cSPaolo Bonzini 
7067702e47cSPaolo Bonzini     opp->gcr &= ~opp->mpic_mode_mask;
7077702e47cSPaolo Bonzini     opp->gcr |= val & opp->mpic_mode_mask;
7087702e47cSPaolo Bonzini 
7097702e47cSPaolo Bonzini     /* Set external proxy mode */
7107702e47cSPaolo Bonzini     if ((val & opp->mpic_mode_mask) == GCR_MODE_PROXY) {
7117702e47cSPaolo Bonzini         mpic_proxy = true;
7127702e47cSPaolo Bonzini     }
7137702e47cSPaolo Bonzini 
7147702e47cSPaolo Bonzini     ppce500_set_mpic_proxy(mpic_proxy);
7157702e47cSPaolo Bonzini }
7167702e47cSPaolo Bonzini 
7177702e47cSPaolo Bonzini static void openpic_gbl_write(void *opaque, hwaddr addr, uint64_t val,
7187702e47cSPaolo Bonzini                               unsigned len)
7197702e47cSPaolo Bonzini {
7207702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
7217702e47cSPaolo Bonzini     IRQDest *dst;
7227702e47cSPaolo Bonzini     int idx;
7237702e47cSPaolo Bonzini 
7247702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
7257702e47cSPaolo Bonzini             __func__, addr, val);
7267702e47cSPaolo Bonzini     if (addr & 0xF) {
7277702e47cSPaolo Bonzini         return;
7287702e47cSPaolo Bonzini     }
7297702e47cSPaolo Bonzini     switch (addr) {
7307702e47cSPaolo Bonzini     case 0x00: /* Block Revision Register1 (BRR1) is Readonly */
7317702e47cSPaolo Bonzini         break;
7327702e47cSPaolo Bonzini     case 0x40:
7337702e47cSPaolo Bonzini     case 0x50:
7347702e47cSPaolo Bonzini     case 0x60:
7357702e47cSPaolo Bonzini     case 0x70:
7367702e47cSPaolo Bonzini     case 0x80:
7377702e47cSPaolo Bonzini     case 0x90:
7387702e47cSPaolo Bonzini     case 0xA0:
7397702e47cSPaolo Bonzini     case 0xB0:
7407702e47cSPaolo Bonzini         openpic_cpu_write_internal(opp, addr, val, get_current_cpu());
7417702e47cSPaolo Bonzini         break;
7427702e47cSPaolo Bonzini     case 0x1000: /* FRR */
7437702e47cSPaolo Bonzini         break;
7447702e47cSPaolo Bonzini     case 0x1020: /* GCR */
7457702e47cSPaolo Bonzini         openpic_gcr_write(opp, val);
7467702e47cSPaolo Bonzini         break;
7477702e47cSPaolo Bonzini     case 0x1080: /* VIR */
7487702e47cSPaolo Bonzini         break;
7497702e47cSPaolo Bonzini     case 0x1090: /* PIR */
7507702e47cSPaolo Bonzini         for (idx = 0; idx < opp->nb_cpus; idx++) {
7517702e47cSPaolo Bonzini             if ((val & (1 << idx)) && !(opp->pir & (1 << idx))) {
7527702e47cSPaolo Bonzini                 DPRINTF("Raise OpenPIC RESET output for CPU %d\n", idx);
7537702e47cSPaolo Bonzini                 dst = &opp->dst[idx];
7547702e47cSPaolo Bonzini                 qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]);
7557702e47cSPaolo Bonzini             } else if (!(val & (1 << idx)) && (opp->pir & (1 << idx))) {
7567702e47cSPaolo Bonzini                 DPRINTF("Lower OpenPIC RESET output for CPU %d\n", idx);
7577702e47cSPaolo Bonzini                 dst = &opp->dst[idx];
7587702e47cSPaolo Bonzini                 qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]);
7597702e47cSPaolo Bonzini             }
7607702e47cSPaolo Bonzini         }
7617702e47cSPaolo Bonzini         opp->pir = val;
7627702e47cSPaolo Bonzini         break;
7637702e47cSPaolo Bonzini     case 0x10A0: /* IPI_IVPR */
7647702e47cSPaolo Bonzini     case 0x10B0:
7657702e47cSPaolo Bonzini     case 0x10C0:
7667702e47cSPaolo Bonzini     case 0x10D0:
7677702e47cSPaolo Bonzini         {
7687702e47cSPaolo Bonzini             int idx;
7697702e47cSPaolo Bonzini             idx = (addr - 0x10A0) >> 4;
7707702e47cSPaolo Bonzini             write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val);
7717702e47cSPaolo Bonzini         }
7727702e47cSPaolo Bonzini         break;
7737702e47cSPaolo Bonzini     case 0x10E0: /* SPVE */
7747702e47cSPaolo Bonzini         opp->spve = val & opp->vector_mask;
7757702e47cSPaolo Bonzini         break;
7767702e47cSPaolo Bonzini     default:
7777702e47cSPaolo Bonzini         break;
7787702e47cSPaolo Bonzini     }
7797702e47cSPaolo Bonzini }
7807702e47cSPaolo Bonzini 
7817702e47cSPaolo Bonzini static uint64_t openpic_gbl_read(void *opaque, hwaddr addr, unsigned len)
7827702e47cSPaolo Bonzini {
7837702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
7847702e47cSPaolo Bonzini     uint32_t retval;
7857702e47cSPaolo Bonzini 
7867702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
7877702e47cSPaolo Bonzini     retval = 0xFFFFFFFF;
7887702e47cSPaolo Bonzini     if (addr & 0xF) {
7897702e47cSPaolo Bonzini         return retval;
7907702e47cSPaolo Bonzini     }
7917702e47cSPaolo Bonzini     switch (addr) {
7927702e47cSPaolo Bonzini     case 0x1000: /* FRR */
7937702e47cSPaolo Bonzini         retval = opp->frr;
7947702e47cSPaolo Bonzini         break;
7957702e47cSPaolo Bonzini     case 0x1020: /* GCR */
7967702e47cSPaolo Bonzini         retval = opp->gcr;
7977702e47cSPaolo Bonzini         break;
7987702e47cSPaolo Bonzini     case 0x1080: /* VIR */
7997702e47cSPaolo Bonzini         retval = opp->vir;
8007702e47cSPaolo Bonzini         break;
8017702e47cSPaolo Bonzini     case 0x1090: /* PIR */
8027702e47cSPaolo Bonzini         retval = 0x00000000;
8037702e47cSPaolo Bonzini         break;
8047702e47cSPaolo Bonzini     case 0x00: /* Block Revision Register1 (BRR1) */
8057702e47cSPaolo Bonzini         retval = opp->brr1;
8067702e47cSPaolo Bonzini         break;
8077702e47cSPaolo Bonzini     case 0x40:
8087702e47cSPaolo Bonzini     case 0x50:
8097702e47cSPaolo Bonzini     case 0x60:
8107702e47cSPaolo Bonzini     case 0x70:
8117702e47cSPaolo Bonzini     case 0x80:
8127702e47cSPaolo Bonzini     case 0x90:
8137702e47cSPaolo Bonzini     case 0xA0:
8147702e47cSPaolo Bonzini     case 0xB0:
8157702e47cSPaolo Bonzini         retval = openpic_cpu_read_internal(opp, addr, get_current_cpu());
8167702e47cSPaolo Bonzini         break;
8177702e47cSPaolo Bonzini     case 0x10A0: /* IPI_IVPR */
8187702e47cSPaolo Bonzini     case 0x10B0:
8197702e47cSPaolo Bonzini     case 0x10C0:
8207702e47cSPaolo Bonzini     case 0x10D0:
8217702e47cSPaolo Bonzini         {
8227702e47cSPaolo Bonzini             int idx;
8237702e47cSPaolo Bonzini             idx = (addr - 0x10A0) >> 4;
8247702e47cSPaolo Bonzini             retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx);
8257702e47cSPaolo Bonzini         }
8267702e47cSPaolo Bonzini         break;
8277702e47cSPaolo Bonzini     case 0x10E0: /* SPVE */
8287702e47cSPaolo Bonzini         retval = opp->spve;
8297702e47cSPaolo Bonzini         break;
8307702e47cSPaolo Bonzini     default:
8317702e47cSPaolo Bonzini         break;
8327702e47cSPaolo Bonzini     }
8337702e47cSPaolo Bonzini     DPRINTF("%s: => 0x%08x\n", __func__, retval);
8347702e47cSPaolo Bonzini 
8357702e47cSPaolo Bonzini     return retval;
8367702e47cSPaolo Bonzini }
8377702e47cSPaolo Bonzini 
8387702e47cSPaolo Bonzini static void openpic_tmr_write(void *opaque, hwaddr addr, uint64_t val,
8397702e47cSPaolo Bonzini                                 unsigned len)
8407702e47cSPaolo Bonzini {
8417702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
8427702e47cSPaolo Bonzini     int idx;
8437702e47cSPaolo Bonzini 
8447702e47cSPaolo Bonzini     addr += 0x10f0;
8457702e47cSPaolo Bonzini 
8467702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
8477702e47cSPaolo Bonzini             __func__, addr, val);
8487702e47cSPaolo Bonzini     if (addr & 0xF) {
8497702e47cSPaolo Bonzini         return;
8507702e47cSPaolo Bonzini     }
8517702e47cSPaolo Bonzini 
8527702e47cSPaolo Bonzini     if (addr == 0x10f0) {
8537702e47cSPaolo Bonzini         /* TFRR */
8547702e47cSPaolo Bonzini         opp->tfrr = val;
8557702e47cSPaolo Bonzini         return;
8567702e47cSPaolo Bonzini     }
8577702e47cSPaolo Bonzini 
8587702e47cSPaolo Bonzini     idx = (addr >> 6) & 0x3;
8597702e47cSPaolo Bonzini     addr = addr & 0x30;
8607702e47cSPaolo Bonzini 
8617702e47cSPaolo Bonzini     switch (addr & 0x30) {
8627702e47cSPaolo Bonzini     case 0x00: /* TCCR */
8637702e47cSPaolo Bonzini         break;
8647702e47cSPaolo Bonzini     case 0x10: /* TBCR */
8657702e47cSPaolo Bonzini         if ((opp->timers[idx].tccr & TCCR_TOG) != 0 &&
8667702e47cSPaolo Bonzini             (val & TBCR_CI) == 0 &&
8677702e47cSPaolo Bonzini             (opp->timers[idx].tbcr & TBCR_CI) != 0) {
8687702e47cSPaolo Bonzini             opp->timers[idx].tccr &= ~TCCR_TOG;
8697702e47cSPaolo Bonzini         }
8707702e47cSPaolo Bonzini         opp->timers[idx].tbcr = val;
8717702e47cSPaolo Bonzini         break;
8727702e47cSPaolo Bonzini     case 0x20: /* TVPR */
8737702e47cSPaolo Bonzini         write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val);
8747702e47cSPaolo Bonzini         break;
8757702e47cSPaolo Bonzini     case 0x30: /* TDR */
8767702e47cSPaolo Bonzini         write_IRQreg_idr(opp, opp->irq_tim0 + idx, val);
8777702e47cSPaolo Bonzini         break;
8787702e47cSPaolo Bonzini     }
8797702e47cSPaolo Bonzini }
8807702e47cSPaolo Bonzini 
8817702e47cSPaolo Bonzini static uint64_t openpic_tmr_read(void *opaque, hwaddr addr, unsigned len)
8827702e47cSPaolo Bonzini {
8837702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
8847702e47cSPaolo Bonzini     uint32_t retval = -1;
8857702e47cSPaolo Bonzini     int idx;
8867702e47cSPaolo Bonzini 
8877702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
8887702e47cSPaolo Bonzini     if (addr & 0xF) {
8897702e47cSPaolo Bonzini         goto out;
8907702e47cSPaolo Bonzini     }
8917702e47cSPaolo Bonzini     idx = (addr >> 6) & 0x3;
8927702e47cSPaolo Bonzini     if (addr == 0x0) {
8937702e47cSPaolo Bonzini         /* TFRR */
8947702e47cSPaolo Bonzini         retval = opp->tfrr;
8957702e47cSPaolo Bonzini         goto out;
8967702e47cSPaolo Bonzini     }
8977702e47cSPaolo Bonzini     switch (addr & 0x30) {
8987702e47cSPaolo Bonzini     case 0x00: /* TCCR */
8997702e47cSPaolo Bonzini         retval = opp->timers[idx].tccr;
9007702e47cSPaolo Bonzini         break;
9017702e47cSPaolo Bonzini     case 0x10: /* TBCR */
9027702e47cSPaolo Bonzini         retval = opp->timers[idx].tbcr;
9037702e47cSPaolo Bonzini         break;
9047702e47cSPaolo Bonzini     case 0x20: /* TIPV */
9057702e47cSPaolo Bonzini         retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx);
9067702e47cSPaolo Bonzini         break;
9077702e47cSPaolo Bonzini     case 0x30: /* TIDE (TIDR) */
9087702e47cSPaolo Bonzini         retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx);
9097702e47cSPaolo Bonzini         break;
9107702e47cSPaolo Bonzini     }
9117702e47cSPaolo Bonzini 
9127702e47cSPaolo Bonzini out:
9137702e47cSPaolo Bonzini     DPRINTF("%s: => 0x%08x\n", __func__, retval);
9147702e47cSPaolo Bonzini 
9157702e47cSPaolo Bonzini     return retval;
9167702e47cSPaolo Bonzini }
9177702e47cSPaolo Bonzini 
9187702e47cSPaolo Bonzini static void openpic_src_write(void *opaque, hwaddr addr, uint64_t val,
9197702e47cSPaolo Bonzini                               unsigned len)
9207702e47cSPaolo Bonzini {
9217702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
9227702e47cSPaolo Bonzini     int idx;
9237702e47cSPaolo Bonzini 
9247702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
9257702e47cSPaolo Bonzini             __func__, addr, val);
9267702e47cSPaolo Bonzini 
9277702e47cSPaolo Bonzini     addr = addr & 0xffff;
9287702e47cSPaolo Bonzini     idx = addr >> 5;
9297702e47cSPaolo Bonzini 
9307702e47cSPaolo Bonzini     switch (addr & 0x1f) {
9317702e47cSPaolo Bonzini     case 0x00:
9327702e47cSPaolo Bonzini         write_IRQreg_ivpr(opp, idx, val);
9337702e47cSPaolo Bonzini         break;
9347702e47cSPaolo Bonzini     case 0x10:
9357702e47cSPaolo Bonzini         write_IRQreg_idr(opp, idx, val);
9367702e47cSPaolo Bonzini         break;
9377702e47cSPaolo Bonzini     case 0x18:
9387702e47cSPaolo Bonzini         write_IRQreg_ilr(opp, idx, val);
9397702e47cSPaolo Bonzini         break;
9407702e47cSPaolo Bonzini     }
9417702e47cSPaolo Bonzini }
9427702e47cSPaolo Bonzini 
9437702e47cSPaolo Bonzini static uint64_t openpic_src_read(void *opaque, uint64_t addr, unsigned len)
9447702e47cSPaolo Bonzini {
9457702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
9467702e47cSPaolo Bonzini     uint32_t retval;
9477702e47cSPaolo Bonzini     int idx;
9487702e47cSPaolo Bonzini 
9497702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
9507702e47cSPaolo Bonzini     retval = 0xFFFFFFFF;
9517702e47cSPaolo Bonzini 
9527702e47cSPaolo Bonzini     addr = addr & 0xffff;
9537702e47cSPaolo Bonzini     idx = addr >> 5;
9547702e47cSPaolo Bonzini 
9557702e47cSPaolo Bonzini     switch (addr & 0x1f) {
9567702e47cSPaolo Bonzini     case 0x00:
9577702e47cSPaolo Bonzini         retval = read_IRQreg_ivpr(opp, idx);
9587702e47cSPaolo Bonzini         break;
9597702e47cSPaolo Bonzini     case 0x10:
9607702e47cSPaolo Bonzini         retval = read_IRQreg_idr(opp, idx);
9617702e47cSPaolo Bonzini         break;
9627702e47cSPaolo Bonzini     case 0x18:
9637702e47cSPaolo Bonzini         retval = read_IRQreg_ilr(opp, idx);
9647702e47cSPaolo Bonzini         break;
9657702e47cSPaolo Bonzini     }
9667702e47cSPaolo Bonzini 
9677702e47cSPaolo Bonzini     DPRINTF("%s: => 0x%08x\n", __func__, retval);
9687702e47cSPaolo Bonzini     return retval;
9697702e47cSPaolo Bonzini }
9707702e47cSPaolo Bonzini 
9717702e47cSPaolo Bonzini static void openpic_msi_write(void *opaque, hwaddr addr, uint64_t val,
9727702e47cSPaolo Bonzini                               unsigned size)
9737702e47cSPaolo Bonzini {
9747702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
9757702e47cSPaolo Bonzini     int idx = opp->irq_msi;
9767702e47cSPaolo Bonzini     int srs, ibs;
9777702e47cSPaolo Bonzini 
9787702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n",
9797702e47cSPaolo Bonzini             __func__, addr, val);
9807702e47cSPaolo Bonzini     if (addr & 0xF) {
9817702e47cSPaolo Bonzini         return;
9827702e47cSPaolo Bonzini     }
9837702e47cSPaolo Bonzini 
9847702e47cSPaolo Bonzini     switch (addr) {
9857702e47cSPaolo Bonzini     case MSIIR_OFFSET:
9867702e47cSPaolo Bonzini         srs = val >> MSIIR_SRS_SHIFT;
9877702e47cSPaolo Bonzini         idx += srs;
9887702e47cSPaolo Bonzini         ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT;
9897702e47cSPaolo Bonzini         opp->msi[srs].msir |= 1 << ibs;
9907702e47cSPaolo Bonzini         openpic_set_irq(opp, idx, 1);
9917702e47cSPaolo Bonzini         break;
9927702e47cSPaolo Bonzini     default:
9937702e47cSPaolo Bonzini         /* most registers are read-only, thus ignored */
9947702e47cSPaolo Bonzini         break;
9957702e47cSPaolo Bonzini     }
9967702e47cSPaolo Bonzini }
9977702e47cSPaolo Bonzini 
9987702e47cSPaolo Bonzini static uint64_t openpic_msi_read(void *opaque, hwaddr addr, unsigned size)
9997702e47cSPaolo Bonzini {
10007702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
10017702e47cSPaolo Bonzini     uint64_t r = 0;
10027702e47cSPaolo Bonzini     int i, srs;
10037702e47cSPaolo Bonzini 
10047702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
10057702e47cSPaolo Bonzini     if (addr & 0xF) {
10067702e47cSPaolo Bonzini         return -1;
10077702e47cSPaolo Bonzini     }
10087702e47cSPaolo Bonzini 
10097702e47cSPaolo Bonzini     srs = addr >> 4;
10107702e47cSPaolo Bonzini 
10117702e47cSPaolo Bonzini     switch (addr) {
10127702e47cSPaolo Bonzini     case 0x00:
10137702e47cSPaolo Bonzini     case 0x10:
10147702e47cSPaolo Bonzini     case 0x20:
10157702e47cSPaolo Bonzini     case 0x30:
10167702e47cSPaolo Bonzini     case 0x40:
10177702e47cSPaolo Bonzini     case 0x50:
10187702e47cSPaolo Bonzini     case 0x60:
10197702e47cSPaolo Bonzini     case 0x70: /* MSIRs */
10207702e47cSPaolo Bonzini         r = opp->msi[srs].msir;
10217702e47cSPaolo Bonzini         /* Clear on read */
10227702e47cSPaolo Bonzini         opp->msi[srs].msir = 0;
10237702e47cSPaolo Bonzini         openpic_set_irq(opp, opp->irq_msi + srs, 0);
10247702e47cSPaolo Bonzini         break;
10257702e47cSPaolo Bonzini     case 0x120: /* MSISR */
10267702e47cSPaolo Bonzini         for (i = 0; i < MAX_MSI; i++) {
10277702e47cSPaolo Bonzini             r |= (opp->msi[i].msir ? 1 : 0) << i;
10287702e47cSPaolo Bonzini         }
10297702e47cSPaolo Bonzini         break;
10307702e47cSPaolo Bonzini     }
10317702e47cSPaolo Bonzini 
10327702e47cSPaolo Bonzini     return r;
10337702e47cSPaolo Bonzini }
10347702e47cSPaolo Bonzini 
10357702e47cSPaolo Bonzini static uint64_t openpic_summary_read(void *opaque, hwaddr addr, unsigned size)
10367702e47cSPaolo Bonzini {
10377702e47cSPaolo Bonzini     uint64_t r = 0;
10387702e47cSPaolo Bonzini 
10397702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
10407702e47cSPaolo Bonzini 
10417702e47cSPaolo Bonzini     /* TODO: EISR/EIMR */
10427702e47cSPaolo Bonzini 
10437702e47cSPaolo Bonzini     return r;
10447702e47cSPaolo Bonzini }
10457702e47cSPaolo Bonzini 
10467702e47cSPaolo Bonzini static void openpic_summary_write(void *opaque, hwaddr addr, uint64_t val,
10477702e47cSPaolo Bonzini                                   unsigned size)
10487702e47cSPaolo Bonzini {
10497702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n",
10507702e47cSPaolo Bonzini             __func__, addr, val);
10517702e47cSPaolo Bonzini 
10527702e47cSPaolo Bonzini     /* TODO: EISR/EIMR */
10537702e47cSPaolo Bonzini }
10547702e47cSPaolo Bonzini 
10557702e47cSPaolo Bonzini static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
10567702e47cSPaolo Bonzini                                        uint32_t val, int idx)
10577702e47cSPaolo Bonzini {
10587702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
10597702e47cSPaolo Bonzini     IRQSource *src;
10607702e47cSPaolo Bonzini     IRQDest *dst;
10617702e47cSPaolo Bonzini     int s_IRQ, n_IRQ;
10627702e47cSPaolo Bonzini 
10637702e47cSPaolo Bonzini     DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx " <= 0x%08x\n", __func__, idx,
10647702e47cSPaolo Bonzini             addr, val);
10657702e47cSPaolo Bonzini 
10667702e47cSPaolo Bonzini     if (idx < 0) {
10677702e47cSPaolo Bonzini         return;
10687702e47cSPaolo Bonzini     }
10697702e47cSPaolo Bonzini 
10707702e47cSPaolo Bonzini     if (addr & 0xF) {
10717702e47cSPaolo Bonzini         return;
10727702e47cSPaolo Bonzini     }
10737702e47cSPaolo Bonzini     dst = &opp->dst[idx];
10747702e47cSPaolo Bonzini     addr &= 0xFF0;
10757702e47cSPaolo Bonzini     switch (addr) {
10767702e47cSPaolo Bonzini     case 0x40: /* IPIDR */
10777702e47cSPaolo Bonzini     case 0x50:
10787702e47cSPaolo Bonzini     case 0x60:
10797702e47cSPaolo Bonzini     case 0x70:
10807702e47cSPaolo Bonzini         idx = (addr - 0x40) >> 4;
10817702e47cSPaolo Bonzini         /* we use IDE as mask which CPUs to deliver the IPI to still. */
10827702e47cSPaolo Bonzini         opp->src[opp->irq_ipi0 + idx].destmask |= val;
10837702e47cSPaolo Bonzini         openpic_set_irq(opp, opp->irq_ipi0 + idx, 1);
10847702e47cSPaolo Bonzini         openpic_set_irq(opp, opp->irq_ipi0 + idx, 0);
10857702e47cSPaolo Bonzini         break;
10867702e47cSPaolo Bonzini     case 0x80: /* CTPR */
10877702e47cSPaolo Bonzini         dst->ctpr = val & 0x0000000F;
10887702e47cSPaolo Bonzini 
10897702e47cSPaolo Bonzini         DPRINTF("%s: set CPU %d ctpr to %d, raised %d servicing %d\n",
10907702e47cSPaolo Bonzini                 __func__, idx, dst->ctpr, dst->raised.priority,
10917702e47cSPaolo Bonzini                 dst->servicing.priority);
10927702e47cSPaolo Bonzini 
10937702e47cSPaolo Bonzini         if (dst->raised.priority <= dst->ctpr) {
10947702e47cSPaolo Bonzini             DPRINTF("%s: Lower OpenPIC INT output cpu %d due to ctpr\n",
10957702e47cSPaolo Bonzini                     __func__, idx);
10967702e47cSPaolo Bonzini             qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
10977702e47cSPaolo Bonzini         } else if (dst->raised.priority > dst->servicing.priority) {
10987702e47cSPaolo Bonzini             DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d\n",
10997702e47cSPaolo Bonzini                     __func__, idx, dst->raised.next);
11007702e47cSPaolo Bonzini             qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_INT]);
11017702e47cSPaolo Bonzini         }
11027702e47cSPaolo Bonzini 
11037702e47cSPaolo Bonzini         break;
11047702e47cSPaolo Bonzini     case 0x90: /* WHOAMI */
11057702e47cSPaolo Bonzini         /* Read-only register */
11067702e47cSPaolo Bonzini         break;
11077702e47cSPaolo Bonzini     case 0xA0: /* IACK */
11087702e47cSPaolo Bonzini         /* Read-only register */
11097702e47cSPaolo Bonzini         break;
11107702e47cSPaolo Bonzini     case 0xB0: /* EOI */
11117702e47cSPaolo Bonzini         DPRINTF("EOI\n");
11127702e47cSPaolo Bonzini         s_IRQ = IRQ_get_next(opp, &dst->servicing);
11137702e47cSPaolo Bonzini 
11147702e47cSPaolo Bonzini         if (s_IRQ < 0) {
11157702e47cSPaolo Bonzini             DPRINTF("%s: EOI with no interrupt in service\n", __func__);
11167702e47cSPaolo Bonzini             break;
11177702e47cSPaolo Bonzini         }
11187702e47cSPaolo Bonzini 
11197702e47cSPaolo Bonzini         IRQ_resetbit(&dst->servicing, s_IRQ);
11207702e47cSPaolo Bonzini         /* Set up next servicing IRQ */
11217702e47cSPaolo Bonzini         s_IRQ = IRQ_get_next(opp, &dst->servicing);
11227702e47cSPaolo Bonzini         /* Check queued interrupts. */
11237702e47cSPaolo Bonzini         n_IRQ = IRQ_get_next(opp, &dst->raised);
11247702e47cSPaolo Bonzini         src = &opp->src[n_IRQ];
11257702e47cSPaolo Bonzini         if (n_IRQ != -1 &&
11267702e47cSPaolo Bonzini             (s_IRQ == -1 ||
11277702e47cSPaolo Bonzini              IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) {
11287702e47cSPaolo Bonzini             DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n",
11297702e47cSPaolo Bonzini                     idx, n_IRQ);
11307702e47cSPaolo Bonzini             qemu_irq_raise(opp->dst[idx].irqs[OPENPIC_OUTPUT_INT]);
11317702e47cSPaolo Bonzini         }
11327702e47cSPaolo Bonzini         break;
11337702e47cSPaolo Bonzini     default:
11347702e47cSPaolo Bonzini         break;
11357702e47cSPaolo Bonzini     }
11367702e47cSPaolo Bonzini }
11377702e47cSPaolo Bonzini 
11387702e47cSPaolo Bonzini static void openpic_cpu_write(void *opaque, hwaddr addr, uint64_t val,
11397702e47cSPaolo Bonzini                               unsigned len)
11407702e47cSPaolo Bonzini {
11417702e47cSPaolo Bonzini     openpic_cpu_write_internal(opaque, addr, val, (addr & 0x1f000) >> 12);
11427702e47cSPaolo Bonzini }
11437702e47cSPaolo Bonzini 
11447702e47cSPaolo Bonzini 
11457702e47cSPaolo Bonzini static uint32_t openpic_iack(OpenPICState *opp, IRQDest *dst, int cpu)
11467702e47cSPaolo Bonzini {
11477702e47cSPaolo Bonzini     IRQSource *src;
11487702e47cSPaolo Bonzini     int retval, irq;
11497702e47cSPaolo Bonzini 
11507702e47cSPaolo Bonzini     DPRINTF("Lower OpenPIC INT output\n");
11517702e47cSPaolo Bonzini     qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
11527702e47cSPaolo Bonzini 
11537702e47cSPaolo Bonzini     irq = IRQ_get_next(opp, &dst->raised);
11547702e47cSPaolo Bonzini     DPRINTF("IACK: irq=%d\n", irq);
11557702e47cSPaolo Bonzini 
11567702e47cSPaolo Bonzini     if (irq == -1) {
11577702e47cSPaolo Bonzini         /* No more interrupt pending */
11587702e47cSPaolo Bonzini         return opp->spve;
11597702e47cSPaolo Bonzini     }
11607702e47cSPaolo Bonzini 
11617702e47cSPaolo Bonzini     src = &opp->src[irq];
11627702e47cSPaolo Bonzini     if (!(src->ivpr & IVPR_ACTIVITY_MASK) ||
11637702e47cSPaolo Bonzini             !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) {
11647702e47cSPaolo Bonzini         fprintf(stderr, "%s: bad raised IRQ %d ctpr %d ivpr 0x%08x\n",
11657702e47cSPaolo Bonzini                 __func__, irq, dst->ctpr, src->ivpr);
11667702e47cSPaolo Bonzini         openpic_update_irq(opp, irq);
11677702e47cSPaolo Bonzini         retval = opp->spve;
11687702e47cSPaolo Bonzini     } else {
11697702e47cSPaolo Bonzini         /* IRQ enter servicing state */
11707702e47cSPaolo Bonzini         IRQ_setbit(&dst->servicing, irq);
11717702e47cSPaolo Bonzini         retval = IVPR_VECTOR(opp, src->ivpr);
11727702e47cSPaolo Bonzini     }
11737702e47cSPaolo Bonzini 
11747702e47cSPaolo Bonzini     if (!src->level) {
11757702e47cSPaolo Bonzini         /* edge-sensitive IRQ */
11767702e47cSPaolo Bonzini         src->ivpr &= ~IVPR_ACTIVITY_MASK;
11777702e47cSPaolo Bonzini         src->pending = 0;
11787702e47cSPaolo Bonzini         IRQ_resetbit(&dst->raised, irq);
11797702e47cSPaolo Bonzini     }
11807702e47cSPaolo Bonzini 
1181*8935a442SScott Wood     if ((irq >= opp->irq_ipi0) &&  (irq < (opp->irq_ipi0 + OPENPIC_MAX_IPI))) {
11827702e47cSPaolo Bonzini         src->destmask &= ~(1 << cpu);
11837702e47cSPaolo Bonzini         if (src->destmask && !src->level) {
11847702e47cSPaolo Bonzini             /* trigger on CPUs that didn't know about it yet */
11857702e47cSPaolo Bonzini             openpic_set_irq(opp, irq, 1);
11867702e47cSPaolo Bonzini             openpic_set_irq(opp, irq, 0);
11877702e47cSPaolo Bonzini             /* if all CPUs knew about it, set active bit again */
11887702e47cSPaolo Bonzini             src->ivpr |= IVPR_ACTIVITY_MASK;
11897702e47cSPaolo Bonzini         }
11907702e47cSPaolo Bonzini     }
11917702e47cSPaolo Bonzini 
11927702e47cSPaolo Bonzini     return retval;
11937702e47cSPaolo Bonzini }
11947702e47cSPaolo Bonzini 
11957702e47cSPaolo Bonzini static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
11967702e47cSPaolo Bonzini                                           int idx)
11977702e47cSPaolo Bonzini {
11987702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
11997702e47cSPaolo Bonzini     IRQDest *dst;
12007702e47cSPaolo Bonzini     uint32_t retval;
12017702e47cSPaolo Bonzini 
12027702e47cSPaolo Bonzini     DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx "\n", __func__, idx, addr);
12037702e47cSPaolo Bonzini     retval = 0xFFFFFFFF;
12047702e47cSPaolo Bonzini 
12057702e47cSPaolo Bonzini     if (idx < 0) {
12067702e47cSPaolo Bonzini         return retval;
12077702e47cSPaolo Bonzini     }
12087702e47cSPaolo Bonzini 
12097702e47cSPaolo Bonzini     if (addr & 0xF) {
12107702e47cSPaolo Bonzini         return retval;
12117702e47cSPaolo Bonzini     }
12127702e47cSPaolo Bonzini     dst = &opp->dst[idx];
12137702e47cSPaolo Bonzini     addr &= 0xFF0;
12147702e47cSPaolo Bonzini     switch (addr) {
12157702e47cSPaolo Bonzini     case 0x80: /* CTPR */
12167702e47cSPaolo Bonzini         retval = dst->ctpr;
12177702e47cSPaolo Bonzini         break;
12187702e47cSPaolo Bonzini     case 0x90: /* WHOAMI */
12197702e47cSPaolo Bonzini         retval = idx;
12207702e47cSPaolo Bonzini         break;
12217702e47cSPaolo Bonzini     case 0xA0: /* IACK */
12227702e47cSPaolo Bonzini         retval = openpic_iack(opp, dst, idx);
12237702e47cSPaolo Bonzini         break;
12247702e47cSPaolo Bonzini     case 0xB0: /* EOI */
12257702e47cSPaolo Bonzini         retval = 0;
12267702e47cSPaolo Bonzini         break;
12277702e47cSPaolo Bonzini     default:
12287702e47cSPaolo Bonzini         break;
12297702e47cSPaolo Bonzini     }
12307702e47cSPaolo Bonzini     DPRINTF("%s: => 0x%08x\n", __func__, retval);
12317702e47cSPaolo Bonzini 
12327702e47cSPaolo Bonzini     return retval;
12337702e47cSPaolo Bonzini }
12347702e47cSPaolo Bonzini 
12357702e47cSPaolo Bonzini static uint64_t openpic_cpu_read(void *opaque, hwaddr addr, unsigned len)
12367702e47cSPaolo Bonzini {
12377702e47cSPaolo Bonzini     return openpic_cpu_read_internal(opaque, addr, (addr & 0x1f000) >> 12);
12387702e47cSPaolo Bonzini }
12397702e47cSPaolo Bonzini 
12407702e47cSPaolo Bonzini static const MemoryRegionOps openpic_glb_ops_le = {
12417702e47cSPaolo Bonzini     .write = openpic_gbl_write,
12427702e47cSPaolo Bonzini     .read  = openpic_gbl_read,
12437702e47cSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
12447702e47cSPaolo Bonzini     .impl = {
12457702e47cSPaolo Bonzini         .min_access_size = 4,
12467702e47cSPaolo Bonzini         .max_access_size = 4,
12477702e47cSPaolo Bonzini     },
12487702e47cSPaolo Bonzini };
12497702e47cSPaolo Bonzini 
12507702e47cSPaolo Bonzini static const MemoryRegionOps openpic_glb_ops_be = {
12517702e47cSPaolo Bonzini     .write = openpic_gbl_write,
12527702e47cSPaolo Bonzini     .read  = openpic_gbl_read,
12537702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
12547702e47cSPaolo Bonzini     .impl = {
12557702e47cSPaolo Bonzini         .min_access_size = 4,
12567702e47cSPaolo Bonzini         .max_access_size = 4,
12577702e47cSPaolo Bonzini     },
12587702e47cSPaolo Bonzini };
12597702e47cSPaolo Bonzini 
12607702e47cSPaolo Bonzini static const MemoryRegionOps openpic_tmr_ops_le = {
12617702e47cSPaolo Bonzini     .write = openpic_tmr_write,
12627702e47cSPaolo Bonzini     .read  = openpic_tmr_read,
12637702e47cSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
12647702e47cSPaolo Bonzini     .impl = {
12657702e47cSPaolo Bonzini         .min_access_size = 4,
12667702e47cSPaolo Bonzini         .max_access_size = 4,
12677702e47cSPaolo Bonzini     },
12687702e47cSPaolo Bonzini };
12697702e47cSPaolo Bonzini 
12707702e47cSPaolo Bonzini static const MemoryRegionOps openpic_tmr_ops_be = {
12717702e47cSPaolo Bonzini     .write = openpic_tmr_write,
12727702e47cSPaolo Bonzini     .read  = openpic_tmr_read,
12737702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
12747702e47cSPaolo Bonzini     .impl = {
12757702e47cSPaolo Bonzini         .min_access_size = 4,
12767702e47cSPaolo Bonzini         .max_access_size = 4,
12777702e47cSPaolo Bonzini     },
12787702e47cSPaolo Bonzini };
12797702e47cSPaolo Bonzini 
12807702e47cSPaolo Bonzini static const MemoryRegionOps openpic_cpu_ops_le = {
12817702e47cSPaolo Bonzini     .write = openpic_cpu_write,
12827702e47cSPaolo Bonzini     .read  = openpic_cpu_read,
12837702e47cSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
12847702e47cSPaolo Bonzini     .impl = {
12857702e47cSPaolo Bonzini         .min_access_size = 4,
12867702e47cSPaolo Bonzini         .max_access_size = 4,
12877702e47cSPaolo Bonzini     },
12887702e47cSPaolo Bonzini };
12897702e47cSPaolo Bonzini 
12907702e47cSPaolo Bonzini static const MemoryRegionOps openpic_cpu_ops_be = {
12917702e47cSPaolo Bonzini     .write = openpic_cpu_write,
12927702e47cSPaolo Bonzini     .read  = openpic_cpu_read,
12937702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
12947702e47cSPaolo Bonzini     .impl = {
12957702e47cSPaolo Bonzini         .min_access_size = 4,
12967702e47cSPaolo Bonzini         .max_access_size = 4,
12977702e47cSPaolo Bonzini     },
12987702e47cSPaolo Bonzini };
12997702e47cSPaolo Bonzini 
13007702e47cSPaolo Bonzini static const MemoryRegionOps openpic_src_ops_le = {
13017702e47cSPaolo Bonzini     .write = openpic_src_write,
13027702e47cSPaolo Bonzini     .read  = openpic_src_read,
13037702e47cSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
13047702e47cSPaolo Bonzini     .impl = {
13057702e47cSPaolo Bonzini         .min_access_size = 4,
13067702e47cSPaolo Bonzini         .max_access_size = 4,
13077702e47cSPaolo Bonzini     },
13087702e47cSPaolo Bonzini };
13097702e47cSPaolo Bonzini 
13107702e47cSPaolo Bonzini static const MemoryRegionOps openpic_src_ops_be = {
13117702e47cSPaolo Bonzini     .write = openpic_src_write,
13127702e47cSPaolo Bonzini     .read  = openpic_src_read,
13137702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
13147702e47cSPaolo Bonzini     .impl = {
13157702e47cSPaolo Bonzini         .min_access_size = 4,
13167702e47cSPaolo Bonzini         .max_access_size = 4,
13177702e47cSPaolo Bonzini     },
13187702e47cSPaolo Bonzini };
13197702e47cSPaolo Bonzini 
13207702e47cSPaolo Bonzini static const MemoryRegionOps openpic_msi_ops_be = {
13217702e47cSPaolo Bonzini     .read = openpic_msi_read,
13227702e47cSPaolo Bonzini     .write = openpic_msi_write,
13237702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
13247702e47cSPaolo Bonzini     .impl = {
13257702e47cSPaolo Bonzini         .min_access_size = 4,
13267702e47cSPaolo Bonzini         .max_access_size = 4,
13277702e47cSPaolo Bonzini     },
13287702e47cSPaolo Bonzini };
13297702e47cSPaolo Bonzini 
13307702e47cSPaolo Bonzini static const MemoryRegionOps openpic_summary_ops_be = {
13317702e47cSPaolo Bonzini     .read = openpic_summary_read,
13327702e47cSPaolo Bonzini     .write = openpic_summary_write,
13337702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
13347702e47cSPaolo Bonzini     .impl = {
13357702e47cSPaolo Bonzini         .min_access_size = 4,
13367702e47cSPaolo Bonzini         .max_access_size = 4,
13377702e47cSPaolo Bonzini     },
13387702e47cSPaolo Bonzini };
13397702e47cSPaolo Bonzini 
13407702e47cSPaolo Bonzini static void openpic_save_IRQ_queue(QEMUFile* f, IRQQueue *q)
13417702e47cSPaolo Bonzini {
13427702e47cSPaolo Bonzini     unsigned int i;
13437702e47cSPaolo Bonzini 
13447702e47cSPaolo Bonzini     for (i = 0; i < ARRAY_SIZE(q->queue); i++) {
13457702e47cSPaolo Bonzini         /* Always put the lower half of a 64-bit long first, in case we
13467702e47cSPaolo Bonzini          * restore on a 32-bit host.  The least significant bits correspond
13477702e47cSPaolo Bonzini          * to lower IRQ numbers in the bitmap.
13487702e47cSPaolo Bonzini          */
13497702e47cSPaolo Bonzini         qemu_put_be32(f, (uint32_t)q->queue[i]);
13507702e47cSPaolo Bonzini #if LONG_MAX > 0x7FFFFFFF
13517702e47cSPaolo Bonzini         qemu_put_be32(f, (uint32_t)(q->queue[i] >> 32));
13527702e47cSPaolo Bonzini #endif
13537702e47cSPaolo Bonzini     }
13547702e47cSPaolo Bonzini 
13557702e47cSPaolo Bonzini     qemu_put_sbe32s(f, &q->next);
13567702e47cSPaolo Bonzini     qemu_put_sbe32s(f, &q->priority);
13577702e47cSPaolo Bonzini }
13587702e47cSPaolo Bonzini 
13597702e47cSPaolo Bonzini static void openpic_save(QEMUFile* f, void *opaque)
13607702e47cSPaolo Bonzini {
13617702e47cSPaolo Bonzini     OpenPICState *opp = (OpenPICState *)opaque;
13627702e47cSPaolo Bonzini     unsigned int i;
13637702e47cSPaolo Bonzini 
13647702e47cSPaolo Bonzini     qemu_put_be32s(f, &opp->gcr);
13657702e47cSPaolo Bonzini     qemu_put_be32s(f, &opp->vir);
13667702e47cSPaolo Bonzini     qemu_put_be32s(f, &opp->pir);
13677702e47cSPaolo Bonzini     qemu_put_be32s(f, &opp->spve);
13687702e47cSPaolo Bonzini     qemu_put_be32s(f, &opp->tfrr);
13697702e47cSPaolo Bonzini 
13707702e47cSPaolo Bonzini     qemu_put_be32s(f, &opp->nb_cpus);
13717702e47cSPaolo Bonzini 
13727702e47cSPaolo Bonzini     for (i = 0; i < opp->nb_cpus; i++) {
13737702e47cSPaolo Bonzini         qemu_put_sbe32s(f, &opp->dst[i].ctpr);
13747702e47cSPaolo Bonzini         openpic_save_IRQ_queue(f, &opp->dst[i].raised);
13757702e47cSPaolo Bonzini         openpic_save_IRQ_queue(f, &opp->dst[i].servicing);
13767702e47cSPaolo Bonzini         qemu_put_buffer(f, (uint8_t *)&opp->dst[i].outputs_active,
13777702e47cSPaolo Bonzini                         sizeof(opp->dst[i].outputs_active));
13787702e47cSPaolo Bonzini     }
13797702e47cSPaolo Bonzini 
1380*8935a442SScott Wood     for (i = 0; i < OPENPIC_MAX_TMR; i++) {
13817702e47cSPaolo Bonzini         qemu_put_be32s(f, &opp->timers[i].tccr);
13827702e47cSPaolo Bonzini         qemu_put_be32s(f, &opp->timers[i].tbcr);
13837702e47cSPaolo Bonzini     }
13847702e47cSPaolo Bonzini 
13857702e47cSPaolo Bonzini     for (i = 0; i < opp->max_irq; i++) {
13867702e47cSPaolo Bonzini         qemu_put_be32s(f, &opp->src[i].ivpr);
13877702e47cSPaolo Bonzini         qemu_put_be32s(f, &opp->src[i].idr);
13887702e47cSPaolo Bonzini         qemu_get_be32s(f, &opp->src[i].destmask);
13897702e47cSPaolo Bonzini         qemu_put_sbe32s(f, &opp->src[i].last_cpu);
13907702e47cSPaolo Bonzini         qemu_put_sbe32s(f, &opp->src[i].pending);
13917702e47cSPaolo Bonzini     }
13927702e47cSPaolo Bonzini }
13937702e47cSPaolo Bonzini 
13947702e47cSPaolo Bonzini static void openpic_load_IRQ_queue(QEMUFile* f, IRQQueue *q)
13957702e47cSPaolo Bonzini {
13967702e47cSPaolo Bonzini     unsigned int i;
13977702e47cSPaolo Bonzini 
13987702e47cSPaolo Bonzini     for (i = 0; i < ARRAY_SIZE(q->queue); i++) {
13997702e47cSPaolo Bonzini         unsigned long val;
14007702e47cSPaolo Bonzini 
14017702e47cSPaolo Bonzini         val = qemu_get_be32(f);
14027702e47cSPaolo Bonzini #if LONG_MAX > 0x7FFFFFFF
14037702e47cSPaolo Bonzini         val <<= 32;
14047702e47cSPaolo Bonzini         val |= qemu_get_be32(f);
14057702e47cSPaolo Bonzini #endif
14067702e47cSPaolo Bonzini 
14077702e47cSPaolo Bonzini         q->queue[i] = val;
14087702e47cSPaolo Bonzini     }
14097702e47cSPaolo Bonzini 
14107702e47cSPaolo Bonzini     qemu_get_sbe32s(f, &q->next);
14117702e47cSPaolo Bonzini     qemu_get_sbe32s(f, &q->priority);
14127702e47cSPaolo Bonzini }
14137702e47cSPaolo Bonzini 
14147702e47cSPaolo Bonzini static int openpic_load(QEMUFile* f, void *opaque, int version_id)
14157702e47cSPaolo Bonzini {
14167702e47cSPaolo Bonzini     OpenPICState *opp = (OpenPICState *)opaque;
14177702e47cSPaolo Bonzini     unsigned int i;
14187702e47cSPaolo Bonzini 
14197702e47cSPaolo Bonzini     if (version_id != 1) {
14207702e47cSPaolo Bonzini         return -EINVAL;
14217702e47cSPaolo Bonzini     }
14227702e47cSPaolo Bonzini 
14237702e47cSPaolo Bonzini     qemu_get_be32s(f, &opp->gcr);
14247702e47cSPaolo Bonzini     qemu_get_be32s(f, &opp->vir);
14257702e47cSPaolo Bonzini     qemu_get_be32s(f, &opp->pir);
14267702e47cSPaolo Bonzini     qemu_get_be32s(f, &opp->spve);
14277702e47cSPaolo Bonzini     qemu_get_be32s(f, &opp->tfrr);
14287702e47cSPaolo Bonzini 
14297702e47cSPaolo Bonzini     qemu_get_be32s(f, &opp->nb_cpus);
14307702e47cSPaolo Bonzini 
14317702e47cSPaolo Bonzini     for (i = 0; i < opp->nb_cpus; i++) {
14327702e47cSPaolo Bonzini         qemu_get_sbe32s(f, &opp->dst[i].ctpr);
14337702e47cSPaolo Bonzini         openpic_load_IRQ_queue(f, &opp->dst[i].raised);
14347702e47cSPaolo Bonzini         openpic_load_IRQ_queue(f, &opp->dst[i].servicing);
14357702e47cSPaolo Bonzini         qemu_get_buffer(f, (uint8_t *)&opp->dst[i].outputs_active,
14367702e47cSPaolo Bonzini                         sizeof(opp->dst[i].outputs_active));
14377702e47cSPaolo Bonzini     }
14387702e47cSPaolo Bonzini 
1439*8935a442SScott Wood     for (i = 0; i < OPENPIC_MAX_TMR; i++) {
14407702e47cSPaolo Bonzini         qemu_get_be32s(f, &opp->timers[i].tccr);
14417702e47cSPaolo Bonzini         qemu_get_be32s(f, &opp->timers[i].tbcr);
14427702e47cSPaolo Bonzini     }
14437702e47cSPaolo Bonzini 
14447702e47cSPaolo Bonzini     for (i = 0; i < opp->max_irq; i++) {
14457702e47cSPaolo Bonzini         uint32_t val;
14467702e47cSPaolo Bonzini 
14477702e47cSPaolo Bonzini         val = qemu_get_be32(f);
14487702e47cSPaolo Bonzini         write_IRQreg_idr(opp, i, val);
14497702e47cSPaolo Bonzini         val = qemu_get_be32(f);
14507702e47cSPaolo Bonzini         write_IRQreg_ivpr(opp, i, val);
14517702e47cSPaolo Bonzini 
14527702e47cSPaolo Bonzini         qemu_get_be32s(f, &opp->src[i].ivpr);
14537702e47cSPaolo Bonzini         qemu_get_be32s(f, &opp->src[i].idr);
14547702e47cSPaolo Bonzini         qemu_get_be32s(f, &opp->src[i].destmask);
14557702e47cSPaolo Bonzini         qemu_get_sbe32s(f, &opp->src[i].last_cpu);
14567702e47cSPaolo Bonzini         qemu_get_sbe32s(f, &opp->src[i].pending);
14577702e47cSPaolo Bonzini     }
14587702e47cSPaolo Bonzini 
14597702e47cSPaolo Bonzini     return 0;
14607702e47cSPaolo Bonzini }
14617702e47cSPaolo Bonzini 
14627702e47cSPaolo Bonzini typedef struct MemReg {
14637702e47cSPaolo Bonzini     const char             *name;
14647702e47cSPaolo Bonzini     MemoryRegionOps const  *ops;
14657702e47cSPaolo Bonzini     hwaddr      start_addr;
14667702e47cSPaolo Bonzini     ram_addr_t              size;
14677702e47cSPaolo Bonzini } MemReg;
14687702e47cSPaolo Bonzini 
14697702e47cSPaolo Bonzini static void fsl_common_init(OpenPICState *opp)
14707702e47cSPaolo Bonzini {
14717702e47cSPaolo Bonzini     int i;
1472*8935a442SScott Wood     int virq = OPENPIC_MAX_SRC;
14737702e47cSPaolo Bonzini 
14747702e47cSPaolo Bonzini     opp->vid = VID_REVISION_1_2;
14757702e47cSPaolo Bonzini     opp->vir = VIR_GENERIC;
14767702e47cSPaolo Bonzini     opp->vector_mask = 0xFFFF;
14777702e47cSPaolo Bonzini     opp->tfrr_reset = 0;
14787702e47cSPaolo Bonzini     opp->ivpr_reset = IVPR_MASK_MASK;
14797702e47cSPaolo Bonzini     opp->idr_reset = 1 << 0;
1480*8935a442SScott Wood     opp->max_irq = OPENPIC_MAX_IRQ;
14817702e47cSPaolo Bonzini 
14827702e47cSPaolo Bonzini     opp->irq_ipi0 = virq;
1483*8935a442SScott Wood     virq += OPENPIC_MAX_IPI;
14847702e47cSPaolo Bonzini     opp->irq_tim0 = virq;
1485*8935a442SScott Wood     virq += OPENPIC_MAX_TMR;
14867702e47cSPaolo Bonzini 
1487*8935a442SScott Wood     assert(virq <= OPENPIC_MAX_IRQ);
14887702e47cSPaolo Bonzini 
14897702e47cSPaolo Bonzini     opp->irq_msi = 224;
14907702e47cSPaolo Bonzini 
14917702e47cSPaolo Bonzini     msi_supported = true;
14927702e47cSPaolo Bonzini     for (i = 0; i < opp->fsl->max_ext; i++) {
14937702e47cSPaolo Bonzini         opp->src[i].level = false;
14947702e47cSPaolo Bonzini     }
14957702e47cSPaolo Bonzini 
14967702e47cSPaolo Bonzini     /* Internal interrupts, including message and MSI */
1497*8935a442SScott Wood     for (i = 16; i < OPENPIC_MAX_SRC; i++) {
14987702e47cSPaolo Bonzini         opp->src[i].type = IRQ_TYPE_FSLINT;
14997702e47cSPaolo Bonzini         opp->src[i].level = true;
15007702e47cSPaolo Bonzini     }
15017702e47cSPaolo Bonzini 
15027702e47cSPaolo Bonzini     /* timers and IPIs */
1503*8935a442SScott Wood     for (i = OPENPIC_MAX_SRC; i < virq; i++) {
15047702e47cSPaolo Bonzini         opp->src[i].type = IRQ_TYPE_FSLSPECIAL;
15057702e47cSPaolo Bonzini         opp->src[i].level = false;
15067702e47cSPaolo Bonzini     }
15077702e47cSPaolo Bonzini }
15087702e47cSPaolo Bonzini 
15097702e47cSPaolo Bonzini static void map_list(OpenPICState *opp, const MemReg *list, int *count)
15107702e47cSPaolo Bonzini {
15117702e47cSPaolo Bonzini     while (list->name) {
15127702e47cSPaolo Bonzini         assert(*count < ARRAY_SIZE(opp->sub_io_mem));
15137702e47cSPaolo Bonzini 
15147702e47cSPaolo Bonzini         memory_region_init_io(&opp->sub_io_mem[*count], list->ops, opp,
15157702e47cSPaolo Bonzini                               list->name, list->size);
15167702e47cSPaolo Bonzini 
15177702e47cSPaolo Bonzini         memory_region_add_subregion(&opp->mem, list->start_addr,
15187702e47cSPaolo Bonzini                                     &opp->sub_io_mem[*count]);
15197702e47cSPaolo Bonzini 
15207702e47cSPaolo Bonzini         (*count)++;
15217702e47cSPaolo Bonzini         list++;
15227702e47cSPaolo Bonzini     }
15237702e47cSPaolo Bonzini }
15247702e47cSPaolo Bonzini 
15257702e47cSPaolo Bonzini static int openpic_init(SysBusDevice *dev)
15267702e47cSPaolo Bonzini {
15277702e47cSPaolo Bonzini     OpenPICState *opp = FROM_SYSBUS(typeof (*opp), dev);
15287702e47cSPaolo Bonzini     int i, j;
15297702e47cSPaolo Bonzini     int list_count = 0;
15307702e47cSPaolo Bonzini     static const MemReg list_le[] = {
15317702e47cSPaolo Bonzini         {"glb", &openpic_glb_ops_le,
15327702e47cSPaolo Bonzini                 OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
15337702e47cSPaolo Bonzini         {"tmr", &openpic_tmr_ops_le,
15347702e47cSPaolo Bonzini                 OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
15357702e47cSPaolo Bonzini         {"src", &openpic_src_ops_le,
15367702e47cSPaolo Bonzini                 OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
15377702e47cSPaolo Bonzini         {"cpu", &openpic_cpu_ops_le,
15387702e47cSPaolo Bonzini                 OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
15397702e47cSPaolo Bonzini         {NULL}
15407702e47cSPaolo Bonzini     };
15417702e47cSPaolo Bonzini     static const MemReg list_be[] = {
15427702e47cSPaolo Bonzini         {"glb", &openpic_glb_ops_be,
15437702e47cSPaolo Bonzini                 OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
15447702e47cSPaolo Bonzini         {"tmr", &openpic_tmr_ops_be,
15457702e47cSPaolo Bonzini                 OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
15467702e47cSPaolo Bonzini         {"src", &openpic_src_ops_be,
15477702e47cSPaolo Bonzini                 OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
15487702e47cSPaolo Bonzini         {"cpu", &openpic_cpu_ops_be,
15497702e47cSPaolo Bonzini                 OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
15507702e47cSPaolo Bonzini         {NULL}
15517702e47cSPaolo Bonzini     };
15527702e47cSPaolo Bonzini     static const MemReg list_fsl[] = {
15537702e47cSPaolo Bonzini         {"msi", &openpic_msi_ops_be,
15547702e47cSPaolo Bonzini                 OPENPIC_MSI_REG_START, OPENPIC_MSI_REG_SIZE},
15557702e47cSPaolo Bonzini         {"summary", &openpic_summary_ops_be,
15567702e47cSPaolo Bonzini                 OPENPIC_SUMMARY_REG_START, OPENPIC_SUMMARY_REG_SIZE},
15577702e47cSPaolo Bonzini         {NULL}
15587702e47cSPaolo Bonzini     };
15597702e47cSPaolo Bonzini 
15607702e47cSPaolo Bonzini     memory_region_init(&opp->mem, "openpic", 0x40000);
15617702e47cSPaolo Bonzini 
15627702e47cSPaolo Bonzini     switch (opp->model) {
15637702e47cSPaolo Bonzini     case OPENPIC_MODEL_FSL_MPIC_20:
15647702e47cSPaolo Bonzini     default:
15657702e47cSPaolo Bonzini         opp->fsl = &fsl_mpic_20;
15667702e47cSPaolo Bonzini         opp->brr1 = 0x00400200;
15677702e47cSPaolo Bonzini         opp->flags |= OPENPIC_FLAG_IDR_CRIT;
15687702e47cSPaolo Bonzini         opp->nb_irqs = 80;
15697702e47cSPaolo Bonzini         opp->mpic_mode_mask = GCR_MODE_MIXED;
15707702e47cSPaolo Bonzini 
15717702e47cSPaolo Bonzini         fsl_common_init(opp);
15727702e47cSPaolo Bonzini         map_list(opp, list_be, &list_count);
15737702e47cSPaolo Bonzini         map_list(opp, list_fsl, &list_count);
15747702e47cSPaolo Bonzini 
15757702e47cSPaolo Bonzini         break;
15767702e47cSPaolo Bonzini 
15777702e47cSPaolo Bonzini     case OPENPIC_MODEL_FSL_MPIC_42:
15787702e47cSPaolo Bonzini         opp->fsl = &fsl_mpic_42;
15797702e47cSPaolo Bonzini         opp->brr1 = 0x00400402;
15807702e47cSPaolo Bonzini         opp->flags |= OPENPIC_FLAG_ILR;
15817702e47cSPaolo Bonzini         opp->nb_irqs = 196;
15827702e47cSPaolo Bonzini         opp->mpic_mode_mask = GCR_MODE_PROXY;
15837702e47cSPaolo Bonzini 
15847702e47cSPaolo Bonzini         fsl_common_init(opp);
15857702e47cSPaolo Bonzini         map_list(opp, list_be, &list_count);
15867702e47cSPaolo Bonzini         map_list(opp, list_fsl, &list_count);
15877702e47cSPaolo Bonzini 
15887702e47cSPaolo Bonzini         break;
15897702e47cSPaolo Bonzini 
15907702e47cSPaolo Bonzini     case OPENPIC_MODEL_RAVEN:
15917702e47cSPaolo Bonzini         opp->nb_irqs = RAVEN_MAX_EXT;
15927702e47cSPaolo Bonzini         opp->vid = VID_REVISION_1_3;
15937702e47cSPaolo Bonzini         opp->vir = VIR_GENERIC;
15947702e47cSPaolo Bonzini         opp->vector_mask = 0xFF;
15957702e47cSPaolo Bonzini         opp->tfrr_reset = 4160000;
15967702e47cSPaolo Bonzini         opp->ivpr_reset = IVPR_MASK_MASK | IVPR_MODE_MASK;
15977702e47cSPaolo Bonzini         opp->idr_reset = 0;
15987702e47cSPaolo Bonzini         opp->max_irq = RAVEN_MAX_IRQ;
15997702e47cSPaolo Bonzini         opp->irq_ipi0 = RAVEN_IPI_IRQ;
16007702e47cSPaolo Bonzini         opp->irq_tim0 = RAVEN_TMR_IRQ;
16017702e47cSPaolo Bonzini         opp->brr1 = -1;
16027702e47cSPaolo Bonzini         opp->mpic_mode_mask = GCR_MODE_MIXED;
16037702e47cSPaolo Bonzini 
16047702e47cSPaolo Bonzini         /* Only UP supported today */
16057702e47cSPaolo Bonzini         if (opp->nb_cpus != 1) {
16067702e47cSPaolo Bonzini             return -EINVAL;
16077702e47cSPaolo Bonzini         }
16087702e47cSPaolo Bonzini 
16097702e47cSPaolo Bonzini         map_list(opp, list_le, &list_count);
16107702e47cSPaolo Bonzini         break;
16117702e47cSPaolo Bonzini     }
16127702e47cSPaolo Bonzini 
16137702e47cSPaolo Bonzini     for (i = 0; i < opp->nb_cpus; i++) {
16147702e47cSPaolo Bonzini         opp->dst[i].irqs = g_new(qemu_irq, OPENPIC_OUTPUT_NB);
16157702e47cSPaolo Bonzini         for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
16167702e47cSPaolo Bonzini             sysbus_init_irq(dev, &opp->dst[i].irqs[j]);
16177702e47cSPaolo Bonzini         }
16187702e47cSPaolo Bonzini     }
16197702e47cSPaolo Bonzini 
16207702e47cSPaolo Bonzini     register_savevm(&opp->busdev.qdev, "openpic", 0, 2,
16217702e47cSPaolo Bonzini                     openpic_save, openpic_load, opp);
16227702e47cSPaolo Bonzini 
16237702e47cSPaolo Bonzini     sysbus_init_mmio(dev, &opp->mem);
16247702e47cSPaolo Bonzini     qdev_init_gpio_in(&dev->qdev, openpic_set_irq, opp->max_irq);
16257702e47cSPaolo Bonzini 
16267702e47cSPaolo Bonzini     return 0;
16277702e47cSPaolo Bonzini }
16287702e47cSPaolo Bonzini 
16297702e47cSPaolo Bonzini static Property openpic_properties[] = {
16307702e47cSPaolo Bonzini     DEFINE_PROP_UINT32("model", OpenPICState, model, OPENPIC_MODEL_FSL_MPIC_20),
16317702e47cSPaolo Bonzini     DEFINE_PROP_UINT32("nb_cpus", OpenPICState, nb_cpus, 1),
16327702e47cSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
16337702e47cSPaolo Bonzini };
16347702e47cSPaolo Bonzini 
16357702e47cSPaolo Bonzini static void openpic_class_init(ObjectClass *klass, void *data)
16367702e47cSPaolo Bonzini {
16377702e47cSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
16387702e47cSPaolo Bonzini     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
16397702e47cSPaolo Bonzini 
16407702e47cSPaolo Bonzini     k->init = openpic_init;
16417702e47cSPaolo Bonzini     dc->props = openpic_properties;
16427702e47cSPaolo Bonzini     dc->reset = openpic_reset;
16437702e47cSPaolo Bonzini }
16447702e47cSPaolo Bonzini 
16457702e47cSPaolo Bonzini static const TypeInfo openpic_info = {
16467702e47cSPaolo Bonzini     .name          = "openpic",
16477702e47cSPaolo Bonzini     .parent        = TYPE_SYS_BUS_DEVICE,
16487702e47cSPaolo Bonzini     .instance_size = sizeof(OpenPICState),
16497702e47cSPaolo Bonzini     .class_init    = openpic_class_init,
16507702e47cSPaolo Bonzini };
16517702e47cSPaolo Bonzini 
16527702e47cSPaolo Bonzini static void openpic_register_types(void)
16537702e47cSPaolo Bonzini {
16547702e47cSPaolo Bonzini     type_register_static(&openpic_info);
16557702e47cSPaolo Bonzini }
16567702e47cSPaolo Bonzini 
16577702e47cSPaolo Bonzini type_init(openpic_register_types)
1658