xref: /qemu/hw/intc/openpic.c (revision e5f6e732)
17702e47cSPaolo Bonzini /*
27702e47cSPaolo Bonzini  * OpenPIC emulation
37702e47cSPaolo Bonzini  *
47702e47cSPaolo Bonzini  * Copyright (c) 2004 Jocelyn Mayer
57702e47cSPaolo Bonzini  *               2011 Alexander Graf
67702e47cSPaolo Bonzini  *
77702e47cSPaolo Bonzini  * Permission is hereby granted, free of charge, to any person obtaining a copy
87702e47cSPaolo Bonzini  * of this software and associated documentation files (the "Software"), to deal
97702e47cSPaolo Bonzini  * in the Software without restriction, including without limitation the rights
107702e47cSPaolo Bonzini  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
117702e47cSPaolo Bonzini  * copies of the Software, and to permit persons to whom the Software is
127702e47cSPaolo Bonzini  * furnished to do so, subject to the following conditions:
137702e47cSPaolo Bonzini  *
147702e47cSPaolo Bonzini  * The above copyright notice and this permission notice shall be included in
157702e47cSPaolo Bonzini  * all copies or substantial portions of the Software.
167702e47cSPaolo Bonzini  *
177702e47cSPaolo Bonzini  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
187702e47cSPaolo Bonzini  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
197702e47cSPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
207702e47cSPaolo Bonzini  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
217702e47cSPaolo Bonzini  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
227702e47cSPaolo Bonzini  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
237702e47cSPaolo Bonzini  * THE SOFTWARE.
247702e47cSPaolo Bonzini  */
257702e47cSPaolo Bonzini /*
267702e47cSPaolo Bonzini  *
277702e47cSPaolo Bonzini  * Based on OpenPic implementations:
287702e47cSPaolo Bonzini  * - Intel GW80314 I/O companion chip developer's manual
297702e47cSPaolo Bonzini  * - Motorola MPC8245 & MPC8540 user manuals.
307702e47cSPaolo Bonzini  * - Motorola MCP750 (aka Raven) programmer manual.
317702e47cSPaolo Bonzini  * - Motorola Harrier programmer manuel
327702e47cSPaolo Bonzini  *
337702e47cSPaolo Bonzini  * Serial interrupts, as implemented in Raven chipset are not supported yet.
347702e47cSPaolo Bonzini  *
357702e47cSPaolo Bonzini  */
367702e47cSPaolo Bonzini #include "hw/hw.h"
377702e47cSPaolo Bonzini #include "hw/ppc/mac.h"
387702e47cSPaolo Bonzini #include "hw/pci/pci.h"
397702e47cSPaolo Bonzini #include "hw/ppc/openpic.h"
402b927571SAndreas Färber #include "hw/ppc/ppc_e500.h"
417702e47cSPaolo Bonzini #include "hw/sysbus.h"
427702e47cSPaolo Bonzini #include "hw/pci/msi.h"
437702e47cSPaolo Bonzini #include "qemu/bitops.h"
4473d963c0SMichael Roth #include "qapi/qmp/qerror.h"
457702e47cSPaolo Bonzini 
467702e47cSPaolo Bonzini //#define DEBUG_OPENPIC
477702e47cSPaolo Bonzini 
487702e47cSPaolo Bonzini #ifdef DEBUG_OPENPIC
497702e47cSPaolo Bonzini static const int debug_openpic = 1;
507702e47cSPaolo Bonzini #else
517702e47cSPaolo Bonzini static const int debug_openpic = 0;
527702e47cSPaolo Bonzini #endif
537702e47cSPaolo Bonzini 
547702e47cSPaolo Bonzini #define DPRINTF(fmt, ...) do { \
557702e47cSPaolo Bonzini         if (debug_openpic) { \
567702e47cSPaolo Bonzini             printf(fmt , ## __VA_ARGS__); \
577702e47cSPaolo Bonzini         } \
587702e47cSPaolo Bonzini     } while (0)
597702e47cSPaolo Bonzini 
607702e47cSPaolo Bonzini #define MAX_CPU     32
617702e47cSPaolo Bonzini #define MAX_MSI     8
627702e47cSPaolo Bonzini #define VID         0x03 /* MPIC version ID */
637702e47cSPaolo Bonzini 
647702e47cSPaolo Bonzini /* OpenPIC capability flags */
657702e47cSPaolo Bonzini #define OPENPIC_FLAG_IDR_CRIT     (1 << 0)
667702e47cSPaolo Bonzini #define OPENPIC_FLAG_ILR          (2 << 0)
677702e47cSPaolo Bonzini 
687702e47cSPaolo Bonzini /* OpenPIC address map */
697702e47cSPaolo Bonzini #define OPENPIC_GLB_REG_START        0x0
707702e47cSPaolo Bonzini #define OPENPIC_GLB_REG_SIZE         0x10F0
717702e47cSPaolo Bonzini #define OPENPIC_TMR_REG_START        0x10F0
727702e47cSPaolo Bonzini #define OPENPIC_TMR_REG_SIZE         0x220
737702e47cSPaolo Bonzini #define OPENPIC_MSI_REG_START        0x1600
747702e47cSPaolo Bonzini #define OPENPIC_MSI_REG_SIZE         0x200
757702e47cSPaolo Bonzini #define OPENPIC_SUMMARY_REG_START   0x3800
767702e47cSPaolo Bonzini #define OPENPIC_SUMMARY_REG_SIZE    0x800
777702e47cSPaolo Bonzini #define OPENPIC_SRC_REG_START        0x10000
788935a442SScott Wood #define OPENPIC_SRC_REG_SIZE         (OPENPIC_MAX_SRC * 0x20)
797702e47cSPaolo Bonzini #define OPENPIC_CPU_REG_START        0x20000
807702e47cSPaolo Bonzini #define OPENPIC_CPU_REG_SIZE         0x100 + ((MAX_CPU - 1) * 0x1000)
817702e47cSPaolo Bonzini 
827702e47cSPaolo Bonzini /* Raven */
837702e47cSPaolo Bonzini #define RAVEN_MAX_CPU      2
847702e47cSPaolo Bonzini #define RAVEN_MAX_EXT     48
857702e47cSPaolo Bonzini #define RAVEN_MAX_IRQ     64
868935a442SScott Wood #define RAVEN_MAX_TMR      OPENPIC_MAX_TMR
878935a442SScott Wood #define RAVEN_MAX_IPI      OPENPIC_MAX_IPI
887702e47cSPaolo Bonzini 
897702e47cSPaolo Bonzini /* Interrupt definitions */
907702e47cSPaolo Bonzini #define RAVEN_FE_IRQ     (RAVEN_MAX_EXT)     /* Internal functional IRQ */
917702e47cSPaolo Bonzini #define RAVEN_ERR_IRQ    (RAVEN_MAX_EXT + 1) /* Error IRQ */
927702e47cSPaolo Bonzini #define RAVEN_TMR_IRQ    (RAVEN_MAX_EXT + 2) /* First timer IRQ */
937702e47cSPaolo Bonzini #define RAVEN_IPI_IRQ    (RAVEN_TMR_IRQ + RAVEN_MAX_TMR) /* First IPI IRQ */
947702e47cSPaolo Bonzini /* First doorbell IRQ */
957702e47cSPaolo Bonzini #define RAVEN_DBL_IRQ    (RAVEN_IPI_IRQ + (RAVEN_MAX_CPU * RAVEN_MAX_IPI))
967702e47cSPaolo Bonzini 
977702e47cSPaolo Bonzini typedef struct FslMpicInfo {
987702e47cSPaolo Bonzini     int max_ext;
997702e47cSPaolo Bonzini } FslMpicInfo;
1007702e47cSPaolo Bonzini 
1017702e47cSPaolo Bonzini static FslMpicInfo fsl_mpic_20 = {
1027702e47cSPaolo Bonzini     .max_ext = 12,
1037702e47cSPaolo Bonzini };
1047702e47cSPaolo Bonzini 
1057702e47cSPaolo Bonzini static FslMpicInfo fsl_mpic_42 = {
1067702e47cSPaolo Bonzini     .max_ext = 12,
1077702e47cSPaolo Bonzini };
1087702e47cSPaolo Bonzini 
1097702e47cSPaolo Bonzini #define FRR_NIRQ_SHIFT    16
1107702e47cSPaolo Bonzini #define FRR_NCPU_SHIFT     8
1117702e47cSPaolo Bonzini #define FRR_VID_SHIFT      0
1127702e47cSPaolo Bonzini 
1137702e47cSPaolo Bonzini #define VID_REVISION_1_2   2
1147702e47cSPaolo Bonzini #define VID_REVISION_1_3   3
1157702e47cSPaolo Bonzini 
1167702e47cSPaolo Bonzini #define VIR_GENERIC      0x00000000 /* Generic Vendor ID */
1177702e47cSPaolo Bonzini 
1187702e47cSPaolo Bonzini #define GCR_RESET        0x80000000
1197702e47cSPaolo Bonzini #define GCR_MODE_PASS    0x00000000
1207702e47cSPaolo Bonzini #define GCR_MODE_MIXED   0x20000000
1217702e47cSPaolo Bonzini #define GCR_MODE_PROXY   0x60000000
1227702e47cSPaolo Bonzini 
1237702e47cSPaolo Bonzini #define TBCR_CI           0x80000000 /* count inhibit */
1247702e47cSPaolo Bonzini #define TCCR_TOG          0x80000000 /* toggles when decrement to zero */
1257702e47cSPaolo Bonzini 
1267702e47cSPaolo Bonzini #define IDR_EP_SHIFT      31
127def60298SPeter Maydell #define IDR_EP_MASK       (1U << IDR_EP_SHIFT)
1287702e47cSPaolo Bonzini #define IDR_CI0_SHIFT     30
1297702e47cSPaolo Bonzini #define IDR_CI1_SHIFT     29
1307702e47cSPaolo Bonzini #define IDR_P1_SHIFT      1
1317702e47cSPaolo Bonzini #define IDR_P0_SHIFT      0
1327702e47cSPaolo Bonzini 
1337702e47cSPaolo Bonzini #define ILR_INTTGT_MASK   0x000000ff
1347702e47cSPaolo Bonzini #define ILR_INTTGT_INT    0x00
1357702e47cSPaolo Bonzini #define ILR_INTTGT_CINT   0x01 /* critical */
1367702e47cSPaolo Bonzini #define ILR_INTTGT_MCP    0x02 /* machine check */
1377702e47cSPaolo Bonzini 
1387702e47cSPaolo Bonzini /* The currently supported INTTGT values happen to be the same as QEMU's
1397702e47cSPaolo Bonzini  * openpic output codes, but don't depend on this.  The output codes
1407702e47cSPaolo Bonzini  * could change (unlikely, but...) or support could be added for
1417702e47cSPaolo Bonzini  * more INTTGT values.
1427702e47cSPaolo Bonzini  */
1437702e47cSPaolo Bonzini static const int inttgt_output[][2] = {
1447702e47cSPaolo Bonzini     { ILR_INTTGT_INT, OPENPIC_OUTPUT_INT },
1457702e47cSPaolo Bonzini     { ILR_INTTGT_CINT, OPENPIC_OUTPUT_CINT },
1467702e47cSPaolo Bonzini     { ILR_INTTGT_MCP, OPENPIC_OUTPUT_MCK },
1477702e47cSPaolo Bonzini };
1487702e47cSPaolo Bonzini 
1497702e47cSPaolo Bonzini static int inttgt_to_output(int inttgt)
1507702e47cSPaolo Bonzini {
1517702e47cSPaolo Bonzini     int i;
1527702e47cSPaolo Bonzini 
1537702e47cSPaolo Bonzini     for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
1547702e47cSPaolo Bonzini         if (inttgt_output[i][0] == inttgt) {
1557702e47cSPaolo Bonzini             return inttgt_output[i][1];
1567702e47cSPaolo Bonzini         }
1577702e47cSPaolo Bonzini     }
1587702e47cSPaolo Bonzini 
1597702e47cSPaolo Bonzini     fprintf(stderr, "%s: unsupported inttgt %d\n", __func__, inttgt);
1607702e47cSPaolo Bonzini     return OPENPIC_OUTPUT_INT;
1617702e47cSPaolo Bonzini }
1627702e47cSPaolo Bonzini 
1637702e47cSPaolo Bonzini static int output_to_inttgt(int output)
1647702e47cSPaolo Bonzini {
1657702e47cSPaolo Bonzini     int i;
1667702e47cSPaolo Bonzini 
1677702e47cSPaolo Bonzini     for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
1687702e47cSPaolo Bonzini         if (inttgt_output[i][1] == output) {
1697702e47cSPaolo Bonzini             return inttgt_output[i][0];
1707702e47cSPaolo Bonzini         }
1717702e47cSPaolo Bonzini     }
1727702e47cSPaolo Bonzini 
1737702e47cSPaolo Bonzini     abort();
1747702e47cSPaolo Bonzini }
1757702e47cSPaolo Bonzini 
1767702e47cSPaolo Bonzini #define MSIIR_OFFSET       0x140
1777702e47cSPaolo Bonzini #define MSIIR_SRS_SHIFT    29
1787702e47cSPaolo Bonzini #define MSIIR_SRS_MASK     (0x7 << MSIIR_SRS_SHIFT)
1797702e47cSPaolo Bonzini #define MSIIR_IBS_SHIFT    24
1807702e47cSPaolo Bonzini #define MSIIR_IBS_MASK     (0x1f << MSIIR_IBS_SHIFT)
1817702e47cSPaolo Bonzini 
1827702e47cSPaolo Bonzini static int get_current_cpu(void)
1837702e47cSPaolo Bonzini {
1844917cf44SAndreas Färber     if (!current_cpu) {
1857702e47cSPaolo Bonzini         return -1;
1867702e47cSPaolo Bonzini     }
1877702e47cSPaolo Bonzini 
1884917cf44SAndreas Färber     return current_cpu->cpu_index;
1897702e47cSPaolo Bonzini }
1907702e47cSPaolo Bonzini 
1917702e47cSPaolo Bonzini static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
1927702e47cSPaolo Bonzini                                           int idx);
1937702e47cSPaolo Bonzini static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
1947702e47cSPaolo Bonzini                                        uint32_t val, int idx);
1958ebe65f3SPaul Janzen static void openpic_reset(DeviceState *d);
1967702e47cSPaolo Bonzini 
1977702e47cSPaolo Bonzini typedef enum IRQType {
1987702e47cSPaolo Bonzini     IRQ_TYPE_NORMAL = 0,
1997702e47cSPaolo Bonzini     IRQ_TYPE_FSLINT,        /* FSL internal interrupt -- level only */
2007702e47cSPaolo Bonzini     IRQ_TYPE_FSLSPECIAL,    /* FSL timer/IPI interrupt, edge, no polarity */
2017702e47cSPaolo Bonzini } IRQType;
2027702e47cSPaolo Bonzini 
2037702e47cSPaolo Bonzini /* Round up to the nearest 64 IRQs so that the queue length
2047702e47cSPaolo Bonzini  * won't change when moving between 32 and 64 bit hosts.
2057702e47cSPaolo Bonzini  */
2062ada66f9SMark Cave-Ayland #define IRQQUEUE_SIZE_BITS ((OPENPIC_MAX_IRQ + 63) & ~63)
2072ada66f9SMark Cave-Ayland 
2082ada66f9SMark Cave-Ayland typedef struct IRQQueue {
2092ada66f9SMark Cave-Ayland     unsigned long *queue;
210*e5f6e732SMark Cave-Ayland     int32_t queue_size; /* Only used for VMSTATE_BITMAP */
2117702e47cSPaolo Bonzini     int next;
2127702e47cSPaolo Bonzini     int priority;
2137702e47cSPaolo Bonzini } IRQQueue;
2147702e47cSPaolo Bonzini 
2157702e47cSPaolo Bonzini typedef struct IRQSource {
2167702e47cSPaolo Bonzini     uint32_t ivpr;  /* IRQ vector/priority register */
2177702e47cSPaolo Bonzini     uint32_t idr;   /* IRQ destination register */
2187702e47cSPaolo Bonzini     uint32_t destmask; /* bitmap of CPU destinations */
2197702e47cSPaolo Bonzini     int last_cpu;
2207702e47cSPaolo Bonzini     int output;     /* IRQ level, e.g. OPENPIC_OUTPUT_INT */
2217702e47cSPaolo Bonzini     int pending;    /* TRUE if IRQ is pending */
2227702e47cSPaolo Bonzini     IRQType type;
2237702e47cSPaolo Bonzini     bool level:1;   /* level-triggered */
2247702e47cSPaolo Bonzini     bool nomask:1;  /* critical interrupts ignore mask on some FSL MPICs */
2257702e47cSPaolo Bonzini } IRQSource;
2267702e47cSPaolo Bonzini 
2277702e47cSPaolo Bonzini #define IVPR_MASK_SHIFT       31
228def60298SPeter Maydell #define IVPR_MASK_MASK        (1U << IVPR_MASK_SHIFT)
2297702e47cSPaolo Bonzini #define IVPR_ACTIVITY_SHIFT   30
230def60298SPeter Maydell #define IVPR_ACTIVITY_MASK    (1U << IVPR_ACTIVITY_SHIFT)
2317702e47cSPaolo Bonzini #define IVPR_MODE_SHIFT       29
232def60298SPeter Maydell #define IVPR_MODE_MASK        (1U << IVPR_MODE_SHIFT)
2337702e47cSPaolo Bonzini #define IVPR_POLARITY_SHIFT   23
234def60298SPeter Maydell #define IVPR_POLARITY_MASK    (1U << IVPR_POLARITY_SHIFT)
2357702e47cSPaolo Bonzini #define IVPR_SENSE_SHIFT      22
236def60298SPeter Maydell #define IVPR_SENSE_MASK       (1U << IVPR_SENSE_SHIFT)
2377702e47cSPaolo Bonzini 
238def60298SPeter Maydell #define IVPR_PRIORITY_MASK     (0xFU << 16)
2397702e47cSPaolo Bonzini #define IVPR_PRIORITY(_ivprr_) ((int)(((_ivprr_) & IVPR_PRIORITY_MASK) >> 16))
2407702e47cSPaolo Bonzini #define IVPR_VECTOR(opp, _ivprr_) ((_ivprr_) & (opp)->vector_mask)
2417702e47cSPaolo Bonzini 
2427702e47cSPaolo Bonzini /* IDR[EP/CI] are only for FSL MPIC prior to v4.0 */
2437702e47cSPaolo Bonzini #define IDR_EP      0x80000000  /* external pin */
2447702e47cSPaolo Bonzini #define IDR_CI      0x40000000  /* critical interrupt */
2457702e47cSPaolo Bonzini 
246*e5f6e732SMark Cave-Ayland typedef struct OpenPICTimer {
247*e5f6e732SMark Cave-Ayland     uint32_t tccr;  /* Global timer current count register */
248*e5f6e732SMark Cave-Ayland     uint32_t tbcr;  /* Global timer base count register */
249*e5f6e732SMark Cave-Ayland } OpenPICTimer;
250*e5f6e732SMark Cave-Ayland 
251*e5f6e732SMark Cave-Ayland typedef struct OpenPICMSI {
252*e5f6e732SMark Cave-Ayland     uint32_t msir;   /* Shared Message Signaled Interrupt Register */
253*e5f6e732SMark Cave-Ayland } OpenPICMSI;
254*e5f6e732SMark Cave-Ayland 
2557702e47cSPaolo Bonzini typedef struct IRQDest {
2567702e47cSPaolo Bonzini     int32_t ctpr; /* CPU current task priority */
2577702e47cSPaolo Bonzini     IRQQueue raised;
2587702e47cSPaolo Bonzini     IRQQueue servicing;
2597702e47cSPaolo Bonzini     qemu_irq *irqs;
2607702e47cSPaolo Bonzini 
2617702e47cSPaolo Bonzini     /* Count of IRQ sources asserting on non-INT outputs */
2627702e47cSPaolo Bonzini     uint32_t outputs_active[OPENPIC_OUTPUT_NB];
2637702e47cSPaolo Bonzini } IRQDest;
2647702e47cSPaolo Bonzini 
265e1766344SAndreas Färber #define OPENPIC(obj) OBJECT_CHECK(OpenPICState, (obj), TYPE_OPENPIC)
266e1766344SAndreas Färber 
2677702e47cSPaolo Bonzini typedef struct OpenPICState {
268e1766344SAndreas Färber     /*< private >*/
269e1766344SAndreas Färber     SysBusDevice parent_obj;
270e1766344SAndreas Färber     /*< public >*/
271e1766344SAndreas Färber 
2727702e47cSPaolo Bonzini     MemoryRegion mem;
2737702e47cSPaolo Bonzini 
2747702e47cSPaolo Bonzini     /* Behavior control */
2757702e47cSPaolo Bonzini     FslMpicInfo *fsl;
2767702e47cSPaolo Bonzini     uint32_t model;
2777702e47cSPaolo Bonzini     uint32_t flags;
2787702e47cSPaolo Bonzini     uint32_t nb_irqs;
2797702e47cSPaolo Bonzini     uint32_t vid;
2807702e47cSPaolo Bonzini     uint32_t vir; /* Vendor identification register */
2817702e47cSPaolo Bonzini     uint32_t vector_mask;
2827702e47cSPaolo Bonzini     uint32_t tfrr_reset;
2837702e47cSPaolo Bonzini     uint32_t ivpr_reset;
2847702e47cSPaolo Bonzini     uint32_t idr_reset;
2857702e47cSPaolo Bonzini     uint32_t brr1;
2867702e47cSPaolo Bonzini     uint32_t mpic_mode_mask;
2877702e47cSPaolo Bonzini 
2887702e47cSPaolo Bonzini     /* Sub-regions */
2897702e47cSPaolo Bonzini     MemoryRegion sub_io_mem[6];
2907702e47cSPaolo Bonzini 
2917702e47cSPaolo Bonzini     /* Global registers */
2927702e47cSPaolo Bonzini     uint32_t frr; /* Feature reporting register */
2937702e47cSPaolo Bonzini     uint32_t gcr; /* Global configuration register  */
2947702e47cSPaolo Bonzini     uint32_t pir; /* Processor initialization register */
2957702e47cSPaolo Bonzini     uint32_t spve; /* Spurious vector register */
2967702e47cSPaolo Bonzini     uint32_t tfrr; /* Timer frequency reporting register */
2977702e47cSPaolo Bonzini     /* Source registers */
2988935a442SScott Wood     IRQSource src[OPENPIC_MAX_IRQ];
2997702e47cSPaolo Bonzini     /* Local registers per output pin */
3007702e47cSPaolo Bonzini     IRQDest dst[MAX_CPU];
3017702e47cSPaolo Bonzini     uint32_t nb_cpus;
3027702e47cSPaolo Bonzini     /* Timer registers */
303*e5f6e732SMark Cave-Ayland     OpenPICTimer timers[OPENPIC_MAX_TMR];
3047702e47cSPaolo Bonzini     /* Shared MSI registers */
305*e5f6e732SMark Cave-Ayland     OpenPICMSI msi[MAX_MSI];
3067702e47cSPaolo Bonzini     uint32_t max_irq;
3077702e47cSPaolo Bonzini     uint32_t irq_ipi0;
3087702e47cSPaolo Bonzini     uint32_t irq_tim0;
3097702e47cSPaolo Bonzini     uint32_t irq_msi;
3107702e47cSPaolo Bonzini } OpenPICState;
3117702e47cSPaolo Bonzini 
3127702e47cSPaolo Bonzini static inline void IRQ_setbit(IRQQueue *q, int n_IRQ)
3137702e47cSPaolo Bonzini {
3147702e47cSPaolo Bonzini     set_bit(n_IRQ, q->queue);
3157702e47cSPaolo Bonzini }
3167702e47cSPaolo Bonzini 
3177702e47cSPaolo Bonzini static inline void IRQ_resetbit(IRQQueue *q, int n_IRQ)
3187702e47cSPaolo Bonzini {
3197702e47cSPaolo Bonzini     clear_bit(n_IRQ, q->queue);
3207702e47cSPaolo Bonzini }
3217702e47cSPaolo Bonzini 
3227702e47cSPaolo Bonzini static void IRQ_check(OpenPICState *opp, IRQQueue *q)
3237702e47cSPaolo Bonzini {
3247702e47cSPaolo Bonzini     int irq = -1;
3257702e47cSPaolo Bonzini     int next = -1;
3267702e47cSPaolo Bonzini     int priority = -1;
3277702e47cSPaolo Bonzini 
3287702e47cSPaolo Bonzini     for (;;) {
3297702e47cSPaolo Bonzini         irq = find_next_bit(q->queue, opp->max_irq, irq + 1);
3307702e47cSPaolo Bonzini         if (irq == opp->max_irq) {
3317702e47cSPaolo Bonzini             break;
3327702e47cSPaolo Bonzini         }
3337702e47cSPaolo Bonzini 
3347702e47cSPaolo Bonzini         DPRINTF("IRQ_check: irq %d set ivpr_pr=%d pr=%d\n",
3357702e47cSPaolo Bonzini                 irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority);
3367702e47cSPaolo Bonzini 
3377702e47cSPaolo Bonzini         if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) {
3387702e47cSPaolo Bonzini             next = irq;
3397702e47cSPaolo Bonzini             priority = IVPR_PRIORITY(opp->src[irq].ivpr);
3407702e47cSPaolo Bonzini         }
3417702e47cSPaolo Bonzini     }
3427702e47cSPaolo Bonzini 
3437702e47cSPaolo Bonzini     q->next = next;
3447702e47cSPaolo Bonzini     q->priority = priority;
3457702e47cSPaolo Bonzini }
3467702e47cSPaolo Bonzini 
3477702e47cSPaolo Bonzini static int IRQ_get_next(OpenPICState *opp, IRQQueue *q)
3487702e47cSPaolo Bonzini {
3497702e47cSPaolo Bonzini     /* XXX: optimize */
3507702e47cSPaolo Bonzini     IRQ_check(opp, q);
3517702e47cSPaolo Bonzini 
3527702e47cSPaolo Bonzini     return q->next;
3537702e47cSPaolo Bonzini }
3547702e47cSPaolo Bonzini 
3557702e47cSPaolo Bonzini static void IRQ_local_pipe(OpenPICState *opp, int n_CPU, int n_IRQ,
3567702e47cSPaolo Bonzini                            bool active, bool was_active)
3577702e47cSPaolo Bonzini {
3587702e47cSPaolo Bonzini     IRQDest *dst;
3597702e47cSPaolo Bonzini     IRQSource *src;
3607702e47cSPaolo Bonzini     int priority;
3617702e47cSPaolo Bonzini 
3627702e47cSPaolo Bonzini     dst = &opp->dst[n_CPU];
3637702e47cSPaolo Bonzini     src = &opp->src[n_IRQ];
3647702e47cSPaolo Bonzini 
3657702e47cSPaolo Bonzini     DPRINTF("%s: IRQ %d active %d was %d\n",
3667702e47cSPaolo Bonzini             __func__, n_IRQ, active, was_active);
3677702e47cSPaolo Bonzini 
3687702e47cSPaolo Bonzini     if (src->output != OPENPIC_OUTPUT_INT) {
3697702e47cSPaolo Bonzini         DPRINTF("%s: output %d irq %d active %d was %d count %d\n",
3707702e47cSPaolo Bonzini                 __func__, src->output, n_IRQ, active, was_active,
3717702e47cSPaolo Bonzini                 dst->outputs_active[src->output]);
3727702e47cSPaolo Bonzini 
3737702e47cSPaolo Bonzini         /* On Freescale MPIC, critical interrupts ignore priority,
3747702e47cSPaolo Bonzini          * IACK, EOI, etc.  Before MPIC v4.1 they also ignore
3757702e47cSPaolo Bonzini          * masking.
3767702e47cSPaolo Bonzini          */
3777702e47cSPaolo Bonzini         if (active) {
3787702e47cSPaolo Bonzini             if (!was_active && dst->outputs_active[src->output]++ == 0) {
3797702e47cSPaolo Bonzini                 DPRINTF("%s: Raise OpenPIC output %d cpu %d irq %d\n",
3807702e47cSPaolo Bonzini                         __func__, src->output, n_CPU, n_IRQ);
3817702e47cSPaolo Bonzini                 qemu_irq_raise(dst->irqs[src->output]);
3827702e47cSPaolo Bonzini             }
3837702e47cSPaolo Bonzini         } else {
3847702e47cSPaolo Bonzini             if (was_active && --dst->outputs_active[src->output] == 0) {
3857702e47cSPaolo Bonzini                 DPRINTF("%s: Lower OpenPIC output %d cpu %d irq %d\n",
3867702e47cSPaolo Bonzini                         __func__, src->output, n_CPU, n_IRQ);
3877702e47cSPaolo Bonzini                 qemu_irq_lower(dst->irqs[src->output]);
3887702e47cSPaolo Bonzini             }
3897702e47cSPaolo Bonzini         }
3907702e47cSPaolo Bonzini 
3917702e47cSPaolo Bonzini         return;
3927702e47cSPaolo Bonzini     }
3937702e47cSPaolo Bonzini 
3947702e47cSPaolo Bonzini     priority = IVPR_PRIORITY(src->ivpr);
3957702e47cSPaolo Bonzini 
3967702e47cSPaolo Bonzini     /* Even if the interrupt doesn't have enough priority,
3977702e47cSPaolo Bonzini      * it is still raised, in case ctpr is lowered later.
3987702e47cSPaolo Bonzini      */
3997702e47cSPaolo Bonzini     if (active) {
4007702e47cSPaolo Bonzini         IRQ_setbit(&dst->raised, n_IRQ);
4017702e47cSPaolo Bonzini     } else {
4027702e47cSPaolo Bonzini         IRQ_resetbit(&dst->raised, n_IRQ);
4037702e47cSPaolo Bonzini     }
4047702e47cSPaolo Bonzini 
4057702e47cSPaolo Bonzini     IRQ_check(opp, &dst->raised);
4067702e47cSPaolo Bonzini 
4077702e47cSPaolo Bonzini     if (active && priority <= dst->ctpr) {
4087702e47cSPaolo Bonzini         DPRINTF("%s: IRQ %d priority %d too low for ctpr %d on CPU %d\n",
4097702e47cSPaolo Bonzini                 __func__, n_IRQ, priority, dst->ctpr, n_CPU);
4107702e47cSPaolo Bonzini         active = 0;
4117702e47cSPaolo Bonzini     }
4127702e47cSPaolo Bonzini 
4137702e47cSPaolo Bonzini     if (active) {
4147702e47cSPaolo Bonzini         if (IRQ_get_next(opp, &dst->servicing) >= 0 &&
4157702e47cSPaolo Bonzini                 priority <= dst->servicing.priority) {
4167702e47cSPaolo Bonzini             DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n",
4177702e47cSPaolo Bonzini                     __func__, n_IRQ, dst->servicing.next, n_CPU);
4187702e47cSPaolo Bonzini         } else {
4197702e47cSPaolo Bonzini             DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d/%d\n",
4207702e47cSPaolo Bonzini                     __func__, n_CPU, n_IRQ, dst->raised.next);
4217702e47cSPaolo Bonzini             qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
4227702e47cSPaolo Bonzini         }
4237702e47cSPaolo Bonzini     } else {
4247702e47cSPaolo Bonzini         IRQ_get_next(opp, &dst->servicing);
4257702e47cSPaolo Bonzini         if (dst->raised.priority > dst->ctpr &&
4267702e47cSPaolo Bonzini                 dst->raised.priority > dst->servicing.priority) {
4277702e47cSPaolo Bonzini             DPRINTF("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d\n",
4287702e47cSPaolo Bonzini                     __func__, n_IRQ, dst->raised.next, dst->raised.priority,
4297702e47cSPaolo Bonzini                     dst->ctpr, dst->servicing.priority, n_CPU);
4307702e47cSPaolo Bonzini             /* IRQ line stays asserted */
4317702e47cSPaolo Bonzini         } else {
4327702e47cSPaolo Bonzini             DPRINTF("%s: IRQ %d inactive, current prio %d/%d, CPU %d\n",
4337702e47cSPaolo Bonzini                     __func__, n_IRQ, dst->ctpr, dst->servicing.priority, n_CPU);
4347702e47cSPaolo Bonzini             qemu_irq_lower(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
4357702e47cSPaolo Bonzini         }
4367702e47cSPaolo Bonzini     }
4377702e47cSPaolo Bonzini }
4387702e47cSPaolo Bonzini 
4397702e47cSPaolo Bonzini /* update pic state because registers for n_IRQ have changed value */
4407702e47cSPaolo Bonzini static void openpic_update_irq(OpenPICState *opp, int n_IRQ)
4417702e47cSPaolo Bonzini {
4427702e47cSPaolo Bonzini     IRQSource *src;
4437702e47cSPaolo Bonzini     bool active, was_active;
4447702e47cSPaolo Bonzini     int i;
4457702e47cSPaolo Bonzini 
4467702e47cSPaolo Bonzini     src = &opp->src[n_IRQ];
4477702e47cSPaolo Bonzini     active = src->pending;
4487702e47cSPaolo Bonzini 
4497702e47cSPaolo Bonzini     if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) {
4507702e47cSPaolo Bonzini         /* Interrupt source is disabled */
4517702e47cSPaolo Bonzini         DPRINTF("%s: IRQ %d is disabled\n", __func__, n_IRQ);
4527702e47cSPaolo Bonzini         active = false;
4537702e47cSPaolo Bonzini     }
4547702e47cSPaolo Bonzini 
4557702e47cSPaolo Bonzini     was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK);
4567702e47cSPaolo Bonzini 
4577702e47cSPaolo Bonzini     /*
4587702e47cSPaolo Bonzini      * We don't have a similar check for already-active because
4597702e47cSPaolo Bonzini      * ctpr may have changed and we need to withdraw the interrupt.
4607702e47cSPaolo Bonzini      */
4617702e47cSPaolo Bonzini     if (!active && !was_active) {
4627702e47cSPaolo Bonzini         DPRINTF("%s: IRQ %d is already inactive\n", __func__, n_IRQ);
4637702e47cSPaolo Bonzini         return;
4647702e47cSPaolo Bonzini     }
4657702e47cSPaolo Bonzini 
4667702e47cSPaolo Bonzini     if (active) {
4677702e47cSPaolo Bonzini         src->ivpr |= IVPR_ACTIVITY_MASK;
4687702e47cSPaolo Bonzini     } else {
4697702e47cSPaolo Bonzini         src->ivpr &= ~IVPR_ACTIVITY_MASK;
4707702e47cSPaolo Bonzini     }
4717702e47cSPaolo Bonzini 
4727702e47cSPaolo Bonzini     if (src->destmask == 0) {
4737702e47cSPaolo Bonzini         /* No target */
4747702e47cSPaolo Bonzini         DPRINTF("%s: IRQ %d has no target\n", __func__, n_IRQ);
4757702e47cSPaolo Bonzini         return;
4767702e47cSPaolo Bonzini     }
4777702e47cSPaolo Bonzini 
4787702e47cSPaolo Bonzini     if (src->destmask == (1 << src->last_cpu)) {
4797702e47cSPaolo Bonzini         /* Only one CPU is allowed to receive this IRQ */
4807702e47cSPaolo Bonzini         IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active);
4817702e47cSPaolo Bonzini     } else if (!(src->ivpr & IVPR_MODE_MASK)) {
4827702e47cSPaolo Bonzini         /* Directed delivery mode */
4837702e47cSPaolo Bonzini         for (i = 0; i < opp->nb_cpus; i++) {
4847702e47cSPaolo Bonzini             if (src->destmask & (1 << i)) {
4857702e47cSPaolo Bonzini                 IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
4867702e47cSPaolo Bonzini             }
4877702e47cSPaolo Bonzini         }
4887702e47cSPaolo Bonzini     } else {
4897702e47cSPaolo Bonzini         /* Distributed delivery mode */
4907702e47cSPaolo Bonzini         for (i = src->last_cpu + 1; i != src->last_cpu; i++) {
4917702e47cSPaolo Bonzini             if (i == opp->nb_cpus) {
4927702e47cSPaolo Bonzini                 i = 0;
4937702e47cSPaolo Bonzini             }
4947702e47cSPaolo Bonzini             if (src->destmask & (1 << i)) {
4957702e47cSPaolo Bonzini                 IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
4967702e47cSPaolo Bonzini                 src->last_cpu = i;
4977702e47cSPaolo Bonzini                 break;
4987702e47cSPaolo Bonzini             }
4997702e47cSPaolo Bonzini         }
5007702e47cSPaolo Bonzini     }
5017702e47cSPaolo Bonzini }
5027702e47cSPaolo Bonzini 
5037702e47cSPaolo Bonzini static void openpic_set_irq(void *opaque, int n_IRQ, int level)
5047702e47cSPaolo Bonzini {
5057702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
5067702e47cSPaolo Bonzini     IRQSource *src;
5077702e47cSPaolo Bonzini 
5088935a442SScott Wood     if (n_IRQ >= OPENPIC_MAX_IRQ) {
5097702e47cSPaolo Bonzini         fprintf(stderr, "%s: IRQ %d out of range\n", __func__, n_IRQ);
5107702e47cSPaolo Bonzini         abort();
5117702e47cSPaolo Bonzini     }
5127702e47cSPaolo Bonzini 
5137702e47cSPaolo Bonzini     src = &opp->src[n_IRQ];
5147702e47cSPaolo Bonzini     DPRINTF("openpic: set irq %d = %d ivpr=0x%08x\n",
5157702e47cSPaolo Bonzini             n_IRQ, level, src->ivpr);
5167702e47cSPaolo Bonzini     if (src->level) {
5177702e47cSPaolo Bonzini         /* level-sensitive irq */
5187702e47cSPaolo Bonzini         src->pending = level;
5197702e47cSPaolo Bonzini         openpic_update_irq(opp, n_IRQ);
5207702e47cSPaolo Bonzini     } else {
5217702e47cSPaolo Bonzini         /* edge-sensitive irq */
5227702e47cSPaolo Bonzini         if (level) {
5237702e47cSPaolo Bonzini             src->pending = 1;
5247702e47cSPaolo Bonzini             openpic_update_irq(opp, n_IRQ);
5257702e47cSPaolo Bonzini         }
5267702e47cSPaolo Bonzini 
5277702e47cSPaolo Bonzini         if (src->output != OPENPIC_OUTPUT_INT) {
5287702e47cSPaolo Bonzini             /* Edge-triggered interrupts shouldn't be used
5297702e47cSPaolo Bonzini              * with non-INT delivery, but just in case,
5307702e47cSPaolo Bonzini              * try to make it do something sane rather than
5317702e47cSPaolo Bonzini              * cause an interrupt storm.  This is close to
5327702e47cSPaolo Bonzini              * what you'd probably see happen in real hardware.
5337702e47cSPaolo Bonzini              */
5347702e47cSPaolo Bonzini             src->pending = 0;
5357702e47cSPaolo Bonzini             openpic_update_irq(opp, n_IRQ);
5367702e47cSPaolo Bonzini         }
5377702e47cSPaolo Bonzini     }
5387702e47cSPaolo Bonzini }
5397702e47cSPaolo Bonzini 
5407702e47cSPaolo Bonzini static inline uint32_t read_IRQreg_idr(OpenPICState *opp, int n_IRQ)
5417702e47cSPaolo Bonzini {
5427702e47cSPaolo Bonzini     return opp->src[n_IRQ].idr;
5437702e47cSPaolo Bonzini }
5447702e47cSPaolo Bonzini 
5457702e47cSPaolo Bonzini static inline uint32_t read_IRQreg_ilr(OpenPICState *opp, int n_IRQ)
5467702e47cSPaolo Bonzini {
5477702e47cSPaolo Bonzini     if (opp->flags & OPENPIC_FLAG_ILR) {
5487702e47cSPaolo Bonzini         return output_to_inttgt(opp->src[n_IRQ].output);
5497702e47cSPaolo Bonzini     }
5507702e47cSPaolo Bonzini 
5517702e47cSPaolo Bonzini     return 0xffffffff;
5527702e47cSPaolo Bonzini }
5537702e47cSPaolo Bonzini 
5547702e47cSPaolo Bonzini static inline uint32_t read_IRQreg_ivpr(OpenPICState *opp, int n_IRQ)
5557702e47cSPaolo Bonzini {
5567702e47cSPaolo Bonzini     return opp->src[n_IRQ].ivpr;
5577702e47cSPaolo Bonzini }
5587702e47cSPaolo Bonzini 
5597702e47cSPaolo Bonzini static inline void write_IRQreg_idr(OpenPICState *opp, int n_IRQ, uint32_t val)
5607702e47cSPaolo Bonzini {
5617702e47cSPaolo Bonzini     IRQSource *src = &opp->src[n_IRQ];
5627702e47cSPaolo Bonzini     uint32_t normal_mask = (1UL << opp->nb_cpus) - 1;
5637702e47cSPaolo Bonzini     uint32_t crit_mask = 0;
5647702e47cSPaolo Bonzini     uint32_t mask = normal_mask;
5657702e47cSPaolo Bonzini     int crit_shift = IDR_EP_SHIFT - opp->nb_cpus;
5667702e47cSPaolo Bonzini     int i;
5677702e47cSPaolo Bonzini 
5687702e47cSPaolo Bonzini     if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
5697702e47cSPaolo Bonzini         crit_mask = mask << crit_shift;
5707702e47cSPaolo Bonzini         mask |= crit_mask | IDR_EP;
5717702e47cSPaolo Bonzini     }
5727702e47cSPaolo Bonzini 
5737702e47cSPaolo Bonzini     src->idr = val & mask;
5747702e47cSPaolo Bonzini     DPRINTF("Set IDR %d to 0x%08x\n", n_IRQ, src->idr);
5757702e47cSPaolo Bonzini 
5767702e47cSPaolo Bonzini     if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
5777702e47cSPaolo Bonzini         if (src->idr & crit_mask) {
5787702e47cSPaolo Bonzini             if (src->idr & normal_mask) {
5797702e47cSPaolo Bonzini                 DPRINTF("%s: IRQ configured for multiple output types, using "
5807702e47cSPaolo Bonzini                         "critical\n", __func__);
5817702e47cSPaolo Bonzini             }
5827702e47cSPaolo Bonzini 
5837702e47cSPaolo Bonzini             src->output = OPENPIC_OUTPUT_CINT;
5847702e47cSPaolo Bonzini             src->nomask = true;
5857702e47cSPaolo Bonzini             src->destmask = 0;
5867702e47cSPaolo Bonzini 
5877702e47cSPaolo Bonzini             for (i = 0; i < opp->nb_cpus; i++) {
5887702e47cSPaolo Bonzini                 int n_ci = IDR_CI0_SHIFT - i;
5897702e47cSPaolo Bonzini 
5907702e47cSPaolo Bonzini                 if (src->idr & (1UL << n_ci)) {
5917702e47cSPaolo Bonzini                     src->destmask |= 1UL << i;
5927702e47cSPaolo Bonzini                 }
5937702e47cSPaolo Bonzini             }
5947702e47cSPaolo Bonzini         } else {
5957702e47cSPaolo Bonzini             src->output = OPENPIC_OUTPUT_INT;
5967702e47cSPaolo Bonzini             src->nomask = false;
5977702e47cSPaolo Bonzini             src->destmask = src->idr & normal_mask;
5987702e47cSPaolo Bonzini         }
5997702e47cSPaolo Bonzini     } else {
6007702e47cSPaolo Bonzini         src->destmask = src->idr;
6017702e47cSPaolo Bonzini     }
6027702e47cSPaolo Bonzini }
6037702e47cSPaolo Bonzini 
6047702e47cSPaolo Bonzini static inline void write_IRQreg_ilr(OpenPICState *opp, int n_IRQ, uint32_t val)
6057702e47cSPaolo Bonzini {
6067702e47cSPaolo Bonzini     if (opp->flags & OPENPIC_FLAG_ILR) {
6077702e47cSPaolo Bonzini         IRQSource *src = &opp->src[n_IRQ];
6087702e47cSPaolo Bonzini 
6097702e47cSPaolo Bonzini         src->output = inttgt_to_output(val & ILR_INTTGT_MASK);
6107702e47cSPaolo Bonzini         DPRINTF("Set ILR %d to 0x%08x, output %d\n", n_IRQ, src->idr,
6117702e47cSPaolo Bonzini                 src->output);
6127702e47cSPaolo Bonzini 
6137702e47cSPaolo Bonzini         /* TODO: on MPIC v4.0 only, set nomask for non-INT */
6147702e47cSPaolo Bonzini     }
6157702e47cSPaolo Bonzini }
6167702e47cSPaolo Bonzini 
6177702e47cSPaolo Bonzini static inline void write_IRQreg_ivpr(OpenPICState *opp, int n_IRQ, uint32_t val)
6187702e47cSPaolo Bonzini {
6197702e47cSPaolo Bonzini     uint32_t mask;
6207702e47cSPaolo Bonzini 
6217702e47cSPaolo Bonzini     /* NOTE when implementing newer FSL MPIC models: starting with v4.0,
6227702e47cSPaolo Bonzini      * the polarity bit is read-only on internal interrupts.
6237702e47cSPaolo Bonzini      */
6247702e47cSPaolo Bonzini     mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK |
6257702e47cSPaolo Bonzini            IVPR_POLARITY_MASK | opp->vector_mask;
6267702e47cSPaolo Bonzini 
6277702e47cSPaolo Bonzini     /* ACTIVITY bit is read-only */
6287702e47cSPaolo Bonzini     opp->src[n_IRQ].ivpr =
6297702e47cSPaolo Bonzini         (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask);
6307702e47cSPaolo Bonzini 
6317702e47cSPaolo Bonzini     /* For FSL internal interrupts, The sense bit is reserved and zero,
6327702e47cSPaolo Bonzini      * and the interrupt is always level-triggered.  Timers and IPIs
6337702e47cSPaolo Bonzini      * have no sense or polarity bits, and are edge-triggered.
6347702e47cSPaolo Bonzini      */
6357702e47cSPaolo Bonzini     switch (opp->src[n_IRQ].type) {
6367702e47cSPaolo Bonzini     case IRQ_TYPE_NORMAL:
6377702e47cSPaolo Bonzini         opp->src[n_IRQ].level = !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK);
6387702e47cSPaolo Bonzini         break;
6397702e47cSPaolo Bonzini 
6407702e47cSPaolo Bonzini     case IRQ_TYPE_FSLINT:
6417702e47cSPaolo Bonzini         opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK;
6427702e47cSPaolo Bonzini         break;
6437702e47cSPaolo Bonzini 
6447702e47cSPaolo Bonzini     case IRQ_TYPE_FSLSPECIAL:
6457702e47cSPaolo Bonzini         opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK);
6467702e47cSPaolo Bonzini         break;
6477702e47cSPaolo Bonzini     }
6487702e47cSPaolo Bonzini 
6497702e47cSPaolo Bonzini     openpic_update_irq(opp, n_IRQ);
6507702e47cSPaolo Bonzini     DPRINTF("Set IVPR %d to 0x%08x -> 0x%08x\n", n_IRQ, val,
6517702e47cSPaolo Bonzini             opp->src[n_IRQ].ivpr);
6527702e47cSPaolo Bonzini }
6537702e47cSPaolo Bonzini 
6547702e47cSPaolo Bonzini static void openpic_gcr_write(OpenPICState *opp, uint64_t val)
6557702e47cSPaolo Bonzini {
6567702e47cSPaolo Bonzini     bool mpic_proxy = false;
6577702e47cSPaolo Bonzini 
6587702e47cSPaolo Bonzini     if (val & GCR_RESET) {
659e1766344SAndreas Färber         openpic_reset(DEVICE(opp));
6607702e47cSPaolo Bonzini         return;
6617702e47cSPaolo Bonzini     }
6627702e47cSPaolo Bonzini 
6637702e47cSPaolo Bonzini     opp->gcr &= ~opp->mpic_mode_mask;
6647702e47cSPaolo Bonzini     opp->gcr |= val & opp->mpic_mode_mask;
6657702e47cSPaolo Bonzini 
6667702e47cSPaolo Bonzini     /* Set external proxy mode */
6677702e47cSPaolo Bonzini     if ((val & opp->mpic_mode_mask) == GCR_MODE_PROXY) {
6687702e47cSPaolo Bonzini         mpic_proxy = true;
6697702e47cSPaolo Bonzini     }
6707702e47cSPaolo Bonzini 
6717702e47cSPaolo Bonzini     ppce500_set_mpic_proxy(mpic_proxy);
6727702e47cSPaolo Bonzini }
6737702e47cSPaolo Bonzini 
6747702e47cSPaolo Bonzini static void openpic_gbl_write(void *opaque, hwaddr addr, uint64_t val,
6757702e47cSPaolo Bonzini                               unsigned len)
6767702e47cSPaolo Bonzini {
6777702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
6787702e47cSPaolo Bonzini     IRQDest *dst;
6797702e47cSPaolo Bonzini     int idx;
6807702e47cSPaolo Bonzini 
6817702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
6827702e47cSPaolo Bonzini             __func__, addr, val);
6837702e47cSPaolo Bonzini     if (addr & 0xF) {
6847702e47cSPaolo Bonzini         return;
6857702e47cSPaolo Bonzini     }
6867702e47cSPaolo Bonzini     switch (addr) {
6877702e47cSPaolo Bonzini     case 0x00: /* Block Revision Register1 (BRR1) is Readonly */
6887702e47cSPaolo Bonzini         break;
6897702e47cSPaolo Bonzini     case 0x40:
6907702e47cSPaolo Bonzini     case 0x50:
6917702e47cSPaolo Bonzini     case 0x60:
6927702e47cSPaolo Bonzini     case 0x70:
6937702e47cSPaolo Bonzini     case 0x80:
6947702e47cSPaolo Bonzini     case 0x90:
6957702e47cSPaolo Bonzini     case 0xA0:
6967702e47cSPaolo Bonzini     case 0xB0:
6977702e47cSPaolo Bonzini         openpic_cpu_write_internal(opp, addr, val, get_current_cpu());
6987702e47cSPaolo Bonzini         break;
6997702e47cSPaolo Bonzini     case 0x1000: /* FRR */
7007702e47cSPaolo Bonzini         break;
7017702e47cSPaolo Bonzini     case 0x1020: /* GCR */
7027702e47cSPaolo Bonzini         openpic_gcr_write(opp, val);
7037702e47cSPaolo Bonzini         break;
7047702e47cSPaolo Bonzini     case 0x1080: /* VIR */
7057702e47cSPaolo Bonzini         break;
7067702e47cSPaolo Bonzini     case 0x1090: /* PIR */
7077702e47cSPaolo Bonzini         for (idx = 0; idx < opp->nb_cpus; idx++) {
7087702e47cSPaolo Bonzini             if ((val & (1 << idx)) && !(opp->pir & (1 << idx))) {
7097702e47cSPaolo Bonzini                 DPRINTF("Raise OpenPIC RESET output for CPU %d\n", idx);
7107702e47cSPaolo Bonzini                 dst = &opp->dst[idx];
7117702e47cSPaolo Bonzini                 qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]);
7127702e47cSPaolo Bonzini             } else if (!(val & (1 << idx)) && (opp->pir & (1 << idx))) {
7137702e47cSPaolo Bonzini                 DPRINTF("Lower OpenPIC RESET output for CPU %d\n", idx);
7147702e47cSPaolo Bonzini                 dst = &opp->dst[idx];
7157702e47cSPaolo Bonzini                 qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]);
7167702e47cSPaolo Bonzini             }
7177702e47cSPaolo Bonzini         }
7187702e47cSPaolo Bonzini         opp->pir = val;
7197702e47cSPaolo Bonzini         break;
7207702e47cSPaolo Bonzini     case 0x10A0: /* IPI_IVPR */
7217702e47cSPaolo Bonzini     case 0x10B0:
7227702e47cSPaolo Bonzini     case 0x10C0:
7237702e47cSPaolo Bonzini     case 0x10D0:
7247702e47cSPaolo Bonzini         {
7257702e47cSPaolo Bonzini             int idx;
7267702e47cSPaolo Bonzini             idx = (addr - 0x10A0) >> 4;
7277702e47cSPaolo Bonzini             write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val);
7287702e47cSPaolo Bonzini         }
7297702e47cSPaolo Bonzini         break;
7307702e47cSPaolo Bonzini     case 0x10E0: /* SPVE */
7317702e47cSPaolo Bonzini         opp->spve = val & opp->vector_mask;
7327702e47cSPaolo Bonzini         break;
7337702e47cSPaolo Bonzini     default:
7347702e47cSPaolo Bonzini         break;
7357702e47cSPaolo Bonzini     }
7367702e47cSPaolo Bonzini }
7377702e47cSPaolo Bonzini 
7387702e47cSPaolo Bonzini static uint64_t openpic_gbl_read(void *opaque, hwaddr addr, unsigned len)
7397702e47cSPaolo Bonzini {
7407702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
7417702e47cSPaolo Bonzini     uint32_t retval;
7427702e47cSPaolo Bonzini 
7437702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
7447702e47cSPaolo Bonzini     retval = 0xFFFFFFFF;
7457702e47cSPaolo Bonzini     if (addr & 0xF) {
7467702e47cSPaolo Bonzini         return retval;
7477702e47cSPaolo Bonzini     }
7487702e47cSPaolo Bonzini     switch (addr) {
7497702e47cSPaolo Bonzini     case 0x1000: /* FRR */
7507702e47cSPaolo Bonzini         retval = opp->frr;
7517702e47cSPaolo Bonzini         break;
7527702e47cSPaolo Bonzini     case 0x1020: /* GCR */
7537702e47cSPaolo Bonzini         retval = opp->gcr;
7547702e47cSPaolo Bonzini         break;
7557702e47cSPaolo Bonzini     case 0x1080: /* VIR */
7567702e47cSPaolo Bonzini         retval = opp->vir;
7577702e47cSPaolo Bonzini         break;
7587702e47cSPaolo Bonzini     case 0x1090: /* PIR */
7597702e47cSPaolo Bonzini         retval = 0x00000000;
7607702e47cSPaolo Bonzini         break;
7617702e47cSPaolo Bonzini     case 0x00: /* Block Revision Register1 (BRR1) */
7627702e47cSPaolo Bonzini         retval = opp->brr1;
7637702e47cSPaolo Bonzini         break;
7647702e47cSPaolo Bonzini     case 0x40:
7657702e47cSPaolo Bonzini     case 0x50:
7667702e47cSPaolo Bonzini     case 0x60:
7677702e47cSPaolo Bonzini     case 0x70:
7687702e47cSPaolo Bonzini     case 0x80:
7697702e47cSPaolo Bonzini     case 0x90:
7707702e47cSPaolo Bonzini     case 0xA0:
7717702e47cSPaolo Bonzini     case 0xB0:
7727702e47cSPaolo Bonzini         retval = openpic_cpu_read_internal(opp, addr, get_current_cpu());
7737702e47cSPaolo Bonzini         break;
7747702e47cSPaolo Bonzini     case 0x10A0: /* IPI_IVPR */
7757702e47cSPaolo Bonzini     case 0x10B0:
7767702e47cSPaolo Bonzini     case 0x10C0:
7777702e47cSPaolo Bonzini     case 0x10D0:
7787702e47cSPaolo Bonzini         {
7797702e47cSPaolo Bonzini             int idx;
7807702e47cSPaolo Bonzini             idx = (addr - 0x10A0) >> 4;
7817702e47cSPaolo Bonzini             retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx);
7827702e47cSPaolo Bonzini         }
7837702e47cSPaolo Bonzini         break;
7847702e47cSPaolo Bonzini     case 0x10E0: /* SPVE */
7857702e47cSPaolo Bonzini         retval = opp->spve;
7867702e47cSPaolo Bonzini         break;
7877702e47cSPaolo Bonzini     default:
7887702e47cSPaolo Bonzini         break;
7897702e47cSPaolo Bonzini     }
7907702e47cSPaolo Bonzini     DPRINTF("%s: => 0x%08x\n", __func__, retval);
7917702e47cSPaolo Bonzini 
7927702e47cSPaolo Bonzini     return retval;
7937702e47cSPaolo Bonzini }
7947702e47cSPaolo Bonzini 
7957702e47cSPaolo Bonzini static void openpic_tmr_write(void *opaque, hwaddr addr, uint64_t val,
7967702e47cSPaolo Bonzini                                 unsigned len)
7977702e47cSPaolo Bonzini {
7987702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
7997702e47cSPaolo Bonzini     int idx;
8007702e47cSPaolo Bonzini 
8017702e47cSPaolo Bonzini     addr += 0x10f0;
8027702e47cSPaolo Bonzini 
8037702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
8047702e47cSPaolo Bonzini             __func__, addr, val);
8057702e47cSPaolo Bonzini     if (addr & 0xF) {
8067702e47cSPaolo Bonzini         return;
8077702e47cSPaolo Bonzini     }
8087702e47cSPaolo Bonzini 
8097702e47cSPaolo Bonzini     if (addr == 0x10f0) {
8107702e47cSPaolo Bonzini         /* TFRR */
8117702e47cSPaolo Bonzini         opp->tfrr = val;
8127702e47cSPaolo Bonzini         return;
8137702e47cSPaolo Bonzini     }
8147702e47cSPaolo Bonzini 
8157702e47cSPaolo Bonzini     idx = (addr >> 6) & 0x3;
8167702e47cSPaolo Bonzini     addr = addr & 0x30;
8177702e47cSPaolo Bonzini 
8187702e47cSPaolo Bonzini     switch (addr & 0x30) {
8197702e47cSPaolo Bonzini     case 0x00: /* TCCR */
8207702e47cSPaolo Bonzini         break;
8217702e47cSPaolo Bonzini     case 0x10: /* TBCR */
8227702e47cSPaolo Bonzini         if ((opp->timers[idx].tccr & TCCR_TOG) != 0 &&
8237702e47cSPaolo Bonzini             (val & TBCR_CI) == 0 &&
8247702e47cSPaolo Bonzini             (opp->timers[idx].tbcr & TBCR_CI) != 0) {
8257702e47cSPaolo Bonzini             opp->timers[idx].tccr &= ~TCCR_TOG;
8267702e47cSPaolo Bonzini         }
8277702e47cSPaolo Bonzini         opp->timers[idx].tbcr = val;
8287702e47cSPaolo Bonzini         break;
8297702e47cSPaolo Bonzini     case 0x20: /* TVPR */
8307702e47cSPaolo Bonzini         write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val);
8317702e47cSPaolo Bonzini         break;
8327702e47cSPaolo Bonzini     case 0x30: /* TDR */
8337702e47cSPaolo Bonzini         write_IRQreg_idr(opp, opp->irq_tim0 + idx, val);
8347702e47cSPaolo Bonzini         break;
8357702e47cSPaolo Bonzini     }
8367702e47cSPaolo Bonzini }
8377702e47cSPaolo Bonzini 
8387702e47cSPaolo Bonzini static uint64_t openpic_tmr_read(void *opaque, hwaddr addr, unsigned len)
8397702e47cSPaolo Bonzini {
8407702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
8417702e47cSPaolo Bonzini     uint32_t retval = -1;
8427702e47cSPaolo Bonzini     int idx;
8437702e47cSPaolo Bonzini 
8447702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
8457702e47cSPaolo Bonzini     if (addr & 0xF) {
8467702e47cSPaolo Bonzini         goto out;
8477702e47cSPaolo Bonzini     }
8487702e47cSPaolo Bonzini     idx = (addr >> 6) & 0x3;
8497702e47cSPaolo Bonzini     if (addr == 0x0) {
8507702e47cSPaolo Bonzini         /* TFRR */
8517702e47cSPaolo Bonzini         retval = opp->tfrr;
8527702e47cSPaolo Bonzini         goto out;
8537702e47cSPaolo Bonzini     }
8547702e47cSPaolo Bonzini     switch (addr & 0x30) {
8557702e47cSPaolo Bonzini     case 0x00: /* TCCR */
8567702e47cSPaolo Bonzini         retval = opp->timers[idx].tccr;
8577702e47cSPaolo Bonzini         break;
8587702e47cSPaolo Bonzini     case 0x10: /* TBCR */
8597702e47cSPaolo Bonzini         retval = opp->timers[idx].tbcr;
8607702e47cSPaolo Bonzini         break;
8617702e47cSPaolo Bonzini     case 0x20: /* TIPV */
8627702e47cSPaolo Bonzini         retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx);
8637702e47cSPaolo Bonzini         break;
8647702e47cSPaolo Bonzini     case 0x30: /* TIDE (TIDR) */
8657702e47cSPaolo Bonzini         retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx);
8667702e47cSPaolo Bonzini         break;
8677702e47cSPaolo Bonzini     }
8687702e47cSPaolo Bonzini 
8697702e47cSPaolo Bonzini out:
8707702e47cSPaolo Bonzini     DPRINTF("%s: => 0x%08x\n", __func__, retval);
8717702e47cSPaolo Bonzini 
8727702e47cSPaolo Bonzini     return retval;
8737702e47cSPaolo Bonzini }
8747702e47cSPaolo Bonzini 
8757702e47cSPaolo Bonzini static void openpic_src_write(void *opaque, hwaddr addr, uint64_t val,
8767702e47cSPaolo Bonzini                               unsigned len)
8777702e47cSPaolo Bonzini {
8787702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
8797702e47cSPaolo Bonzini     int idx;
8807702e47cSPaolo Bonzini 
8817702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
8827702e47cSPaolo Bonzini             __func__, addr, val);
8837702e47cSPaolo Bonzini 
8847702e47cSPaolo Bonzini     addr = addr & 0xffff;
8857702e47cSPaolo Bonzini     idx = addr >> 5;
8867702e47cSPaolo Bonzini 
8877702e47cSPaolo Bonzini     switch (addr & 0x1f) {
8887702e47cSPaolo Bonzini     case 0x00:
8897702e47cSPaolo Bonzini         write_IRQreg_ivpr(opp, idx, val);
8907702e47cSPaolo Bonzini         break;
8917702e47cSPaolo Bonzini     case 0x10:
8927702e47cSPaolo Bonzini         write_IRQreg_idr(opp, idx, val);
8937702e47cSPaolo Bonzini         break;
8947702e47cSPaolo Bonzini     case 0x18:
8957702e47cSPaolo Bonzini         write_IRQreg_ilr(opp, idx, val);
8967702e47cSPaolo Bonzini         break;
8977702e47cSPaolo Bonzini     }
8987702e47cSPaolo Bonzini }
8997702e47cSPaolo Bonzini 
9007702e47cSPaolo Bonzini static uint64_t openpic_src_read(void *opaque, uint64_t addr, unsigned len)
9017702e47cSPaolo Bonzini {
9027702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
9037702e47cSPaolo Bonzini     uint32_t retval;
9047702e47cSPaolo Bonzini     int idx;
9057702e47cSPaolo Bonzini 
9067702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
9077702e47cSPaolo Bonzini     retval = 0xFFFFFFFF;
9087702e47cSPaolo Bonzini 
9097702e47cSPaolo Bonzini     addr = addr & 0xffff;
9107702e47cSPaolo Bonzini     idx = addr >> 5;
9117702e47cSPaolo Bonzini 
9127702e47cSPaolo Bonzini     switch (addr & 0x1f) {
9137702e47cSPaolo Bonzini     case 0x00:
9147702e47cSPaolo Bonzini         retval = read_IRQreg_ivpr(opp, idx);
9157702e47cSPaolo Bonzini         break;
9167702e47cSPaolo Bonzini     case 0x10:
9177702e47cSPaolo Bonzini         retval = read_IRQreg_idr(opp, idx);
9187702e47cSPaolo Bonzini         break;
9197702e47cSPaolo Bonzini     case 0x18:
9207702e47cSPaolo Bonzini         retval = read_IRQreg_ilr(opp, idx);
9217702e47cSPaolo Bonzini         break;
9227702e47cSPaolo Bonzini     }
9237702e47cSPaolo Bonzini 
9247702e47cSPaolo Bonzini     DPRINTF("%s: => 0x%08x\n", __func__, retval);
9257702e47cSPaolo Bonzini     return retval;
9267702e47cSPaolo Bonzini }
9277702e47cSPaolo Bonzini 
9287702e47cSPaolo Bonzini static void openpic_msi_write(void *opaque, hwaddr addr, uint64_t val,
9297702e47cSPaolo Bonzini                               unsigned size)
9307702e47cSPaolo Bonzini {
9317702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
9327702e47cSPaolo Bonzini     int idx = opp->irq_msi;
9337702e47cSPaolo Bonzini     int srs, ibs;
9347702e47cSPaolo Bonzini 
9357702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n",
9367702e47cSPaolo Bonzini             __func__, addr, val);
9377702e47cSPaolo Bonzini     if (addr & 0xF) {
9387702e47cSPaolo Bonzini         return;
9397702e47cSPaolo Bonzini     }
9407702e47cSPaolo Bonzini 
9417702e47cSPaolo Bonzini     switch (addr) {
9427702e47cSPaolo Bonzini     case MSIIR_OFFSET:
9437702e47cSPaolo Bonzini         srs = val >> MSIIR_SRS_SHIFT;
9447702e47cSPaolo Bonzini         idx += srs;
9457702e47cSPaolo Bonzini         ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT;
9467702e47cSPaolo Bonzini         opp->msi[srs].msir |= 1 << ibs;
9477702e47cSPaolo Bonzini         openpic_set_irq(opp, idx, 1);
9487702e47cSPaolo Bonzini         break;
9497702e47cSPaolo Bonzini     default:
9507702e47cSPaolo Bonzini         /* most registers are read-only, thus ignored */
9517702e47cSPaolo Bonzini         break;
9527702e47cSPaolo Bonzini     }
9537702e47cSPaolo Bonzini }
9547702e47cSPaolo Bonzini 
9557702e47cSPaolo Bonzini static uint64_t openpic_msi_read(void *opaque, hwaddr addr, unsigned size)
9567702e47cSPaolo Bonzini {
9577702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
9587702e47cSPaolo Bonzini     uint64_t r = 0;
9597702e47cSPaolo Bonzini     int i, srs;
9607702e47cSPaolo Bonzini 
9617702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
9627702e47cSPaolo Bonzini     if (addr & 0xF) {
9637702e47cSPaolo Bonzini         return -1;
9647702e47cSPaolo Bonzini     }
9657702e47cSPaolo Bonzini 
9667702e47cSPaolo Bonzini     srs = addr >> 4;
9677702e47cSPaolo Bonzini 
9687702e47cSPaolo Bonzini     switch (addr) {
9697702e47cSPaolo Bonzini     case 0x00:
9707702e47cSPaolo Bonzini     case 0x10:
9717702e47cSPaolo Bonzini     case 0x20:
9727702e47cSPaolo Bonzini     case 0x30:
9737702e47cSPaolo Bonzini     case 0x40:
9747702e47cSPaolo Bonzini     case 0x50:
9757702e47cSPaolo Bonzini     case 0x60:
9767702e47cSPaolo Bonzini     case 0x70: /* MSIRs */
9777702e47cSPaolo Bonzini         r = opp->msi[srs].msir;
9787702e47cSPaolo Bonzini         /* Clear on read */
9797702e47cSPaolo Bonzini         opp->msi[srs].msir = 0;
9807702e47cSPaolo Bonzini         openpic_set_irq(opp, opp->irq_msi + srs, 0);
9817702e47cSPaolo Bonzini         break;
9827702e47cSPaolo Bonzini     case 0x120: /* MSISR */
9837702e47cSPaolo Bonzini         for (i = 0; i < MAX_MSI; i++) {
9847702e47cSPaolo Bonzini             r |= (opp->msi[i].msir ? 1 : 0) << i;
9857702e47cSPaolo Bonzini         }
9867702e47cSPaolo Bonzini         break;
9877702e47cSPaolo Bonzini     }
9887702e47cSPaolo Bonzini 
9897702e47cSPaolo Bonzini     return r;
9907702e47cSPaolo Bonzini }
9917702e47cSPaolo Bonzini 
9927702e47cSPaolo Bonzini static uint64_t openpic_summary_read(void *opaque, hwaddr addr, unsigned size)
9937702e47cSPaolo Bonzini {
9947702e47cSPaolo Bonzini     uint64_t r = 0;
9957702e47cSPaolo Bonzini 
9967702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
9977702e47cSPaolo Bonzini 
9987702e47cSPaolo Bonzini     /* TODO: EISR/EIMR */
9997702e47cSPaolo Bonzini 
10007702e47cSPaolo Bonzini     return r;
10017702e47cSPaolo Bonzini }
10027702e47cSPaolo Bonzini 
10037702e47cSPaolo Bonzini static void openpic_summary_write(void *opaque, hwaddr addr, uint64_t val,
10047702e47cSPaolo Bonzini                                   unsigned size)
10057702e47cSPaolo Bonzini {
10067702e47cSPaolo Bonzini     DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n",
10077702e47cSPaolo Bonzini             __func__, addr, val);
10087702e47cSPaolo Bonzini 
10097702e47cSPaolo Bonzini     /* TODO: EISR/EIMR */
10107702e47cSPaolo Bonzini }
10117702e47cSPaolo Bonzini 
10127702e47cSPaolo Bonzini static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
10137702e47cSPaolo Bonzini                                        uint32_t val, int idx)
10147702e47cSPaolo Bonzini {
10157702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
10167702e47cSPaolo Bonzini     IRQSource *src;
10177702e47cSPaolo Bonzini     IRQDest *dst;
10187702e47cSPaolo Bonzini     int s_IRQ, n_IRQ;
10197702e47cSPaolo Bonzini 
10207702e47cSPaolo Bonzini     DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx " <= 0x%08x\n", __func__, idx,
10217702e47cSPaolo Bonzini             addr, val);
10227702e47cSPaolo Bonzini 
102304d2acbbSFabien Chouteau     if (idx < 0 || idx >= opp->nb_cpus) {
10247702e47cSPaolo Bonzini         return;
10257702e47cSPaolo Bonzini     }
10267702e47cSPaolo Bonzini 
10277702e47cSPaolo Bonzini     if (addr & 0xF) {
10287702e47cSPaolo Bonzini         return;
10297702e47cSPaolo Bonzini     }
10307702e47cSPaolo Bonzini     dst = &opp->dst[idx];
10317702e47cSPaolo Bonzini     addr &= 0xFF0;
10327702e47cSPaolo Bonzini     switch (addr) {
10337702e47cSPaolo Bonzini     case 0x40: /* IPIDR */
10347702e47cSPaolo Bonzini     case 0x50:
10357702e47cSPaolo Bonzini     case 0x60:
10367702e47cSPaolo Bonzini     case 0x70:
10377702e47cSPaolo Bonzini         idx = (addr - 0x40) >> 4;
10387702e47cSPaolo Bonzini         /* we use IDE as mask which CPUs to deliver the IPI to still. */
10397702e47cSPaolo Bonzini         opp->src[opp->irq_ipi0 + idx].destmask |= val;
10407702e47cSPaolo Bonzini         openpic_set_irq(opp, opp->irq_ipi0 + idx, 1);
10417702e47cSPaolo Bonzini         openpic_set_irq(opp, opp->irq_ipi0 + idx, 0);
10427702e47cSPaolo Bonzini         break;
10437702e47cSPaolo Bonzini     case 0x80: /* CTPR */
10447702e47cSPaolo Bonzini         dst->ctpr = val & 0x0000000F;
10457702e47cSPaolo Bonzini 
10467702e47cSPaolo Bonzini         DPRINTF("%s: set CPU %d ctpr to %d, raised %d servicing %d\n",
10477702e47cSPaolo Bonzini                 __func__, idx, dst->ctpr, dst->raised.priority,
10487702e47cSPaolo Bonzini                 dst->servicing.priority);
10497702e47cSPaolo Bonzini 
10507702e47cSPaolo Bonzini         if (dst->raised.priority <= dst->ctpr) {
10517702e47cSPaolo Bonzini             DPRINTF("%s: Lower OpenPIC INT output cpu %d due to ctpr\n",
10527702e47cSPaolo Bonzini                     __func__, idx);
10537702e47cSPaolo Bonzini             qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
10547702e47cSPaolo Bonzini         } else if (dst->raised.priority > dst->servicing.priority) {
10557702e47cSPaolo Bonzini             DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d\n",
10567702e47cSPaolo Bonzini                     __func__, idx, dst->raised.next);
10577702e47cSPaolo Bonzini             qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_INT]);
10587702e47cSPaolo Bonzini         }
10597702e47cSPaolo Bonzini 
10607702e47cSPaolo Bonzini         break;
10617702e47cSPaolo Bonzini     case 0x90: /* WHOAMI */
10627702e47cSPaolo Bonzini         /* Read-only register */
10637702e47cSPaolo Bonzini         break;
10647702e47cSPaolo Bonzini     case 0xA0: /* IACK */
10657702e47cSPaolo Bonzini         /* Read-only register */
10667702e47cSPaolo Bonzini         break;
10677702e47cSPaolo Bonzini     case 0xB0: /* EOI */
10687702e47cSPaolo Bonzini         DPRINTF("EOI\n");
10697702e47cSPaolo Bonzini         s_IRQ = IRQ_get_next(opp, &dst->servicing);
10707702e47cSPaolo Bonzini 
10717702e47cSPaolo Bonzini         if (s_IRQ < 0) {
10727702e47cSPaolo Bonzini             DPRINTF("%s: EOI with no interrupt in service\n", __func__);
10737702e47cSPaolo Bonzini             break;
10747702e47cSPaolo Bonzini         }
10757702e47cSPaolo Bonzini 
10767702e47cSPaolo Bonzini         IRQ_resetbit(&dst->servicing, s_IRQ);
10777702e47cSPaolo Bonzini         /* Set up next servicing IRQ */
10787702e47cSPaolo Bonzini         s_IRQ = IRQ_get_next(opp, &dst->servicing);
10797702e47cSPaolo Bonzini         /* Check queued interrupts. */
10807702e47cSPaolo Bonzini         n_IRQ = IRQ_get_next(opp, &dst->raised);
10817702e47cSPaolo Bonzini         src = &opp->src[n_IRQ];
10827702e47cSPaolo Bonzini         if (n_IRQ != -1 &&
10837702e47cSPaolo Bonzini             (s_IRQ == -1 ||
10847702e47cSPaolo Bonzini              IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) {
10857702e47cSPaolo Bonzini             DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n",
10867702e47cSPaolo Bonzini                     idx, n_IRQ);
10877702e47cSPaolo Bonzini             qemu_irq_raise(opp->dst[idx].irqs[OPENPIC_OUTPUT_INT]);
10887702e47cSPaolo Bonzini         }
10897702e47cSPaolo Bonzini         break;
10907702e47cSPaolo Bonzini     default:
10917702e47cSPaolo Bonzini         break;
10927702e47cSPaolo Bonzini     }
10937702e47cSPaolo Bonzini }
10947702e47cSPaolo Bonzini 
10957702e47cSPaolo Bonzini static void openpic_cpu_write(void *opaque, hwaddr addr, uint64_t val,
10967702e47cSPaolo Bonzini                               unsigned len)
10977702e47cSPaolo Bonzini {
10987702e47cSPaolo Bonzini     openpic_cpu_write_internal(opaque, addr, val, (addr & 0x1f000) >> 12);
10997702e47cSPaolo Bonzini }
11007702e47cSPaolo Bonzini 
11017702e47cSPaolo Bonzini 
11027702e47cSPaolo Bonzini static uint32_t openpic_iack(OpenPICState *opp, IRQDest *dst, int cpu)
11037702e47cSPaolo Bonzini {
11047702e47cSPaolo Bonzini     IRQSource *src;
11057702e47cSPaolo Bonzini     int retval, irq;
11067702e47cSPaolo Bonzini 
11077702e47cSPaolo Bonzini     DPRINTF("Lower OpenPIC INT output\n");
11087702e47cSPaolo Bonzini     qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
11097702e47cSPaolo Bonzini 
11107702e47cSPaolo Bonzini     irq = IRQ_get_next(opp, &dst->raised);
11117702e47cSPaolo Bonzini     DPRINTF("IACK: irq=%d\n", irq);
11127702e47cSPaolo Bonzini 
11137702e47cSPaolo Bonzini     if (irq == -1) {
11147702e47cSPaolo Bonzini         /* No more interrupt pending */
11157702e47cSPaolo Bonzini         return opp->spve;
11167702e47cSPaolo Bonzini     }
11177702e47cSPaolo Bonzini 
11187702e47cSPaolo Bonzini     src = &opp->src[irq];
11197702e47cSPaolo Bonzini     if (!(src->ivpr & IVPR_ACTIVITY_MASK) ||
11207702e47cSPaolo Bonzini             !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) {
11217702e47cSPaolo Bonzini         fprintf(stderr, "%s: bad raised IRQ %d ctpr %d ivpr 0x%08x\n",
11227702e47cSPaolo Bonzini                 __func__, irq, dst->ctpr, src->ivpr);
11237702e47cSPaolo Bonzini         openpic_update_irq(opp, irq);
11247702e47cSPaolo Bonzini         retval = opp->spve;
11257702e47cSPaolo Bonzini     } else {
11267702e47cSPaolo Bonzini         /* IRQ enter servicing state */
11277702e47cSPaolo Bonzini         IRQ_setbit(&dst->servicing, irq);
11287702e47cSPaolo Bonzini         retval = IVPR_VECTOR(opp, src->ivpr);
11297702e47cSPaolo Bonzini     }
11307702e47cSPaolo Bonzini 
11317702e47cSPaolo Bonzini     if (!src->level) {
11327702e47cSPaolo Bonzini         /* edge-sensitive IRQ */
11337702e47cSPaolo Bonzini         src->ivpr &= ~IVPR_ACTIVITY_MASK;
11347702e47cSPaolo Bonzini         src->pending = 0;
11357702e47cSPaolo Bonzini         IRQ_resetbit(&dst->raised, irq);
11367702e47cSPaolo Bonzini     }
11377702e47cSPaolo Bonzini 
11388935a442SScott Wood     if ((irq >= opp->irq_ipi0) &&  (irq < (opp->irq_ipi0 + OPENPIC_MAX_IPI))) {
11397702e47cSPaolo Bonzini         src->destmask &= ~(1 << cpu);
11407702e47cSPaolo Bonzini         if (src->destmask && !src->level) {
11417702e47cSPaolo Bonzini             /* trigger on CPUs that didn't know about it yet */
11427702e47cSPaolo Bonzini             openpic_set_irq(opp, irq, 1);
11437702e47cSPaolo Bonzini             openpic_set_irq(opp, irq, 0);
11447702e47cSPaolo Bonzini             /* if all CPUs knew about it, set active bit again */
11457702e47cSPaolo Bonzini             src->ivpr |= IVPR_ACTIVITY_MASK;
11467702e47cSPaolo Bonzini         }
11477702e47cSPaolo Bonzini     }
11487702e47cSPaolo Bonzini 
11497702e47cSPaolo Bonzini     return retval;
11507702e47cSPaolo Bonzini }
11517702e47cSPaolo Bonzini 
11527702e47cSPaolo Bonzini static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
11537702e47cSPaolo Bonzini                                           int idx)
11547702e47cSPaolo Bonzini {
11557702e47cSPaolo Bonzini     OpenPICState *opp = opaque;
11567702e47cSPaolo Bonzini     IRQDest *dst;
11577702e47cSPaolo Bonzini     uint32_t retval;
11587702e47cSPaolo Bonzini 
11597702e47cSPaolo Bonzini     DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx "\n", __func__, idx, addr);
11607702e47cSPaolo Bonzini     retval = 0xFFFFFFFF;
11617702e47cSPaolo Bonzini 
116204d2acbbSFabien Chouteau     if (idx < 0 || idx >= opp->nb_cpus) {
11637702e47cSPaolo Bonzini         return retval;
11647702e47cSPaolo Bonzini     }
11657702e47cSPaolo Bonzini 
11667702e47cSPaolo Bonzini     if (addr & 0xF) {
11677702e47cSPaolo Bonzini         return retval;
11687702e47cSPaolo Bonzini     }
11697702e47cSPaolo Bonzini     dst = &opp->dst[idx];
11707702e47cSPaolo Bonzini     addr &= 0xFF0;
11717702e47cSPaolo Bonzini     switch (addr) {
11727702e47cSPaolo Bonzini     case 0x80: /* CTPR */
11737702e47cSPaolo Bonzini         retval = dst->ctpr;
11747702e47cSPaolo Bonzini         break;
11757702e47cSPaolo Bonzini     case 0x90: /* WHOAMI */
11767702e47cSPaolo Bonzini         retval = idx;
11777702e47cSPaolo Bonzini         break;
11787702e47cSPaolo Bonzini     case 0xA0: /* IACK */
11797702e47cSPaolo Bonzini         retval = openpic_iack(opp, dst, idx);
11807702e47cSPaolo Bonzini         break;
11817702e47cSPaolo Bonzini     case 0xB0: /* EOI */
11827702e47cSPaolo Bonzini         retval = 0;
11837702e47cSPaolo Bonzini         break;
11847702e47cSPaolo Bonzini     default:
11857702e47cSPaolo Bonzini         break;
11867702e47cSPaolo Bonzini     }
11877702e47cSPaolo Bonzini     DPRINTF("%s: => 0x%08x\n", __func__, retval);
11887702e47cSPaolo Bonzini 
11897702e47cSPaolo Bonzini     return retval;
11907702e47cSPaolo Bonzini }
11917702e47cSPaolo Bonzini 
11927702e47cSPaolo Bonzini static uint64_t openpic_cpu_read(void *opaque, hwaddr addr, unsigned len)
11937702e47cSPaolo Bonzini {
11947702e47cSPaolo Bonzini     return openpic_cpu_read_internal(opaque, addr, (addr & 0x1f000) >> 12);
11957702e47cSPaolo Bonzini }
11967702e47cSPaolo Bonzini 
11977702e47cSPaolo Bonzini static const MemoryRegionOps openpic_glb_ops_le = {
11987702e47cSPaolo Bonzini     .write = openpic_gbl_write,
11997702e47cSPaolo Bonzini     .read  = openpic_gbl_read,
12007702e47cSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
12017702e47cSPaolo Bonzini     .impl = {
12027702e47cSPaolo Bonzini         .min_access_size = 4,
12037702e47cSPaolo Bonzini         .max_access_size = 4,
12047702e47cSPaolo Bonzini     },
12057702e47cSPaolo Bonzini };
12067702e47cSPaolo Bonzini 
12077702e47cSPaolo Bonzini static const MemoryRegionOps openpic_glb_ops_be = {
12087702e47cSPaolo Bonzini     .write = openpic_gbl_write,
12097702e47cSPaolo Bonzini     .read  = openpic_gbl_read,
12107702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
12117702e47cSPaolo Bonzini     .impl = {
12127702e47cSPaolo Bonzini         .min_access_size = 4,
12137702e47cSPaolo Bonzini         .max_access_size = 4,
12147702e47cSPaolo Bonzini     },
12157702e47cSPaolo Bonzini };
12167702e47cSPaolo Bonzini 
12177702e47cSPaolo Bonzini static const MemoryRegionOps openpic_tmr_ops_le = {
12187702e47cSPaolo Bonzini     .write = openpic_tmr_write,
12197702e47cSPaolo Bonzini     .read  = openpic_tmr_read,
12207702e47cSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
12217702e47cSPaolo Bonzini     .impl = {
12227702e47cSPaolo Bonzini         .min_access_size = 4,
12237702e47cSPaolo Bonzini         .max_access_size = 4,
12247702e47cSPaolo Bonzini     },
12257702e47cSPaolo Bonzini };
12267702e47cSPaolo Bonzini 
12277702e47cSPaolo Bonzini static const MemoryRegionOps openpic_tmr_ops_be = {
12287702e47cSPaolo Bonzini     .write = openpic_tmr_write,
12297702e47cSPaolo Bonzini     .read  = openpic_tmr_read,
12307702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
12317702e47cSPaolo Bonzini     .impl = {
12327702e47cSPaolo Bonzini         .min_access_size = 4,
12337702e47cSPaolo Bonzini         .max_access_size = 4,
12347702e47cSPaolo Bonzini     },
12357702e47cSPaolo Bonzini };
12367702e47cSPaolo Bonzini 
12377702e47cSPaolo Bonzini static const MemoryRegionOps openpic_cpu_ops_le = {
12387702e47cSPaolo Bonzini     .write = openpic_cpu_write,
12397702e47cSPaolo Bonzini     .read  = openpic_cpu_read,
12407702e47cSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
12417702e47cSPaolo Bonzini     .impl = {
12427702e47cSPaolo Bonzini         .min_access_size = 4,
12437702e47cSPaolo Bonzini         .max_access_size = 4,
12447702e47cSPaolo Bonzini     },
12457702e47cSPaolo Bonzini };
12467702e47cSPaolo Bonzini 
12477702e47cSPaolo Bonzini static const MemoryRegionOps openpic_cpu_ops_be = {
12487702e47cSPaolo Bonzini     .write = openpic_cpu_write,
12497702e47cSPaolo Bonzini     .read  = openpic_cpu_read,
12507702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
12517702e47cSPaolo Bonzini     .impl = {
12527702e47cSPaolo Bonzini         .min_access_size = 4,
12537702e47cSPaolo Bonzini         .max_access_size = 4,
12547702e47cSPaolo Bonzini     },
12557702e47cSPaolo Bonzini };
12567702e47cSPaolo Bonzini 
12577702e47cSPaolo Bonzini static const MemoryRegionOps openpic_src_ops_le = {
12587702e47cSPaolo Bonzini     .write = openpic_src_write,
12597702e47cSPaolo Bonzini     .read  = openpic_src_read,
12607702e47cSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
12617702e47cSPaolo Bonzini     .impl = {
12627702e47cSPaolo Bonzini         .min_access_size = 4,
12637702e47cSPaolo Bonzini         .max_access_size = 4,
12647702e47cSPaolo Bonzini     },
12657702e47cSPaolo Bonzini };
12667702e47cSPaolo Bonzini 
12677702e47cSPaolo Bonzini static const MemoryRegionOps openpic_src_ops_be = {
12687702e47cSPaolo Bonzini     .write = openpic_src_write,
12697702e47cSPaolo Bonzini     .read  = openpic_src_read,
12707702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
12717702e47cSPaolo Bonzini     .impl = {
12727702e47cSPaolo Bonzini         .min_access_size = 4,
12737702e47cSPaolo Bonzini         .max_access_size = 4,
12747702e47cSPaolo Bonzini     },
12757702e47cSPaolo Bonzini };
12767702e47cSPaolo Bonzini 
12777702e47cSPaolo Bonzini static const MemoryRegionOps openpic_msi_ops_be = {
12787702e47cSPaolo Bonzini     .read = openpic_msi_read,
12797702e47cSPaolo Bonzini     .write = openpic_msi_write,
12807702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
12817702e47cSPaolo Bonzini     .impl = {
12827702e47cSPaolo Bonzini         .min_access_size = 4,
12837702e47cSPaolo Bonzini         .max_access_size = 4,
12847702e47cSPaolo Bonzini     },
12857702e47cSPaolo Bonzini };
12867702e47cSPaolo Bonzini 
12877702e47cSPaolo Bonzini static const MemoryRegionOps openpic_summary_ops_be = {
12887702e47cSPaolo Bonzini     .read = openpic_summary_read,
12897702e47cSPaolo Bonzini     .write = openpic_summary_write,
12907702e47cSPaolo Bonzini     .endianness = DEVICE_BIG_ENDIAN,
12917702e47cSPaolo Bonzini     .impl = {
12927702e47cSPaolo Bonzini         .min_access_size = 4,
12937702e47cSPaolo Bonzini         .max_access_size = 4,
12947702e47cSPaolo Bonzini     },
12957702e47cSPaolo Bonzini };
12967702e47cSPaolo Bonzini 
12978ebe65f3SPaul Janzen static void openpic_reset(DeviceState *d)
12988ebe65f3SPaul Janzen {
12998ebe65f3SPaul Janzen     OpenPICState *opp = OPENPIC(d);
13008ebe65f3SPaul Janzen     int i;
13018ebe65f3SPaul Janzen 
13028ebe65f3SPaul Janzen     opp->gcr = GCR_RESET;
13038ebe65f3SPaul Janzen     /* Initialise controller registers */
13048ebe65f3SPaul Janzen     opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) |
13058ebe65f3SPaul Janzen                ((opp->nb_cpus - 1) << FRR_NCPU_SHIFT) |
13068ebe65f3SPaul Janzen                (opp->vid << FRR_VID_SHIFT);
13078ebe65f3SPaul Janzen 
13088ebe65f3SPaul Janzen     opp->pir = 0;
13098ebe65f3SPaul Janzen     opp->spve = -1 & opp->vector_mask;
13108ebe65f3SPaul Janzen     opp->tfrr = opp->tfrr_reset;
13118ebe65f3SPaul Janzen     /* Initialise IRQ sources */
13128ebe65f3SPaul Janzen     for (i = 0; i < opp->max_irq; i++) {
13138ebe65f3SPaul Janzen         opp->src[i].ivpr = opp->ivpr_reset;
13148ebe65f3SPaul Janzen         switch (opp->src[i].type) {
13158ebe65f3SPaul Janzen         case IRQ_TYPE_NORMAL:
13168ebe65f3SPaul Janzen             opp->src[i].level = !!(opp->ivpr_reset & IVPR_SENSE_MASK);
13178ebe65f3SPaul Janzen             break;
13188ebe65f3SPaul Janzen 
13198ebe65f3SPaul Janzen         case IRQ_TYPE_FSLINT:
13208ebe65f3SPaul Janzen             opp->src[i].ivpr |= IVPR_POLARITY_MASK;
13218ebe65f3SPaul Janzen             break;
13228ebe65f3SPaul Janzen 
13238ebe65f3SPaul Janzen         case IRQ_TYPE_FSLSPECIAL:
13248ebe65f3SPaul Janzen             break;
13258ebe65f3SPaul Janzen         }
1326ffd5e9feSPaul Janzen 
1327ffd5e9feSPaul Janzen         write_IRQreg_idr(opp, i, opp->idr_reset);
13288ebe65f3SPaul Janzen     }
13298ebe65f3SPaul Janzen     /* Initialise IRQ destinations */
13302ada66f9SMark Cave-Ayland     for (i = 0; i < opp->nb_cpus; i++) {
13318ebe65f3SPaul Janzen         opp->dst[i].ctpr      = 15;
13328ebe65f3SPaul Janzen         opp->dst[i].raised.next = -1;
13332ada66f9SMark Cave-Ayland         opp->dst[i].raised.priority = 0;
13342ada66f9SMark Cave-Ayland         bitmap_clear(opp->dst[i].raised.queue, 0, IRQQUEUE_SIZE_BITS);
13358ebe65f3SPaul Janzen         opp->dst[i].servicing.next = -1;
13362ada66f9SMark Cave-Ayland         opp->dst[i].servicing.priority = 0;
13372ada66f9SMark Cave-Ayland         bitmap_clear(opp->dst[i].servicing.queue, 0, IRQQUEUE_SIZE_BITS);
13388ebe65f3SPaul Janzen     }
13398ebe65f3SPaul Janzen     /* Initialise timers */
13408ebe65f3SPaul Janzen     for (i = 0; i < OPENPIC_MAX_TMR; i++) {
13418ebe65f3SPaul Janzen         opp->timers[i].tccr = 0;
13428ebe65f3SPaul Janzen         opp->timers[i].tbcr = TBCR_CI;
13438ebe65f3SPaul Janzen     }
13448ebe65f3SPaul Janzen     /* Go out of RESET state */
13458ebe65f3SPaul Janzen     opp->gcr = 0;
13468ebe65f3SPaul Janzen }
13478ebe65f3SPaul Janzen 
13487702e47cSPaolo Bonzini typedef struct MemReg {
13497702e47cSPaolo Bonzini     const char             *name;
13507702e47cSPaolo Bonzini     MemoryRegionOps const  *ops;
13517702e47cSPaolo Bonzini     hwaddr      start_addr;
13527702e47cSPaolo Bonzini     ram_addr_t              size;
13537702e47cSPaolo Bonzini } MemReg;
13547702e47cSPaolo Bonzini 
13557702e47cSPaolo Bonzini static void fsl_common_init(OpenPICState *opp)
13567702e47cSPaolo Bonzini {
13577702e47cSPaolo Bonzini     int i;
13588935a442SScott Wood     int virq = OPENPIC_MAX_SRC;
13597702e47cSPaolo Bonzini 
13607702e47cSPaolo Bonzini     opp->vid = VID_REVISION_1_2;
13617702e47cSPaolo Bonzini     opp->vir = VIR_GENERIC;
13627702e47cSPaolo Bonzini     opp->vector_mask = 0xFFFF;
13637702e47cSPaolo Bonzini     opp->tfrr_reset = 0;
13647702e47cSPaolo Bonzini     opp->ivpr_reset = IVPR_MASK_MASK;
13657702e47cSPaolo Bonzini     opp->idr_reset = 1 << 0;
13668935a442SScott Wood     opp->max_irq = OPENPIC_MAX_IRQ;
13677702e47cSPaolo Bonzini 
13687702e47cSPaolo Bonzini     opp->irq_ipi0 = virq;
13698935a442SScott Wood     virq += OPENPIC_MAX_IPI;
13707702e47cSPaolo Bonzini     opp->irq_tim0 = virq;
13718935a442SScott Wood     virq += OPENPIC_MAX_TMR;
13727702e47cSPaolo Bonzini 
13738935a442SScott Wood     assert(virq <= OPENPIC_MAX_IRQ);
13747702e47cSPaolo Bonzini 
13757702e47cSPaolo Bonzini     opp->irq_msi = 224;
13767702e47cSPaolo Bonzini 
13777702e47cSPaolo Bonzini     msi_supported = true;
13787702e47cSPaolo Bonzini     for (i = 0; i < opp->fsl->max_ext; i++) {
13797702e47cSPaolo Bonzini         opp->src[i].level = false;
13807702e47cSPaolo Bonzini     }
13817702e47cSPaolo Bonzini 
13827702e47cSPaolo Bonzini     /* Internal interrupts, including message and MSI */
13838935a442SScott Wood     for (i = 16; i < OPENPIC_MAX_SRC; i++) {
13847702e47cSPaolo Bonzini         opp->src[i].type = IRQ_TYPE_FSLINT;
13857702e47cSPaolo Bonzini         opp->src[i].level = true;
13867702e47cSPaolo Bonzini     }
13877702e47cSPaolo Bonzini 
13887702e47cSPaolo Bonzini     /* timers and IPIs */
13898935a442SScott Wood     for (i = OPENPIC_MAX_SRC; i < virq; i++) {
13907702e47cSPaolo Bonzini         opp->src[i].type = IRQ_TYPE_FSLSPECIAL;
13917702e47cSPaolo Bonzini         opp->src[i].level = false;
13927702e47cSPaolo Bonzini     }
13937702e47cSPaolo Bonzini }
13947702e47cSPaolo Bonzini 
13957702e47cSPaolo Bonzini static void map_list(OpenPICState *opp, const MemReg *list, int *count)
13967702e47cSPaolo Bonzini {
13977702e47cSPaolo Bonzini     while (list->name) {
13987702e47cSPaolo Bonzini         assert(*count < ARRAY_SIZE(opp->sub_io_mem));
13997702e47cSPaolo Bonzini 
14001437c94bSPaolo Bonzini         memory_region_init_io(&opp->sub_io_mem[*count], OBJECT(opp), list->ops,
14011437c94bSPaolo Bonzini                               opp, list->name, list->size);
14027702e47cSPaolo Bonzini 
14037702e47cSPaolo Bonzini         memory_region_add_subregion(&opp->mem, list->start_addr,
14047702e47cSPaolo Bonzini                                     &opp->sub_io_mem[*count]);
14057702e47cSPaolo Bonzini 
14067702e47cSPaolo Bonzini         (*count)++;
14077702e47cSPaolo Bonzini         list++;
14087702e47cSPaolo Bonzini     }
14097702e47cSPaolo Bonzini }
14107702e47cSPaolo Bonzini 
1411*e5f6e732SMark Cave-Ayland static const VMStateDescription vmstate_openpic_irq_queue = {
1412*e5f6e732SMark Cave-Ayland     .name = "openpic_irq_queue",
1413*e5f6e732SMark Cave-Ayland     .version_id = 0,
1414*e5f6e732SMark Cave-Ayland     .minimum_version_id = 0,
1415*e5f6e732SMark Cave-Ayland     .fields = (VMStateField[]) {
1416*e5f6e732SMark Cave-Ayland         VMSTATE_BITMAP(queue, IRQQueue, 0, queue_size),
1417*e5f6e732SMark Cave-Ayland         VMSTATE_INT32(next, IRQQueue),
1418*e5f6e732SMark Cave-Ayland         VMSTATE_INT32(priority, IRQQueue),
1419*e5f6e732SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1420*e5f6e732SMark Cave-Ayland     }
1421*e5f6e732SMark Cave-Ayland };
1422*e5f6e732SMark Cave-Ayland 
1423*e5f6e732SMark Cave-Ayland static const VMStateDescription vmstate_openpic_irqdest = {
1424*e5f6e732SMark Cave-Ayland     .name = "openpic_irqdest",
1425*e5f6e732SMark Cave-Ayland     .version_id = 0,
1426*e5f6e732SMark Cave-Ayland     .minimum_version_id = 0,
1427*e5f6e732SMark Cave-Ayland     .fields = (VMStateField[]) {
1428*e5f6e732SMark Cave-Ayland         VMSTATE_INT32(ctpr, IRQDest),
1429*e5f6e732SMark Cave-Ayland         VMSTATE_STRUCT(raised, IRQDest, 0, vmstate_openpic_irq_queue,
1430*e5f6e732SMark Cave-Ayland                        IRQQueue),
1431*e5f6e732SMark Cave-Ayland         VMSTATE_STRUCT(servicing, IRQDest, 0, vmstate_openpic_irq_queue,
1432*e5f6e732SMark Cave-Ayland                        IRQQueue),
1433*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32_ARRAY(outputs_active, IRQDest, OPENPIC_OUTPUT_NB),
1434*e5f6e732SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1435*e5f6e732SMark Cave-Ayland     }
1436*e5f6e732SMark Cave-Ayland };
1437*e5f6e732SMark Cave-Ayland 
1438*e5f6e732SMark Cave-Ayland static const VMStateDescription vmstate_openpic_irqsource = {
1439*e5f6e732SMark Cave-Ayland     .name = "openpic_irqsource",
1440*e5f6e732SMark Cave-Ayland     .version_id = 0,
1441*e5f6e732SMark Cave-Ayland     .minimum_version_id = 0,
1442*e5f6e732SMark Cave-Ayland     .fields = (VMStateField[]) {
1443*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(ivpr, IRQSource),
1444*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(idr, IRQSource),
1445*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(destmask, IRQSource),
1446*e5f6e732SMark Cave-Ayland         VMSTATE_INT32(last_cpu, IRQSource),
1447*e5f6e732SMark Cave-Ayland         VMSTATE_INT32(pending, IRQSource),
1448*e5f6e732SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1449*e5f6e732SMark Cave-Ayland     }
1450*e5f6e732SMark Cave-Ayland };
1451*e5f6e732SMark Cave-Ayland 
1452*e5f6e732SMark Cave-Ayland static const VMStateDescription vmstate_openpic_timer = {
1453*e5f6e732SMark Cave-Ayland     .name = "openpic_timer",
1454*e5f6e732SMark Cave-Ayland     .version_id = 0,
1455*e5f6e732SMark Cave-Ayland     .minimum_version_id = 0,
1456*e5f6e732SMark Cave-Ayland     .fields = (VMStateField[]) {
1457*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(tccr, OpenPICTimer),
1458*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(tbcr, OpenPICTimer),
1459*e5f6e732SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1460*e5f6e732SMark Cave-Ayland     }
1461*e5f6e732SMark Cave-Ayland };
1462*e5f6e732SMark Cave-Ayland 
1463*e5f6e732SMark Cave-Ayland static const VMStateDescription vmstate_openpic_msi = {
1464*e5f6e732SMark Cave-Ayland     .name = "openpic_msi",
1465*e5f6e732SMark Cave-Ayland     .version_id = 0,
1466*e5f6e732SMark Cave-Ayland     .minimum_version_id = 0,
1467*e5f6e732SMark Cave-Ayland     .fields = (VMStateField[]) {
1468*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(msir, OpenPICMSI),
1469*e5f6e732SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1470*e5f6e732SMark Cave-Ayland     }
1471*e5f6e732SMark Cave-Ayland };
1472*e5f6e732SMark Cave-Ayland 
1473*e5f6e732SMark Cave-Ayland static int openpic_post_load(void *opaque, int version_id)
1474*e5f6e732SMark Cave-Ayland {
1475*e5f6e732SMark Cave-Ayland     OpenPICState *opp = (OpenPICState *)opaque;
1476*e5f6e732SMark Cave-Ayland     int i;
1477*e5f6e732SMark Cave-Ayland 
1478*e5f6e732SMark Cave-Ayland     /* Update internal ivpr and idr variables */
1479*e5f6e732SMark Cave-Ayland     for (i = 0; i < opp->max_irq; i++) {
1480*e5f6e732SMark Cave-Ayland         write_IRQreg_idr(opp, i, opp->src[i].idr);
1481*e5f6e732SMark Cave-Ayland         write_IRQreg_ivpr(opp, i, opp->src[i].ivpr);
1482*e5f6e732SMark Cave-Ayland     }
1483*e5f6e732SMark Cave-Ayland 
1484*e5f6e732SMark Cave-Ayland     return 0;
1485*e5f6e732SMark Cave-Ayland }
1486*e5f6e732SMark Cave-Ayland 
1487*e5f6e732SMark Cave-Ayland static const VMStateDescription vmstate_openpic = {
1488*e5f6e732SMark Cave-Ayland     .name = "openpic",
1489*e5f6e732SMark Cave-Ayland     .version_id = 3,
1490*e5f6e732SMark Cave-Ayland     .minimum_version_id = 3,
1491*e5f6e732SMark Cave-Ayland     .post_load = openpic_post_load,
1492*e5f6e732SMark Cave-Ayland     .fields = (VMStateField[]) {
1493*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(gcr, OpenPICState),
1494*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(vir, OpenPICState),
1495*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(pir, OpenPICState),
1496*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(spve, OpenPICState),
1497*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(tfrr, OpenPICState),
1498*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(max_irq, OpenPICState),
1499*e5f6e732SMark Cave-Ayland         VMSTATE_STRUCT_VARRAY_UINT32(src, OpenPICState, max_irq, 0,
1500*e5f6e732SMark Cave-Ayland                                      vmstate_openpic_irqsource, IRQSource),
1501*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32_EQUAL(nb_cpus, OpenPICState),
1502*e5f6e732SMark Cave-Ayland         VMSTATE_STRUCT_VARRAY_UINT32(dst, OpenPICState, nb_cpus, 0,
1503*e5f6e732SMark Cave-Ayland                                      vmstate_openpic_irqdest, IRQDest),
1504*e5f6e732SMark Cave-Ayland         VMSTATE_STRUCT_ARRAY(timers, OpenPICState, OPENPIC_MAX_TMR, 0,
1505*e5f6e732SMark Cave-Ayland                              vmstate_openpic_timer, OpenPICTimer),
1506*e5f6e732SMark Cave-Ayland         VMSTATE_STRUCT_ARRAY(msi, OpenPICState, MAX_MSI, 0,
1507*e5f6e732SMark Cave-Ayland                              vmstate_openpic_msi, OpenPICMSI),
1508*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(irq_ipi0, OpenPICState),
1509*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(irq_tim0, OpenPICState),
1510*e5f6e732SMark Cave-Ayland         VMSTATE_UINT32(irq_msi, OpenPICState),
1511*e5f6e732SMark Cave-Ayland         VMSTATE_END_OF_LIST()
1512*e5f6e732SMark Cave-Ayland     }
1513*e5f6e732SMark Cave-Ayland };
1514*e5f6e732SMark Cave-Ayland 
1515cbe72019SAndreas Färber static void openpic_init(Object *obj)
15167702e47cSPaolo Bonzini {
1517cbe72019SAndreas Färber     OpenPICState *opp = OPENPIC(obj);
1518cbe72019SAndreas Färber 
15191437c94bSPaolo Bonzini     memory_region_init(&opp->mem, obj, "openpic", 0x40000);
1520cbe72019SAndreas Färber }
1521cbe72019SAndreas Färber 
1522cbe72019SAndreas Färber static void openpic_realize(DeviceState *dev, Error **errp)
1523cbe72019SAndreas Färber {
1524cbe72019SAndreas Färber     SysBusDevice *d = SYS_BUS_DEVICE(dev);
1525e1766344SAndreas Färber     OpenPICState *opp = OPENPIC(dev);
15267702e47cSPaolo Bonzini     int i, j;
15277702e47cSPaolo Bonzini     int list_count = 0;
15287702e47cSPaolo Bonzini     static const MemReg list_le[] = {
15297702e47cSPaolo Bonzini         {"glb", &openpic_glb_ops_le,
15307702e47cSPaolo Bonzini                 OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
15317702e47cSPaolo Bonzini         {"tmr", &openpic_tmr_ops_le,
15327702e47cSPaolo Bonzini                 OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
15337702e47cSPaolo Bonzini         {"src", &openpic_src_ops_le,
15347702e47cSPaolo Bonzini                 OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
15357702e47cSPaolo Bonzini         {"cpu", &openpic_cpu_ops_le,
15367702e47cSPaolo Bonzini                 OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
15377702e47cSPaolo Bonzini         {NULL}
15387702e47cSPaolo Bonzini     };
15397702e47cSPaolo Bonzini     static const MemReg list_be[] = {
15407702e47cSPaolo Bonzini         {"glb", &openpic_glb_ops_be,
15417702e47cSPaolo Bonzini                 OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
15427702e47cSPaolo Bonzini         {"tmr", &openpic_tmr_ops_be,
15437702e47cSPaolo Bonzini                 OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
15447702e47cSPaolo Bonzini         {"src", &openpic_src_ops_be,
15457702e47cSPaolo Bonzini                 OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
15467702e47cSPaolo Bonzini         {"cpu", &openpic_cpu_ops_be,
15477702e47cSPaolo Bonzini                 OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
15487702e47cSPaolo Bonzini         {NULL}
15497702e47cSPaolo Bonzini     };
15507702e47cSPaolo Bonzini     static const MemReg list_fsl[] = {
15517702e47cSPaolo Bonzini         {"msi", &openpic_msi_ops_be,
15527702e47cSPaolo Bonzini                 OPENPIC_MSI_REG_START, OPENPIC_MSI_REG_SIZE},
15537702e47cSPaolo Bonzini         {"summary", &openpic_summary_ops_be,
15547702e47cSPaolo Bonzini                 OPENPIC_SUMMARY_REG_START, OPENPIC_SUMMARY_REG_SIZE},
15557702e47cSPaolo Bonzini         {NULL}
15567702e47cSPaolo Bonzini     };
15577702e47cSPaolo Bonzini 
155873d963c0SMichael Roth     if (opp->nb_cpus > MAX_CPU) {
155973d963c0SMichael Roth         error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE,
156073d963c0SMichael Roth                   TYPE_OPENPIC, "nb_cpus", (uint64_t)opp->nb_cpus,
156173d963c0SMichael Roth                   (uint64_t)0, (uint64_t)MAX_CPU);
156273d963c0SMichael Roth         return;
156373d963c0SMichael Roth     }
156473d963c0SMichael Roth 
15657702e47cSPaolo Bonzini     switch (opp->model) {
15667702e47cSPaolo Bonzini     case OPENPIC_MODEL_FSL_MPIC_20:
15677702e47cSPaolo Bonzini     default:
15687702e47cSPaolo Bonzini         opp->fsl = &fsl_mpic_20;
15697702e47cSPaolo Bonzini         opp->brr1 = 0x00400200;
15707702e47cSPaolo Bonzini         opp->flags |= OPENPIC_FLAG_IDR_CRIT;
15717702e47cSPaolo Bonzini         opp->nb_irqs = 80;
15727702e47cSPaolo Bonzini         opp->mpic_mode_mask = GCR_MODE_MIXED;
15737702e47cSPaolo Bonzini 
15747702e47cSPaolo Bonzini         fsl_common_init(opp);
15757702e47cSPaolo Bonzini         map_list(opp, list_be, &list_count);
15767702e47cSPaolo Bonzini         map_list(opp, list_fsl, &list_count);
15777702e47cSPaolo Bonzini 
15787702e47cSPaolo Bonzini         break;
15797702e47cSPaolo Bonzini 
15807702e47cSPaolo Bonzini     case OPENPIC_MODEL_FSL_MPIC_42:
15817702e47cSPaolo Bonzini         opp->fsl = &fsl_mpic_42;
15827702e47cSPaolo Bonzini         opp->brr1 = 0x00400402;
15837702e47cSPaolo Bonzini         opp->flags |= OPENPIC_FLAG_ILR;
15847702e47cSPaolo Bonzini         opp->nb_irqs = 196;
15857702e47cSPaolo Bonzini         opp->mpic_mode_mask = GCR_MODE_PROXY;
15867702e47cSPaolo Bonzini 
15877702e47cSPaolo Bonzini         fsl_common_init(opp);
15887702e47cSPaolo Bonzini         map_list(opp, list_be, &list_count);
15897702e47cSPaolo Bonzini         map_list(opp, list_fsl, &list_count);
15907702e47cSPaolo Bonzini 
15917702e47cSPaolo Bonzini         break;
15927702e47cSPaolo Bonzini 
15937702e47cSPaolo Bonzini     case OPENPIC_MODEL_RAVEN:
15947702e47cSPaolo Bonzini         opp->nb_irqs = RAVEN_MAX_EXT;
15957702e47cSPaolo Bonzini         opp->vid = VID_REVISION_1_3;
15967702e47cSPaolo Bonzini         opp->vir = VIR_GENERIC;
15977702e47cSPaolo Bonzini         opp->vector_mask = 0xFF;
15987702e47cSPaolo Bonzini         opp->tfrr_reset = 4160000;
15997702e47cSPaolo Bonzini         opp->ivpr_reset = IVPR_MASK_MASK | IVPR_MODE_MASK;
16007702e47cSPaolo Bonzini         opp->idr_reset = 0;
16017702e47cSPaolo Bonzini         opp->max_irq = RAVEN_MAX_IRQ;
16027702e47cSPaolo Bonzini         opp->irq_ipi0 = RAVEN_IPI_IRQ;
16037702e47cSPaolo Bonzini         opp->irq_tim0 = RAVEN_TMR_IRQ;
16047702e47cSPaolo Bonzini         opp->brr1 = -1;
16057702e47cSPaolo Bonzini         opp->mpic_mode_mask = GCR_MODE_MIXED;
16067702e47cSPaolo Bonzini 
16077702e47cSPaolo Bonzini         if (opp->nb_cpus != 1) {
1608cbe72019SAndreas Färber             error_setg(errp, "Only UP supported today");
1609cbe72019SAndreas Färber             return;
16107702e47cSPaolo Bonzini         }
16117702e47cSPaolo Bonzini 
16127702e47cSPaolo Bonzini         map_list(opp, list_le, &list_count);
16137702e47cSPaolo Bonzini         break;
16147702e47cSPaolo Bonzini     }
16157702e47cSPaolo Bonzini 
16167702e47cSPaolo Bonzini     for (i = 0; i < opp->nb_cpus; i++) {
1617aa2ac1daSPeter Crosthwaite         opp->dst[i].irqs = g_new0(qemu_irq, OPENPIC_OUTPUT_NB);
16187702e47cSPaolo Bonzini         for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
1619cbe72019SAndreas Färber             sysbus_init_irq(d, &opp->dst[i].irqs[j]);
16207702e47cSPaolo Bonzini         }
16212ada66f9SMark Cave-Ayland 
1622*e5f6e732SMark Cave-Ayland         opp->dst[i].raised.queue_size = IRQQUEUE_SIZE_BITS;
16232ada66f9SMark Cave-Ayland         opp->dst[i].raised.queue = bitmap_new(IRQQUEUE_SIZE_BITS);
1624*e5f6e732SMark Cave-Ayland         opp->dst[i].servicing.queue_size = IRQQUEUE_SIZE_BITS;
16252ada66f9SMark Cave-Ayland         opp->dst[i].servicing.queue = bitmap_new(IRQQUEUE_SIZE_BITS);
16267702e47cSPaolo Bonzini     }
16277702e47cSPaolo Bonzini 
1628cbe72019SAndreas Färber     sysbus_init_mmio(d, &opp->mem);
1629cbe72019SAndreas Färber     qdev_init_gpio_in(dev, openpic_set_irq, opp->max_irq);
16307702e47cSPaolo Bonzini }
16317702e47cSPaolo Bonzini 
16327702e47cSPaolo Bonzini static Property openpic_properties[] = {
16337702e47cSPaolo Bonzini     DEFINE_PROP_UINT32("model", OpenPICState, model, OPENPIC_MODEL_FSL_MPIC_20),
16347702e47cSPaolo Bonzini     DEFINE_PROP_UINT32("nb_cpus", OpenPICState, nb_cpus, 1),
16357702e47cSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
16367702e47cSPaolo Bonzini };
16377702e47cSPaolo Bonzini 
1638cbe72019SAndreas Färber static void openpic_class_init(ObjectClass *oc, void *data)
16397702e47cSPaolo Bonzini {
1640cbe72019SAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
16417702e47cSPaolo Bonzini 
1642cbe72019SAndreas Färber     dc->realize = openpic_realize;
16437702e47cSPaolo Bonzini     dc->props = openpic_properties;
16447702e47cSPaolo Bonzini     dc->reset = openpic_reset;
1645*e5f6e732SMark Cave-Ayland     dc->vmsd = &vmstate_openpic;
16467702e47cSPaolo Bonzini }
16477702e47cSPaolo Bonzini 
16487702e47cSPaolo Bonzini static const TypeInfo openpic_info = {
1649e1766344SAndreas Färber     .name          = TYPE_OPENPIC,
16507702e47cSPaolo Bonzini     .parent        = TYPE_SYS_BUS_DEVICE,
16517702e47cSPaolo Bonzini     .instance_size = sizeof(OpenPICState),
1652cbe72019SAndreas Färber     .instance_init = openpic_init,
16537702e47cSPaolo Bonzini     .class_init    = openpic_class_init,
16547702e47cSPaolo Bonzini };
16557702e47cSPaolo Bonzini 
16567702e47cSPaolo Bonzini static void openpic_register_types(void)
16577702e47cSPaolo Bonzini {
16587702e47cSPaolo Bonzini     type_register_static(&openpic_info);
16597702e47cSPaolo Bonzini }
16607702e47cSPaolo Bonzini 
16617702e47cSPaolo Bonzini type_init(openpic_register_types)
1662