xref: /qemu/hw/misc/bcm2835_mphi.c (revision e4ea952f)
13d46938bSPaul Zimmerman /*
23d46938bSPaul Zimmerman  * BCM2835 SOC MPHI emulation
33d46938bSPaul Zimmerman  *
43d46938bSPaul Zimmerman  * Very basic emulation, only providing the FIQ interrupt needed to
53d46938bSPaul Zimmerman  * allow the dwc-otg USB host controller driver in the Raspbian kernel
63d46938bSPaul Zimmerman  * to function.
73d46938bSPaul Zimmerman  *
83d46938bSPaul Zimmerman  * Copyright (c) 2020 Paul Zimmerman <pauldzim@gmail.com>
93d46938bSPaul Zimmerman  *
103d46938bSPaul Zimmerman  * This program is free software; you can redistribute it and/or modify
113d46938bSPaul Zimmerman  * it under the terms of the GNU General Public License as published by
123d46938bSPaul Zimmerman  * the Free Software Foundation; either version 2 of the License, or
133d46938bSPaul Zimmerman  * (at your option) any later version.
143d46938bSPaul Zimmerman  *
153d46938bSPaul Zimmerman  * This program is distributed in the hope that it will be useful,
163d46938bSPaul Zimmerman  * but WITHOUT ANY WARRANTY; without even the implied warranty of
173d46938bSPaul Zimmerman  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
183d46938bSPaul Zimmerman  * GNU General Public License for more details.
193d46938bSPaul Zimmerman  */
203d46938bSPaul Zimmerman 
213d46938bSPaul Zimmerman #include "qemu/osdep.h"
223d46938bSPaul Zimmerman #include "qapi/error.h"
233d46938bSPaul Zimmerman #include "hw/misc/bcm2835_mphi.h"
243d46938bSPaul Zimmerman #include "migration/vmstate.h"
253d46938bSPaul Zimmerman #include "qemu/error-report.h"
263d46938bSPaul Zimmerman #include "qemu/log.h"
273d46938bSPaul Zimmerman #include "qemu/main-loop.h"
283d46938bSPaul Zimmerman 
mphi_raise_irq(BCM2835MphiState * s)293d46938bSPaul Zimmerman static inline void mphi_raise_irq(BCM2835MphiState *s)
303d46938bSPaul Zimmerman {
313d46938bSPaul Zimmerman     qemu_set_irq(s->irq, 1);
323d46938bSPaul Zimmerman }
333d46938bSPaul Zimmerman 
mphi_lower_irq(BCM2835MphiState * s)343d46938bSPaul Zimmerman static inline void mphi_lower_irq(BCM2835MphiState *s)
353d46938bSPaul Zimmerman {
363d46938bSPaul Zimmerman     qemu_set_irq(s->irq, 0);
373d46938bSPaul Zimmerman }
383d46938bSPaul Zimmerman 
mphi_reg_read(void * ptr,hwaddr addr,unsigned size)393d46938bSPaul Zimmerman static uint64_t mphi_reg_read(void *ptr, hwaddr addr, unsigned size)
403d46938bSPaul Zimmerman {
413d46938bSPaul Zimmerman     BCM2835MphiState *s = ptr;
423d46938bSPaul Zimmerman     uint32_t val = 0;
433d46938bSPaul Zimmerman 
443d46938bSPaul Zimmerman     switch (addr) {
453d46938bSPaul Zimmerman     case 0x28:  /* outdda */
463d46938bSPaul Zimmerman         val = s->outdda;
473d46938bSPaul Zimmerman         break;
483d46938bSPaul Zimmerman     case 0x2c:  /* outddb */
493d46938bSPaul Zimmerman         val = s->outddb;
503d46938bSPaul Zimmerman         break;
513d46938bSPaul Zimmerman     case 0x4c:  /* ctrl */
523d46938bSPaul Zimmerman         val = s->ctrl;
533d46938bSPaul Zimmerman         val |= 1 << 17;
543d46938bSPaul Zimmerman         break;
553d46938bSPaul Zimmerman     case 0x50:  /* intstat */
563d46938bSPaul Zimmerman         val = s->intstat;
573d46938bSPaul Zimmerman         break;
583d46938bSPaul Zimmerman     case 0x1f0: /* swirq_set */
593d46938bSPaul Zimmerman         val = s->swirq;
603d46938bSPaul Zimmerman         break;
613d46938bSPaul Zimmerman     case 0x1f4: /* swirq_clr */
623d46938bSPaul Zimmerman         val = s->swirq;
633d46938bSPaul Zimmerman         break;
643d46938bSPaul Zimmerman     default:
653d46938bSPaul Zimmerman         qemu_log_mask(LOG_UNIMP, "read from unknown register");
663d46938bSPaul Zimmerman         break;
673d46938bSPaul Zimmerman     }
683d46938bSPaul Zimmerman 
693d46938bSPaul Zimmerman     return val;
703d46938bSPaul Zimmerman }
713d46938bSPaul Zimmerman 
mphi_reg_write(void * ptr,hwaddr addr,uint64_t val,unsigned size)723d46938bSPaul Zimmerman static void mphi_reg_write(void *ptr, hwaddr addr, uint64_t val, unsigned size)
733d46938bSPaul Zimmerman {
743d46938bSPaul Zimmerman     BCM2835MphiState *s = ptr;
753d46938bSPaul Zimmerman     int do_irq = 0;
763d46938bSPaul Zimmerman 
773d46938bSPaul Zimmerman     switch (addr) {
783d46938bSPaul Zimmerman     case 0x28:  /* outdda */
793d46938bSPaul Zimmerman         s->outdda = val;
803d46938bSPaul Zimmerman         break;
813d46938bSPaul Zimmerman     case 0x2c:  /* outddb */
823d46938bSPaul Zimmerman         s->outddb = val;
833d46938bSPaul Zimmerman         if (val & (1 << 29)) {
843d46938bSPaul Zimmerman             do_irq = 1;
853d46938bSPaul Zimmerman         }
863d46938bSPaul Zimmerman         break;
873d46938bSPaul Zimmerman     case 0x4c:  /* ctrl */
883d46938bSPaul Zimmerman         s->ctrl = val;
893d46938bSPaul Zimmerman         if (val & (1 << 16)) {
903d46938bSPaul Zimmerman             do_irq = -1;
913d46938bSPaul Zimmerman         }
923d46938bSPaul Zimmerman         break;
933d46938bSPaul Zimmerman     case 0x50:  /* intstat */
943d46938bSPaul Zimmerman         s->intstat = val;
953d46938bSPaul Zimmerman         if (val & ((1 << 16) | (1 << 29))) {
963d46938bSPaul Zimmerman             do_irq = -1;
973d46938bSPaul Zimmerman         }
983d46938bSPaul Zimmerman         break;
993d46938bSPaul Zimmerman     case 0x1f0: /* swirq_set */
1003d46938bSPaul Zimmerman         s->swirq |= val;
1013d46938bSPaul Zimmerman         do_irq = 1;
1023d46938bSPaul Zimmerman         break;
1033d46938bSPaul Zimmerman     case 0x1f4: /* swirq_clr */
1043d46938bSPaul Zimmerman         s->swirq &= ~val;
1053d46938bSPaul Zimmerman         do_irq = -1;
1063d46938bSPaul Zimmerman         break;
1073d46938bSPaul Zimmerman     default:
1083d46938bSPaul Zimmerman         qemu_log_mask(LOG_UNIMP, "write to unknown register");
1093d46938bSPaul Zimmerman         return;
1103d46938bSPaul Zimmerman     }
1113d46938bSPaul Zimmerman 
1123d46938bSPaul Zimmerman     if (do_irq > 0) {
1133d46938bSPaul Zimmerman         mphi_raise_irq(s);
1143d46938bSPaul Zimmerman     } else if (do_irq < 0) {
1153d46938bSPaul Zimmerman         mphi_lower_irq(s);
1163d46938bSPaul Zimmerman     }
1173d46938bSPaul Zimmerman }
1183d46938bSPaul Zimmerman 
1193d46938bSPaul Zimmerman static const MemoryRegionOps mphi_mmio_ops = {
1203d46938bSPaul Zimmerman     .read = mphi_reg_read,
1213d46938bSPaul Zimmerman     .write = mphi_reg_write,
1223d46938bSPaul Zimmerman     .impl.min_access_size = 4,
1233d46938bSPaul Zimmerman     .impl.max_access_size = 4,
1243d46938bSPaul Zimmerman     .endianness = DEVICE_LITTLE_ENDIAN,
1253d46938bSPaul Zimmerman };
1263d46938bSPaul Zimmerman 
mphi_reset(DeviceState * dev)1273d46938bSPaul Zimmerman static void mphi_reset(DeviceState *dev)
1283d46938bSPaul Zimmerman {
1293d46938bSPaul Zimmerman     BCM2835MphiState *s = BCM2835_MPHI(dev);
1303d46938bSPaul Zimmerman 
1313d46938bSPaul Zimmerman     s->outdda = 0;
1323d46938bSPaul Zimmerman     s->outddb = 0;
1333d46938bSPaul Zimmerman     s->ctrl = 0;
1343d46938bSPaul Zimmerman     s->intstat = 0;
1353d46938bSPaul Zimmerman     s->swirq = 0;
1363d46938bSPaul Zimmerman }
1373d46938bSPaul Zimmerman 
mphi_realize(DeviceState * dev,Error ** errp)1383d46938bSPaul Zimmerman static void mphi_realize(DeviceState *dev, Error **errp)
1393d46938bSPaul Zimmerman {
1403d46938bSPaul Zimmerman     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1413d46938bSPaul Zimmerman     BCM2835MphiState *s = BCM2835_MPHI(dev);
1423d46938bSPaul Zimmerman 
1433d46938bSPaul Zimmerman     sysbus_init_irq(sbd, &s->irq);
1443d46938bSPaul Zimmerman }
1453d46938bSPaul Zimmerman 
mphi_init(Object * obj)1463d46938bSPaul Zimmerman static void mphi_init(Object *obj)
1473d46938bSPaul Zimmerman {
1483d46938bSPaul Zimmerman     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
1493d46938bSPaul Zimmerman     BCM2835MphiState *s = BCM2835_MPHI(obj);
1503d46938bSPaul Zimmerman 
1513d46938bSPaul Zimmerman     memory_region_init_io(&s->iomem, obj, &mphi_mmio_ops, s, "mphi", MPHI_MMIO_SIZE);
1523d46938bSPaul Zimmerman     sysbus_init_mmio(sbd, &s->iomem);
1533d46938bSPaul Zimmerman }
1543d46938bSPaul Zimmerman 
1553d46938bSPaul Zimmerman const VMStateDescription vmstate_mphi_state = {
1563d46938bSPaul Zimmerman     .name = "mphi",
1573d46938bSPaul Zimmerman     .version_id = 1,
1583d46938bSPaul Zimmerman     .minimum_version_id = 1,
159*e4ea952fSRichard Henderson     .fields = (const VMStateField[]) {
1603d46938bSPaul Zimmerman         VMSTATE_UINT32(outdda, BCM2835MphiState),
1613d46938bSPaul Zimmerman         VMSTATE_UINT32(outddb, BCM2835MphiState),
1623d46938bSPaul Zimmerman         VMSTATE_UINT32(ctrl, BCM2835MphiState),
1633d46938bSPaul Zimmerman         VMSTATE_UINT32(intstat, BCM2835MphiState),
1643d46938bSPaul Zimmerman         VMSTATE_UINT32(swirq, BCM2835MphiState),
1653d46938bSPaul Zimmerman         VMSTATE_END_OF_LIST()
1663d46938bSPaul Zimmerman     }
1673d46938bSPaul Zimmerman };
1683d46938bSPaul Zimmerman 
mphi_class_init(ObjectClass * klass,void * data)1693d46938bSPaul Zimmerman static void mphi_class_init(ObjectClass *klass, void *data)
1703d46938bSPaul Zimmerman {
1713d46938bSPaul Zimmerman     DeviceClass *dc = DEVICE_CLASS(klass);
1723d46938bSPaul Zimmerman 
1733d46938bSPaul Zimmerman     dc->realize = mphi_realize;
1743d46938bSPaul Zimmerman     dc->reset = mphi_reset;
1753d46938bSPaul Zimmerman     dc->vmsd = &vmstate_mphi_state;
1763d46938bSPaul Zimmerman }
1773d46938bSPaul Zimmerman 
1783d46938bSPaul Zimmerman static const TypeInfo bcm2835_mphi_type_info = {
1793d46938bSPaul Zimmerman     .name          = TYPE_BCM2835_MPHI,
1803d46938bSPaul Zimmerman     .parent        = TYPE_SYS_BUS_DEVICE,
1813d46938bSPaul Zimmerman     .instance_size = sizeof(BCM2835MphiState),
1823d46938bSPaul Zimmerman     .instance_init = mphi_init,
1833d46938bSPaul Zimmerman     .class_init    = mphi_class_init,
1843d46938bSPaul Zimmerman };
1853d46938bSPaul Zimmerman 
bcm2835_mphi_register_types(void)1863d46938bSPaul Zimmerman static void bcm2835_mphi_register_types(void)
1873d46938bSPaul Zimmerman {
1883d46938bSPaul Zimmerman     type_register_static(&bcm2835_mphi_type_info);
1893d46938bSPaul Zimmerman }
1903d46938bSPaul Zimmerman 
1913d46938bSPaul Zimmerman type_init(bcm2835_mphi_register_types)
192