xref: /qemu/hw/net/allwinner-sun8i-emac.c (revision f5746335)
129d08975SNiek Linnenbank /*
229d08975SNiek Linnenbank  * Allwinner Sun8i Ethernet MAC emulation
329d08975SNiek Linnenbank  *
429d08975SNiek Linnenbank  * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com>
529d08975SNiek Linnenbank  *
629d08975SNiek Linnenbank  * This program is free software: you can redistribute it and/or modify
729d08975SNiek Linnenbank  * it under the terms of the GNU General Public License as published by
829d08975SNiek Linnenbank  * the Free Software Foundation, either version 2 of the License, or
929d08975SNiek Linnenbank  * (at your option) any later version.
1029d08975SNiek Linnenbank  *
1129d08975SNiek Linnenbank  * This program is distributed in the hope that it will be useful,
1229d08975SNiek Linnenbank  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1329d08975SNiek Linnenbank  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1429d08975SNiek Linnenbank  * GNU General Public License for more details.
1529d08975SNiek Linnenbank  *
1629d08975SNiek Linnenbank  * You should have received a copy of the GNU General Public License
1729d08975SNiek Linnenbank  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
1829d08975SNiek Linnenbank  */
1929d08975SNiek Linnenbank 
2029d08975SNiek Linnenbank #include "qemu/osdep.h"
2129d08975SNiek Linnenbank #include "qemu/units.h"
224757cb85SPhilippe Mathieu-Daudé #include "qapi/error.h"
2329d08975SNiek Linnenbank #include "hw/sysbus.h"
2429d08975SNiek Linnenbank #include "migration/vmstate.h"
2529d08975SNiek Linnenbank #include "net/net.h"
2629d08975SNiek Linnenbank #include "hw/irq.h"
2729d08975SNiek Linnenbank #include "hw/qdev-properties.h"
2829d08975SNiek Linnenbank #include "qemu/log.h"
2929d08975SNiek Linnenbank #include "trace.h"
3029d08975SNiek Linnenbank #include "net/checksum.h"
3129d08975SNiek Linnenbank #include "qemu/module.h"
3229d08975SNiek Linnenbank #include "exec/cpu-common.h"
334757cb85SPhilippe Mathieu-Daudé #include "sysemu/dma.h"
3429d08975SNiek Linnenbank #include "hw/net/allwinner-sun8i-emac.h"
3529d08975SNiek Linnenbank 
3629d08975SNiek Linnenbank /* EMAC register offsets */
3729d08975SNiek Linnenbank enum {
3829d08975SNiek Linnenbank     REG_BASIC_CTL_0        = 0x0000, /* Basic Control 0 */
3929d08975SNiek Linnenbank     REG_BASIC_CTL_1        = 0x0004, /* Basic Control 1 */
4029d08975SNiek Linnenbank     REG_INT_STA            = 0x0008, /* Interrupt Status */
4129d08975SNiek Linnenbank     REG_INT_EN             = 0x000C, /* Interrupt Enable */
4229d08975SNiek Linnenbank     REG_TX_CTL_0           = 0x0010, /* Transmit Control 0 */
4329d08975SNiek Linnenbank     REG_TX_CTL_1           = 0x0014, /* Transmit Control 1 */
4429d08975SNiek Linnenbank     REG_TX_FLOW_CTL        = 0x001C, /* Transmit Flow Control */
4529d08975SNiek Linnenbank     REG_TX_DMA_DESC_LIST   = 0x0020, /* Transmit Descriptor List Address */
4629d08975SNiek Linnenbank     REG_RX_CTL_0           = 0x0024, /* Receive Control 0 */
4729d08975SNiek Linnenbank     REG_RX_CTL_1           = 0x0028, /* Receive Control 1 */
4829d08975SNiek Linnenbank     REG_RX_DMA_DESC_LIST   = 0x0034, /* Receive Descriptor List Address */
4929d08975SNiek Linnenbank     REG_FRM_FLT            = 0x0038, /* Receive Frame Filter */
5029d08975SNiek Linnenbank     REG_RX_HASH_0          = 0x0040, /* Receive Hash Table 0 */
5129d08975SNiek Linnenbank     REG_RX_HASH_1          = 0x0044, /* Receive Hash Table 1 */
5229d08975SNiek Linnenbank     REG_MII_CMD            = 0x0048, /* Management Interface Command */
5329d08975SNiek Linnenbank     REG_MII_DATA           = 0x004C, /* Management Interface Data */
5429d08975SNiek Linnenbank     REG_ADDR_HIGH          = 0x0050, /* MAC Address High */
5529d08975SNiek Linnenbank     REG_ADDR_LOW           = 0x0054, /* MAC Address Low */
5629d08975SNiek Linnenbank     REG_TX_DMA_STA         = 0x00B0, /* Transmit DMA Status */
5729d08975SNiek Linnenbank     REG_TX_CUR_DESC        = 0x00B4, /* Transmit Current Descriptor */
5829d08975SNiek Linnenbank     REG_TX_CUR_BUF         = 0x00B8, /* Transmit Current Buffer */
5929d08975SNiek Linnenbank     REG_RX_DMA_STA         = 0x00C0, /* Receive DMA Status */
6029d08975SNiek Linnenbank     REG_RX_CUR_DESC        = 0x00C4, /* Receive Current Descriptor */
6129d08975SNiek Linnenbank     REG_RX_CUR_BUF         = 0x00C8, /* Receive Current Buffer */
6229d08975SNiek Linnenbank     REG_RGMII_STA          = 0x00D0, /* RGMII Status */
6329d08975SNiek Linnenbank };
6429d08975SNiek Linnenbank 
6529d08975SNiek Linnenbank /* EMAC register flags */
6629d08975SNiek Linnenbank enum {
6729d08975SNiek Linnenbank     BASIC_CTL0_100Mbps     = (0b11 << 2),
6829d08975SNiek Linnenbank     BASIC_CTL0_FD          = (1 << 0),
6929d08975SNiek Linnenbank     BASIC_CTL1_SOFTRST     = (1 << 0),
7029d08975SNiek Linnenbank };
7129d08975SNiek Linnenbank 
7229d08975SNiek Linnenbank enum {
7329d08975SNiek Linnenbank     INT_STA_RGMII_LINK     = (1 << 16),
7429d08975SNiek Linnenbank     INT_STA_RX_EARLY       = (1 << 13),
7529d08975SNiek Linnenbank     INT_STA_RX_OVERFLOW    = (1 << 12),
7629d08975SNiek Linnenbank     INT_STA_RX_TIMEOUT     = (1 << 11),
7729d08975SNiek Linnenbank     INT_STA_RX_DMA_STOP    = (1 << 10),
7829d08975SNiek Linnenbank     INT_STA_RX_BUF_UA      = (1 << 9),
7929d08975SNiek Linnenbank     INT_STA_RX             = (1 << 8),
8029d08975SNiek Linnenbank     INT_STA_TX_EARLY       = (1 << 5),
8129d08975SNiek Linnenbank     INT_STA_TX_UNDERFLOW   = (1 << 4),
8229d08975SNiek Linnenbank     INT_STA_TX_TIMEOUT     = (1 << 3),
8329d08975SNiek Linnenbank     INT_STA_TX_BUF_UA      = (1 << 2),
8429d08975SNiek Linnenbank     INT_STA_TX_DMA_STOP    = (1 << 1),
8529d08975SNiek Linnenbank     INT_STA_TX             = (1 << 0),
8629d08975SNiek Linnenbank };
8729d08975SNiek Linnenbank 
8829d08975SNiek Linnenbank enum {
8929d08975SNiek Linnenbank     INT_EN_RX_EARLY        = (1 << 13),
9029d08975SNiek Linnenbank     INT_EN_RX_OVERFLOW     = (1 << 12),
9129d08975SNiek Linnenbank     INT_EN_RX_TIMEOUT      = (1 << 11),
9229d08975SNiek Linnenbank     INT_EN_RX_DMA_STOP     = (1 << 10),
9329d08975SNiek Linnenbank     INT_EN_RX_BUF_UA       = (1 << 9),
9429d08975SNiek Linnenbank     INT_EN_RX              = (1 << 8),
9529d08975SNiek Linnenbank     INT_EN_TX_EARLY        = (1 << 5),
9629d08975SNiek Linnenbank     INT_EN_TX_UNDERFLOW    = (1 << 4),
9729d08975SNiek Linnenbank     INT_EN_TX_TIMEOUT      = (1 << 3),
9829d08975SNiek Linnenbank     INT_EN_TX_BUF_UA       = (1 << 2),
9929d08975SNiek Linnenbank     INT_EN_TX_DMA_STOP     = (1 << 1),
10029d08975SNiek Linnenbank     INT_EN_TX              = (1 << 0),
10129d08975SNiek Linnenbank };
10229d08975SNiek Linnenbank 
10329d08975SNiek Linnenbank enum {
10429d08975SNiek Linnenbank     TX_CTL0_TX_EN          = (1 << 31),
10529d08975SNiek Linnenbank     TX_CTL1_TX_DMA_START   = (1 << 31),
10629d08975SNiek Linnenbank     TX_CTL1_TX_DMA_EN      = (1 << 30),
10729d08975SNiek Linnenbank     TX_CTL1_TX_FLUSH       = (1 << 0),
10829d08975SNiek Linnenbank };
10929d08975SNiek Linnenbank 
11029d08975SNiek Linnenbank enum {
11129d08975SNiek Linnenbank     RX_CTL0_RX_EN          = (1 << 31),
11229d08975SNiek Linnenbank     RX_CTL0_STRIP_FCS      = (1 << 28),
11329d08975SNiek Linnenbank     RX_CTL0_CRC_IPV4       = (1 << 27),
11429d08975SNiek Linnenbank };
11529d08975SNiek Linnenbank 
11629d08975SNiek Linnenbank enum {
11729d08975SNiek Linnenbank     RX_CTL1_RX_DMA_START   = (1 << 31),
11829d08975SNiek Linnenbank     RX_CTL1_RX_DMA_EN      = (1 << 30),
11929d08975SNiek Linnenbank     RX_CTL1_RX_MD          = (1 << 1),
12029d08975SNiek Linnenbank };
12129d08975SNiek Linnenbank 
12229d08975SNiek Linnenbank enum {
12329d08975SNiek Linnenbank     RX_FRM_FLT_DIS_ADDR    = (1 << 31),
12429d08975SNiek Linnenbank };
12529d08975SNiek Linnenbank 
12629d08975SNiek Linnenbank enum {
12729d08975SNiek Linnenbank     MII_CMD_PHY_ADDR_SHIFT = (12),
12829d08975SNiek Linnenbank     MII_CMD_PHY_ADDR_MASK  = (0xf000),
12929d08975SNiek Linnenbank     MII_CMD_PHY_REG_SHIFT  = (4),
13029d08975SNiek Linnenbank     MII_CMD_PHY_REG_MASK   = (0xf0),
13129d08975SNiek Linnenbank     MII_CMD_PHY_RW         = (1 << 1),
13229d08975SNiek Linnenbank     MII_CMD_PHY_BUSY       = (1 << 0),
13329d08975SNiek Linnenbank };
13429d08975SNiek Linnenbank 
13529d08975SNiek Linnenbank enum {
13629d08975SNiek Linnenbank     TX_DMA_STA_STOP        = (0b000),
13729d08975SNiek Linnenbank     TX_DMA_STA_RUN_FETCH   = (0b001),
13829d08975SNiek Linnenbank     TX_DMA_STA_WAIT_STA    = (0b010),
13929d08975SNiek Linnenbank };
14029d08975SNiek Linnenbank 
14129d08975SNiek Linnenbank enum {
14229d08975SNiek Linnenbank     RX_DMA_STA_STOP        = (0b000),
14329d08975SNiek Linnenbank     RX_DMA_STA_RUN_FETCH   = (0b001),
14429d08975SNiek Linnenbank     RX_DMA_STA_WAIT_FRM    = (0b011),
14529d08975SNiek Linnenbank };
14629d08975SNiek Linnenbank 
14729d08975SNiek Linnenbank /* EMAC register reset values */
14829d08975SNiek Linnenbank enum {
14929d08975SNiek Linnenbank     REG_BASIC_CTL_1_RST    = 0x08000000,
15029d08975SNiek Linnenbank };
15129d08975SNiek Linnenbank 
15229d08975SNiek Linnenbank /* EMAC constants */
15329d08975SNiek Linnenbank enum {
15429d08975SNiek Linnenbank     AW_SUN8I_EMAC_MIN_PKT_SZ  = 64
15529d08975SNiek Linnenbank };
15629d08975SNiek Linnenbank 
15729d08975SNiek Linnenbank /* Transmit/receive frame descriptor */
15829d08975SNiek Linnenbank typedef struct FrameDescriptor {
15929d08975SNiek Linnenbank     uint32_t status;
16029d08975SNiek Linnenbank     uint32_t status2;
16129d08975SNiek Linnenbank     uint32_t addr;
16229d08975SNiek Linnenbank     uint32_t next;
16329d08975SNiek Linnenbank } FrameDescriptor;
16429d08975SNiek Linnenbank 
16529d08975SNiek Linnenbank /* Frame descriptor flags */
16629d08975SNiek Linnenbank enum {
16729d08975SNiek Linnenbank     DESC_STATUS_CTL                 = (1 << 31),
16829d08975SNiek Linnenbank     DESC_STATUS2_BUF_SIZE_MASK      = (0x7ff),
16929d08975SNiek Linnenbank };
17029d08975SNiek Linnenbank 
17129d08975SNiek Linnenbank /* Transmit frame descriptor flags */
17229d08975SNiek Linnenbank enum {
17329d08975SNiek Linnenbank     TX_DESC_STATUS_LENGTH_ERR       = (1 << 14),
17429d08975SNiek Linnenbank     TX_DESC_STATUS2_FIRST_DESC      = (1 << 29),
17529d08975SNiek Linnenbank     TX_DESC_STATUS2_LAST_DESC       = (1 << 30),
17629d08975SNiek Linnenbank     TX_DESC_STATUS2_CHECKSUM_MASK   = (0x3 << 27),
17729d08975SNiek Linnenbank };
17829d08975SNiek Linnenbank 
17929d08975SNiek Linnenbank /* Receive frame descriptor flags */
18029d08975SNiek Linnenbank enum {
18129d08975SNiek Linnenbank     RX_DESC_STATUS_FIRST_DESC       = (1 << 9),
18229d08975SNiek Linnenbank     RX_DESC_STATUS_LAST_DESC        = (1 << 8),
18329d08975SNiek Linnenbank     RX_DESC_STATUS_FRM_LEN_MASK     = (0x3fff0000),
18429d08975SNiek Linnenbank     RX_DESC_STATUS_FRM_LEN_SHIFT    = (16),
18529d08975SNiek Linnenbank     RX_DESC_STATUS_NO_BUF           = (1 << 14),
18629d08975SNiek Linnenbank     RX_DESC_STATUS_HEADER_ERR       = (1 << 7),
18729d08975SNiek Linnenbank     RX_DESC_STATUS_LENGTH_ERR       = (1 << 4),
18829d08975SNiek Linnenbank     RX_DESC_STATUS_CRC_ERR          = (1 << 1),
18929d08975SNiek Linnenbank     RX_DESC_STATUS_PAYLOAD_ERR      = (1 << 0),
19029d08975SNiek Linnenbank     RX_DESC_STATUS2_RX_INT_CTL      = (1 << 31),
19129d08975SNiek Linnenbank };
19229d08975SNiek Linnenbank 
19329d08975SNiek Linnenbank /* MII register offsets */
19429d08975SNiek Linnenbank enum {
19529d08975SNiek Linnenbank     MII_REG_CR                      = (0x0), /* Control */
19629d08975SNiek Linnenbank     MII_REG_ST                      = (0x1), /* Status */
19729d08975SNiek Linnenbank     MII_REG_ID_HIGH                 = (0x2), /* Identifier High */
19829d08975SNiek Linnenbank     MII_REG_ID_LOW                  = (0x3), /* Identifier Low */
19929d08975SNiek Linnenbank     MII_REG_ADV                     = (0x4), /* Advertised abilities */
20029d08975SNiek Linnenbank     MII_REG_LPA                     = (0x5), /* Link partner abilities */
20129d08975SNiek Linnenbank };
20229d08975SNiek Linnenbank 
20329d08975SNiek Linnenbank /* MII register flags */
20429d08975SNiek Linnenbank enum {
20529d08975SNiek Linnenbank     MII_REG_CR_RESET                = (1 << 15),
20629d08975SNiek Linnenbank     MII_REG_CR_POWERDOWN            = (1 << 11),
20729d08975SNiek Linnenbank     MII_REG_CR_10Mbit               = (0),
20829d08975SNiek Linnenbank     MII_REG_CR_100Mbit              = (1 << 13),
20929d08975SNiek Linnenbank     MII_REG_CR_1000Mbit             = (1 << 6),
21029d08975SNiek Linnenbank     MII_REG_CR_AUTO_NEG             = (1 << 12),
21129d08975SNiek Linnenbank     MII_REG_CR_AUTO_NEG_RESTART     = (1 << 9),
21229d08975SNiek Linnenbank     MII_REG_CR_FULLDUPLEX           = (1 << 8),
21329d08975SNiek Linnenbank };
21429d08975SNiek Linnenbank 
21529d08975SNiek Linnenbank enum {
21629d08975SNiek Linnenbank     MII_REG_ST_100BASE_T4           = (1 << 15),
21729d08975SNiek Linnenbank     MII_REG_ST_100BASE_X_FD         = (1 << 14),
21829d08975SNiek Linnenbank     MII_REG_ST_100BASE_X_HD         = (1 << 13),
21929d08975SNiek Linnenbank     MII_REG_ST_10_FD                = (1 << 12),
22029d08975SNiek Linnenbank     MII_REG_ST_10_HD                = (1 << 11),
22129d08975SNiek Linnenbank     MII_REG_ST_100BASE_T2_FD        = (1 << 10),
22229d08975SNiek Linnenbank     MII_REG_ST_100BASE_T2_HD        = (1 << 9),
22329d08975SNiek Linnenbank     MII_REG_ST_AUTONEG_COMPLETE     = (1 << 5),
22429d08975SNiek Linnenbank     MII_REG_ST_AUTONEG_AVAIL        = (1 << 3),
22529d08975SNiek Linnenbank     MII_REG_ST_LINK_UP              = (1 << 2),
22629d08975SNiek Linnenbank };
22729d08975SNiek Linnenbank 
22829d08975SNiek Linnenbank enum {
22929d08975SNiek Linnenbank     MII_REG_LPA_10_HD               = (1 << 5),
23029d08975SNiek Linnenbank     MII_REG_LPA_10_FD               = (1 << 6),
23129d08975SNiek Linnenbank     MII_REG_LPA_100_HD              = (1 << 7),
23229d08975SNiek Linnenbank     MII_REG_LPA_100_FD              = (1 << 8),
23329d08975SNiek Linnenbank     MII_REG_LPA_PAUSE               = (1 << 10),
23429d08975SNiek Linnenbank     MII_REG_LPA_ASYMPAUSE           = (1 << 11),
23529d08975SNiek Linnenbank };
23629d08975SNiek Linnenbank 
23729d08975SNiek Linnenbank /* MII constants */
23829d08975SNiek Linnenbank enum {
23929d08975SNiek Linnenbank     MII_PHY_ID_HIGH                 = 0x0044,
24029d08975SNiek Linnenbank     MII_PHY_ID_LOW                  = 0x1400,
24129d08975SNiek Linnenbank };
24229d08975SNiek Linnenbank 
24329d08975SNiek Linnenbank static void allwinner_sun8i_emac_mii_set_link(AwSun8iEmacState *s,
24429d08975SNiek Linnenbank                                               bool link_active)
24529d08975SNiek Linnenbank {
24629d08975SNiek Linnenbank     if (link_active) {
24729d08975SNiek Linnenbank         s->mii_st |= MII_REG_ST_LINK_UP;
24829d08975SNiek Linnenbank     } else {
24929d08975SNiek Linnenbank         s->mii_st &= ~MII_REG_ST_LINK_UP;
25029d08975SNiek Linnenbank     }
25129d08975SNiek Linnenbank }
25229d08975SNiek Linnenbank 
25329d08975SNiek Linnenbank static void allwinner_sun8i_emac_mii_reset(AwSun8iEmacState *s,
25429d08975SNiek Linnenbank                                            bool link_active)
25529d08975SNiek Linnenbank {
25629d08975SNiek Linnenbank     s->mii_cr = MII_REG_CR_100Mbit | MII_REG_CR_AUTO_NEG |
25729d08975SNiek Linnenbank                 MII_REG_CR_FULLDUPLEX;
25829d08975SNiek Linnenbank     s->mii_st = MII_REG_ST_100BASE_T4 | MII_REG_ST_100BASE_X_FD |
25929d08975SNiek Linnenbank                 MII_REG_ST_100BASE_X_HD | MII_REG_ST_10_FD | MII_REG_ST_10_HD |
26029d08975SNiek Linnenbank                 MII_REG_ST_100BASE_T2_FD | MII_REG_ST_100BASE_T2_HD |
26129d08975SNiek Linnenbank                 MII_REG_ST_AUTONEG_COMPLETE | MII_REG_ST_AUTONEG_AVAIL;
26229d08975SNiek Linnenbank     s->mii_adv = 0;
26329d08975SNiek Linnenbank 
26429d08975SNiek Linnenbank     allwinner_sun8i_emac_mii_set_link(s, link_active);
26529d08975SNiek Linnenbank }
26629d08975SNiek Linnenbank 
26729d08975SNiek Linnenbank static void allwinner_sun8i_emac_mii_cmd(AwSun8iEmacState *s)
26829d08975SNiek Linnenbank {
26929d08975SNiek Linnenbank     uint8_t addr, reg;
27029d08975SNiek Linnenbank 
27129d08975SNiek Linnenbank     addr = (s->mii_cmd & MII_CMD_PHY_ADDR_MASK) >> MII_CMD_PHY_ADDR_SHIFT;
27229d08975SNiek Linnenbank     reg = (s->mii_cmd & MII_CMD_PHY_REG_MASK) >> MII_CMD_PHY_REG_SHIFT;
27329d08975SNiek Linnenbank 
27429d08975SNiek Linnenbank     if (addr != s->mii_phy_addr) {
27529d08975SNiek Linnenbank         return;
27629d08975SNiek Linnenbank     }
27729d08975SNiek Linnenbank 
27829d08975SNiek Linnenbank     /* Read or write a PHY register? */
27929d08975SNiek Linnenbank     if (s->mii_cmd & MII_CMD_PHY_RW) {
28029d08975SNiek Linnenbank         trace_allwinner_sun8i_emac_mii_write_reg(reg, s->mii_data);
28129d08975SNiek Linnenbank 
28229d08975SNiek Linnenbank         switch (reg) {
28329d08975SNiek Linnenbank         case MII_REG_CR:
28429d08975SNiek Linnenbank             if (s->mii_data & MII_REG_CR_RESET) {
28529d08975SNiek Linnenbank                 allwinner_sun8i_emac_mii_reset(s, s->mii_st &
28629d08975SNiek Linnenbank                                                   MII_REG_ST_LINK_UP);
28729d08975SNiek Linnenbank             } else {
28829d08975SNiek Linnenbank                 s->mii_cr = s->mii_data & ~(MII_REG_CR_RESET |
28929d08975SNiek Linnenbank                                             MII_REG_CR_AUTO_NEG_RESTART);
29029d08975SNiek Linnenbank             }
29129d08975SNiek Linnenbank             break;
29229d08975SNiek Linnenbank         case MII_REG_ADV:
29329d08975SNiek Linnenbank             s->mii_adv = s->mii_data;
29429d08975SNiek Linnenbank             break;
29529d08975SNiek Linnenbank         case MII_REG_ID_HIGH:
29629d08975SNiek Linnenbank         case MII_REG_ID_LOW:
29729d08975SNiek Linnenbank         case MII_REG_LPA:
29829d08975SNiek Linnenbank             break;
29929d08975SNiek Linnenbank         default:
30029d08975SNiek Linnenbank             qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: write access to "
30129d08975SNiek Linnenbank                                      "unknown MII register 0x%x\n", reg);
30229d08975SNiek Linnenbank             break;
30329d08975SNiek Linnenbank         }
30429d08975SNiek Linnenbank     } else {
30529d08975SNiek Linnenbank         switch (reg) {
30629d08975SNiek Linnenbank         case MII_REG_CR:
30729d08975SNiek Linnenbank             s->mii_data = s->mii_cr;
30829d08975SNiek Linnenbank             break;
30929d08975SNiek Linnenbank         case MII_REG_ST:
31029d08975SNiek Linnenbank             s->mii_data = s->mii_st;
31129d08975SNiek Linnenbank             break;
31229d08975SNiek Linnenbank         case MII_REG_ID_HIGH:
31329d08975SNiek Linnenbank             s->mii_data = MII_PHY_ID_HIGH;
31429d08975SNiek Linnenbank             break;
31529d08975SNiek Linnenbank         case MII_REG_ID_LOW:
31629d08975SNiek Linnenbank             s->mii_data = MII_PHY_ID_LOW;
31729d08975SNiek Linnenbank             break;
31829d08975SNiek Linnenbank         case MII_REG_ADV:
31929d08975SNiek Linnenbank             s->mii_data = s->mii_adv;
32029d08975SNiek Linnenbank             break;
32129d08975SNiek Linnenbank         case MII_REG_LPA:
32229d08975SNiek Linnenbank             s->mii_data = MII_REG_LPA_10_HD | MII_REG_LPA_10_FD |
32329d08975SNiek Linnenbank                           MII_REG_LPA_100_HD | MII_REG_LPA_100_FD |
32429d08975SNiek Linnenbank                           MII_REG_LPA_PAUSE | MII_REG_LPA_ASYMPAUSE;
32529d08975SNiek Linnenbank             break;
32629d08975SNiek Linnenbank         default:
32729d08975SNiek Linnenbank             qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: read access to "
32829d08975SNiek Linnenbank                                      "unknown MII register 0x%x\n", reg);
32929d08975SNiek Linnenbank             s->mii_data = 0;
33029d08975SNiek Linnenbank             break;
33129d08975SNiek Linnenbank         }
33229d08975SNiek Linnenbank 
33329d08975SNiek Linnenbank         trace_allwinner_sun8i_emac_mii_read_reg(reg, s->mii_data);
33429d08975SNiek Linnenbank     }
33529d08975SNiek Linnenbank }
33629d08975SNiek Linnenbank 
33729d08975SNiek Linnenbank static void allwinner_sun8i_emac_update_irq(AwSun8iEmacState *s)
33829d08975SNiek Linnenbank {
33929d08975SNiek Linnenbank     qemu_set_irq(s->irq, (s->int_sta & s->int_en) != 0);
34029d08975SNiek Linnenbank }
34129d08975SNiek Linnenbank 
3424757cb85SPhilippe Mathieu-Daudé static uint32_t allwinner_sun8i_emac_next_desc(AwSun8iEmacState *s,
3434757cb85SPhilippe Mathieu-Daudé                                                FrameDescriptor *desc,
34429d08975SNiek Linnenbank                                                size_t min_size)
34529d08975SNiek Linnenbank {
34629d08975SNiek Linnenbank     uint32_t paddr = desc->next;
34729d08975SNiek Linnenbank 
3484757cb85SPhilippe Mathieu-Daudé     dma_memory_read(&s->dma_as, paddr, desc, sizeof(*desc));
34929d08975SNiek Linnenbank 
35029d08975SNiek Linnenbank     if ((desc->status & DESC_STATUS_CTL) &&
35129d08975SNiek Linnenbank         (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) {
35229d08975SNiek Linnenbank         return paddr;
35329d08975SNiek Linnenbank     } else {
35429d08975SNiek Linnenbank         return 0;
35529d08975SNiek Linnenbank     }
35629d08975SNiek Linnenbank }
35729d08975SNiek Linnenbank 
3584757cb85SPhilippe Mathieu-Daudé static uint32_t allwinner_sun8i_emac_get_desc(AwSun8iEmacState *s,
3594757cb85SPhilippe Mathieu-Daudé                                               FrameDescriptor *desc,
36029d08975SNiek Linnenbank                                               uint32_t start_addr,
36129d08975SNiek Linnenbank                                               size_t min_size)
36229d08975SNiek Linnenbank {
36329d08975SNiek Linnenbank     uint32_t desc_addr = start_addr;
36429d08975SNiek Linnenbank 
36529d08975SNiek Linnenbank     /* Note that the list is a cycle. Last entry points back to the head. */
36629d08975SNiek Linnenbank     while (desc_addr != 0) {
3674757cb85SPhilippe Mathieu-Daudé         dma_memory_read(&s->dma_as, desc_addr, desc, sizeof(*desc));
36829d08975SNiek Linnenbank 
36929d08975SNiek Linnenbank         if ((desc->status & DESC_STATUS_CTL) &&
37029d08975SNiek Linnenbank             (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) {
37129d08975SNiek Linnenbank             return desc_addr;
37229d08975SNiek Linnenbank         } else if (desc->next == start_addr) {
37329d08975SNiek Linnenbank             break;
37429d08975SNiek Linnenbank         } else {
37529d08975SNiek Linnenbank             desc_addr = desc->next;
37629d08975SNiek Linnenbank         }
37729d08975SNiek Linnenbank     }
37829d08975SNiek Linnenbank 
37929d08975SNiek Linnenbank     return 0;
38029d08975SNiek Linnenbank }
38129d08975SNiek Linnenbank 
38229d08975SNiek Linnenbank static uint32_t allwinner_sun8i_emac_rx_desc(AwSun8iEmacState *s,
38329d08975SNiek Linnenbank                                              FrameDescriptor *desc,
38429d08975SNiek Linnenbank                                              size_t min_size)
38529d08975SNiek Linnenbank {
3864757cb85SPhilippe Mathieu-Daudé     return allwinner_sun8i_emac_get_desc(s, desc, s->rx_desc_curr, min_size);
38729d08975SNiek Linnenbank }
38829d08975SNiek Linnenbank 
38929d08975SNiek Linnenbank static uint32_t allwinner_sun8i_emac_tx_desc(AwSun8iEmacState *s,
39029d08975SNiek Linnenbank                                              FrameDescriptor *desc,
39129d08975SNiek Linnenbank                                              size_t min_size)
39229d08975SNiek Linnenbank {
3934757cb85SPhilippe Mathieu-Daudé     return allwinner_sun8i_emac_get_desc(s, desc, s->tx_desc_head, min_size);
39429d08975SNiek Linnenbank }
39529d08975SNiek Linnenbank 
3964757cb85SPhilippe Mathieu-Daudé static void allwinner_sun8i_emac_flush_desc(AwSun8iEmacState *s,
3974757cb85SPhilippe Mathieu-Daudé                                             FrameDescriptor *desc,
39829d08975SNiek Linnenbank                                             uint32_t phys_addr)
39929d08975SNiek Linnenbank {
4004757cb85SPhilippe Mathieu-Daudé     dma_memory_write(&s->dma_as, phys_addr, desc, sizeof(*desc));
40129d08975SNiek Linnenbank }
40229d08975SNiek Linnenbank 
403767cc9a9SPhilippe Mathieu-Daudé static bool allwinner_sun8i_emac_can_receive(NetClientState *nc)
40429d08975SNiek Linnenbank {
40529d08975SNiek Linnenbank     AwSun8iEmacState *s = qemu_get_nic_opaque(nc);
40629d08975SNiek Linnenbank     FrameDescriptor desc;
40729d08975SNiek Linnenbank 
40829d08975SNiek Linnenbank     return (s->rx_ctl0 & RX_CTL0_RX_EN) &&
40929d08975SNiek Linnenbank            (allwinner_sun8i_emac_rx_desc(s, &desc, 0) != 0);
41029d08975SNiek Linnenbank }
41129d08975SNiek Linnenbank 
41229d08975SNiek Linnenbank static ssize_t allwinner_sun8i_emac_receive(NetClientState *nc,
41329d08975SNiek Linnenbank                                             const uint8_t *buf,
41429d08975SNiek Linnenbank                                             size_t size)
41529d08975SNiek Linnenbank {
41629d08975SNiek Linnenbank     AwSun8iEmacState *s = qemu_get_nic_opaque(nc);
41729d08975SNiek Linnenbank     FrameDescriptor desc;
41829d08975SNiek Linnenbank     size_t bytes_left = size;
41929d08975SNiek Linnenbank     size_t desc_bytes = 0;
42029d08975SNiek Linnenbank     size_t pad_fcs_size = 4;
42129d08975SNiek Linnenbank     size_t padding = 0;
42229d08975SNiek Linnenbank 
42329d08975SNiek Linnenbank     if (!(s->rx_ctl0 & RX_CTL0_RX_EN)) {
42429d08975SNiek Linnenbank         return -1;
42529d08975SNiek Linnenbank     }
42629d08975SNiek Linnenbank 
42729d08975SNiek Linnenbank     s->rx_desc_curr = allwinner_sun8i_emac_rx_desc(s, &desc,
42829d08975SNiek Linnenbank                                                    AW_SUN8I_EMAC_MIN_PKT_SZ);
42929d08975SNiek Linnenbank     if (!s->rx_desc_curr) {
43029d08975SNiek Linnenbank         s->int_sta |= INT_STA_RX_BUF_UA;
43129d08975SNiek Linnenbank     }
43229d08975SNiek Linnenbank 
43329d08975SNiek Linnenbank     /* Keep filling RX descriptors until the whole frame is written */
43429d08975SNiek Linnenbank     while (s->rx_desc_curr && bytes_left > 0) {
43529d08975SNiek Linnenbank         desc.status &= ~DESC_STATUS_CTL;
43629d08975SNiek Linnenbank         desc.status &= ~RX_DESC_STATUS_FRM_LEN_MASK;
43729d08975SNiek Linnenbank 
43829d08975SNiek Linnenbank         if (bytes_left == size) {
43929d08975SNiek Linnenbank             desc.status |= RX_DESC_STATUS_FIRST_DESC;
44029d08975SNiek Linnenbank         }
44129d08975SNiek Linnenbank 
44229d08975SNiek Linnenbank         if ((desc.status2 & DESC_STATUS2_BUF_SIZE_MASK) <
44329d08975SNiek Linnenbank             (bytes_left + pad_fcs_size)) {
44429d08975SNiek Linnenbank             desc_bytes = desc.status2 & DESC_STATUS2_BUF_SIZE_MASK;
44529d08975SNiek Linnenbank             desc.status |= desc_bytes << RX_DESC_STATUS_FRM_LEN_SHIFT;
44629d08975SNiek Linnenbank         } else {
44729d08975SNiek Linnenbank             padding = pad_fcs_size;
44829d08975SNiek Linnenbank             if (bytes_left < AW_SUN8I_EMAC_MIN_PKT_SZ) {
44929d08975SNiek Linnenbank                 padding += (AW_SUN8I_EMAC_MIN_PKT_SZ - bytes_left);
45029d08975SNiek Linnenbank             }
45129d08975SNiek Linnenbank 
45229d08975SNiek Linnenbank             desc_bytes = (bytes_left);
45329d08975SNiek Linnenbank             desc.status |= RX_DESC_STATUS_LAST_DESC;
45429d08975SNiek Linnenbank             desc.status |= (bytes_left + padding)
45529d08975SNiek Linnenbank                             << RX_DESC_STATUS_FRM_LEN_SHIFT;
45629d08975SNiek Linnenbank         }
45729d08975SNiek Linnenbank 
4584757cb85SPhilippe Mathieu-Daudé         dma_memory_write(&s->dma_as, desc.addr, buf, desc_bytes);
4594757cb85SPhilippe Mathieu-Daudé         allwinner_sun8i_emac_flush_desc(s, &desc, s->rx_desc_curr);
46029d08975SNiek Linnenbank         trace_allwinner_sun8i_emac_receive(s->rx_desc_curr, desc.addr,
46129d08975SNiek Linnenbank                                            desc_bytes);
46229d08975SNiek Linnenbank 
46329d08975SNiek Linnenbank         /* Check if frame needs to raise the receive interrupt */
46429d08975SNiek Linnenbank         if (!(desc.status2 & RX_DESC_STATUS2_RX_INT_CTL)) {
46529d08975SNiek Linnenbank             s->int_sta |= INT_STA_RX;
46629d08975SNiek Linnenbank         }
46729d08975SNiek Linnenbank 
46829d08975SNiek Linnenbank         /* Increment variables */
46929d08975SNiek Linnenbank         buf += desc_bytes;
47029d08975SNiek Linnenbank         bytes_left -= desc_bytes;
47129d08975SNiek Linnenbank 
47229d08975SNiek Linnenbank         /* Move to the next descriptor */
4734757cb85SPhilippe Mathieu-Daudé         s->rx_desc_curr = allwinner_sun8i_emac_next_desc(s, &desc, 64);
47429d08975SNiek Linnenbank         if (!s->rx_desc_curr) {
47529d08975SNiek Linnenbank             /* Not enough buffer space available */
47629d08975SNiek Linnenbank             s->int_sta |= INT_STA_RX_BUF_UA;
47729d08975SNiek Linnenbank             s->rx_desc_curr = s->rx_desc_head;
47829d08975SNiek Linnenbank             break;
47929d08975SNiek Linnenbank         }
48029d08975SNiek Linnenbank     }
48129d08975SNiek Linnenbank 
48229d08975SNiek Linnenbank     /* Report receive DMA is finished */
48329d08975SNiek Linnenbank     s->rx_ctl1 &= ~RX_CTL1_RX_DMA_START;
48429d08975SNiek Linnenbank     allwinner_sun8i_emac_update_irq(s);
48529d08975SNiek Linnenbank 
48629d08975SNiek Linnenbank     return size;
48729d08975SNiek Linnenbank }
48829d08975SNiek Linnenbank 
48929d08975SNiek Linnenbank static void allwinner_sun8i_emac_transmit(AwSun8iEmacState *s)
49029d08975SNiek Linnenbank {
49129d08975SNiek Linnenbank     NetClientState *nc = qemu_get_queue(s->nic);
49229d08975SNiek Linnenbank     FrameDescriptor desc;
49329d08975SNiek Linnenbank     size_t bytes = 0;
49429d08975SNiek Linnenbank     size_t packet_bytes = 0;
49529d08975SNiek Linnenbank     size_t transmitted = 0;
49629d08975SNiek Linnenbank     static uint8_t packet_buf[2048];
49729d08975SNiek Linnenbank 
49829d08975SNiek Linnenbank     s->tx_desc_curr = allwinner_sun8i_emac_tx_desc(s, &desc, 0);
49929d08975SNiek Linnenbank 
50029d08975SNiek Linnenbank     /* Read all transmit descriptors */
50129d08975SNiek Linnenbank     while (s->tx_desc_curr != 0) {
50229d08975SNiek Linnenbank 
50329d08975SNiek Linnenbank         /* Read from physical memory into packet buffer */
50429d08975SNiek Linnenbank         bytes = desc.status2 & DESC_STATUS2_BUF_SIZE_MASK;
50529d08975SNiek Linnenbank         if (bytes + packet_bytes > sizeof(packet_buf)) {
50629d08975SNiek Linnenbank             desc.status |= TX_DESC_STATUS_LENGTH_ERR;
50729d08975SNiek Linnenbank             break;
50829d08975SNiek Linnenbank         }
5094757cb85SPhilippe Mathieu-Daudé         dma_memory_read(&s->dma_as, desc.addr, packet_buf + packet_bytes, bytes);
51029d08975SNiek Linnenbank         packet_bytes += bytes;
51129d08975SNiek Linnenbank         desc.status &= ~DESC_STATUS_CTL;
5124757cb85SPhilippe Mathieu-Daudé         allwinner_sun8i_emac_flush_desc(s, &desc, s->tx_desc_curr);
51329d08975SNiek Linnenbank 
51429d08975SNiek Linnenbank         /* After the last descriptor, send the packet */
51529d08975SNiek Linnenbank         if (desc.status2 & TX_DESC_STATUS2_LAST_DESC) {
51629d08975SNiek Linnenbank             if (desc.status2 & TX_DESC_STATUS2_CHECKSUM_MASK) {
517*f5746335SBin Meng                 net_checksum_calculate(packet_buf, packet_bytes, CSUM_ALL);
51829d08975SNiek Linnenbank             }
51929d08975SNiek Linnenbank 
52029d08975SNiek Linnenbank             qemu_send_packet(nc, packet_buf, packet_bytes);
52129d08975SNiek Linnenbank             trace_allwinner_sun8i_emac_transmit(s->tx_desc_curr, desc.addr,
52229d08975SNiek Linnenbank                                                 bytes);
52329d08975SNiek Linnenbank 
52429d08975SNiek Linnenbank             packet_bytes = 0;
52529d08975SNiek Linnenbank             transmitted++;
52629d08975SNiek Linnenbank         }
5274757cb85SPhilippe Mathieu-Daudé         s->tx_desc_curr = allwinner_sun8i_emac_next_desc(s, &desc, 0);
52829d08975SNiek Linnenbank     }
52929d08975SNiek Linnenbank 
53029d08975SNiek Linnenbank     /* Raise transmit completed interrupt */
53129d08975SNiek Linnenbank     if (transmitted > 0) {
53229d08975SNiek Linnenbank         s->int_sta |= INT_STA_TX;
53329d08975SNiek Linnenbank         s->tx_ctl1 &= ~TX_CTL1_TX_DMA_START;
53429d08975SNiek Linnenbank         allwinner_sun8i_emac_update_irq(s);
53529d08975SNiek Linnenbank     }
53629d08975SNiek Linnenbank }
53729d08975SNiek Linnenbank 
53829d08975SNiek Linnenbank static void allwinner_sun8i_emac_reset(DeviceState *dev)
53929d08975SNiek Linnenbank {
54029d08975SNiek Linnenbank     AwSun8iEmacState *s = AW_SUN8I_EMAC(dev);
54129d08975SNiek Linnenbank     NetClientState *nc = qemu_get_queue(s->nic);
54229d08975SNiek Linnenbank 
54329d08975SNiek Linnenbank     trace_allwinner_sun8i_emac_reset();
54429d08975SNiek Linnenbank 
54529d08975SNiek Linnenbank     s->mii_cmd = 0;
54629d08975SNiek Linnenbank     s->mii_data = 0;
54729d08975SNiek Linnenbank     s->basic_ctl0 = 0;
54829d08975SNiek Linnenbank     s->basic_ctl1 = REG_BASIC_CTL_1_RST;
54929d08975SNiek Linnenbank     s->int_en = 0;
55029d08975SNiek Linnenbank     s->int_sta = 0;
55129d08975SNiek Linnenbank     s->frm_flt = 0;
55229d08975SNiek Linnenbank     s->rx_ctl0 = 0;
55329d08975SNiek Linnenbank     s->rx_ctl1 = RX_CTL1_RX_MD;
55429d08975SNiek Linnenbank     s->rx_desc_head = 0;
55529d08975SNiek Linnenbank     s->rx_desc_curr = 0;
55629d08975SNiek Linnenbank     s->tx_ctl0 = 0;
55729d08975SNiek Linnenbank     s->tx_ctl1 = 0;
55829d08975SNiek Linnenbank     s->tx_desc_head = 0;
55929d08975SNiek Linnenbank     s->tx_desc_curr = 0;
56029d08975SNiek Linnenbank     s->tx_flowctl = 0;
56129d08975SNiek Linnenbank 
56229d08975SNiek Linnenbank     allwinner_sun8i_emac_mii_reset(s, !nc->link_down);
56329d08975SNiek Linnenbank }
56429d08975SNiek Linnenbank 
56529d08975SNiek Linnenbank static uint64_t allwinner_sun8i_emac_read(void *opaque, hwaddr offset,
56629d08975SNiek Linnenbank                                           unsigned size)
56729d08975SNiek Linnenbank {
56829d08975SNiek Linnenbank     AwSun8iEmacState *s = AW_SUN8I_EMAC(opaque);
56929d08975SNiek Linnenbank     uint64_t value = 0;
57029d08975SNiek Linnenbank     FrameDescriptor desc;
57129d08975SNiek Linnenbank 
57229d08975SNiek Linnenbank     switch (offset) {
57329d08975SNiek Linnenbank     case REG_BASIC_CTL_0:       /* Basic Control 0 */
57429d08975SNiek Linnenbank         value = s->basic_ctl0;
57529d08975SNiek Linnenbank         break;
57629d08975SNiek Linnenbank     case REG_BASIC_CTL_1:       /* Basic Control 1 */
57729d08975SNiek Linnenbank         value = s->basic_ctl1;
57829d08975SNiek Linnenbank         break;
57929d08975SNiek Linnenbank     case REG_INT_STA:           /* Interrupt Status */
58029d08975SNiek Linnenbank         value = s->int_sta;
58129d08975SNiek Linnenbank         break;
58229d08975SNiek Linnenbank     case REG_INT_EN:            /* Interupt Enable */
58329d08975SNiek Linnenbank         value = s->int_en;
58429d08975SNiek Linnenbank         break;
58529d08975SNiek Linnenbank     case REG_TX_CTL_0:          /* Transmit Control 0 */
58629d08975SNiek Linnenbank         value = s->tx_ctl0;
58729d08975SNiek Linnenbank         break;
58829d08975SNiek Linnenbank     case REG_TX_CTL_1:          /* Transmit Control 1 */
58929d08975SNiek Linnenbank         value = s->tx_ctl1;
59029d08975SNiek Linnenbank         break;
59129d08975SNiek Linnenbank     case REG_TX_FLOW_CTL:       /* Transmit Flow Control */
59229d08975SNiek Linnenbank         value = s->tx_flowctl;
59329d08975SNiek Linnenbank         break;
59429d08975SNiek Linnenbank     case REG_TX_DMA_DESC_LIST:  /* Transmit Descriptor List Address */
59529d08975SNiek Linnenbank         value = s->tx_desc_head;
59629d08975SNiek Linnenbank         break;
59729d08975SNiek Linnenbank     case REG_RX_CTL_0:          /* Receive Control 0 */
59829d08975SNiek Linnenbank         value = s->rx_ctl0;
59929d08975SNiek Linnenbank         break;
60029d08975SNiek Linnenbank     case REG_RX_CTL_1:          /* Receive Control 1 */
60129d08975SNiek Linnenbank         value = s->rx_ctl1;
60229d08975SNiek Linnenbank         break;
60329d08975SNiek Linnenbank     case REG_RX_DMA_DESC_LIST:  /* Receive Descriptor List Address */
60429d08975SNiek Linnenbank         value = s->rx_desc_head;
60529d08975SNiek Linnenbank         break;
60629d08975SNiek Linnenbank     case REG_FRM_FLT:           /* Receive Frame Filter */
60729d08975SNiek Linnenbank         value = s->frm_flt;
60829d08975SNiek Linnenbank         break;
60929d08975SNiek Linnenbank     case REG_RX_HASH_0:         /* Receive Hash Table 0 */
61029d08975SNiek Linnenbank     case REG_RX_HASH_1:         /* Receive Hash Table 1 */
61129d08975SNiek Linnenbank         break;
61229d08975SNiek Linnenbank     case REG_MII_CMD:           /* Management Interface Command */
61329d08975SNiek Linnenbank         value = s->mii_cmd;
61429d08975SNiek Linnenbank         break;
61529d08975SNiek Linnenbank     case REG_MII_DATA:          /* Management Interface Data */
61629d08975SNiek Linnenbank         value = s->mii_data;
61729d08975SNiek Linnenbank         break;
61829d08975SNiek Linnenbank     case REG_ADDR_HIGH:         /* MAC Address High */
619b88fb124SPeter Maydell         value = lduw_le_p(s->conf.macaddr.a + 4);
62029d08975SNiek Linnenbank         break;
62129d08975SNiek Linnenbank     case REG_ADDR_LOW:          /* MAC Address Low */
622b88fb124SPeter Maydell         value = ldl_le_p(s->conf.macaddr.a);
62329d08975SNiek Linnenbank         break;
62429d08975SNiek Linnenbank     case REG_TX_DMA_STA:        /* Transmit DMA Status */
62529d08975SNiek Linnenbank         break;
62629d08975SNiek Linnenbank     case REG_TX_CUR_DESC:       /* Transmit Current Descriptor */
62729d08975SNiek Linnenbank         value = s->tx_desc_curr;
62829d08975SNiek Linnenbank         break;
62929d08975SNiek Linnenbank     case REG_TX_CUR_BUF:        /* Transmit Current Buffer */
63029d08975SNiek Linnenbank         if (s->tx_desc_curr != 0) {
6314757cb85SPhilippe Mathieu-Daudé             dma_memory_read(&s->dma_as, s->tx_desc_curr, &desc, sizeof(desc));
63229d08975SNiek Linnenbank             value = desc.addr;
63329d08975SNiek Linnenbank         } else {
63429d08975SNiek Linnenbank             value = 0;
63529d08975SNiek Linnenbank         }
63629d08975SNiek Linnenbank         break;
63729d08975SNiek Linnenbank     case REG_RX_DMA_STA:        /* Receive DMA Status */
63829d08975SNiek Linnenbank         break;
63929d08975SNiek Linnenbank     case REG_RX_CUR_DESC:       /* Receive Current Descriptor */
64029d08975SNiek Linnenbank         value = s->rx_desc_curr;
64129d08975SNiek Linnenbank         break;
64229d08975SNiek Linnenbank     case REG_RX_CUR_BUF:        /* Receive Current Buffer */
64329d08975SNiek Linnenbank         if (s->rx_desc_curr != 0) {
6444757cb85SPhilippe Mathieu-Daudé             dma_memory_read(&s->dma_as, s->rx_desc_curr, &desc, sizeof(desc));
64529d08975SNiek Linnenbank             value = desc.addr;
64629d08975SNiek Linnenbank         } else {
64729d08975SNiek Linnenbank             value = 0;
64829d08975SNiek Linnenbank         }
64929d08975SNiek Linnenbank         break;
65029d08975SNiek Linnenbank     case REG_RGMII_STA:         /* RGMII Status */
65129d08975SNiek Linnenbank         break;
65229d08975SNiek Linnenbank     default:
65329d08975SNiek Linnenbank         qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: read access to unknown "
65429d08975SNiek Linnenbank                                  "EMAC register 0x" TARGET_FMT_plx "\n",
65529d08975SNiek Linnenbank                                   offset);
65629d08975SNiek Linnenbank     }
65729d08975SNiek Linnenbank 
65829d08975SNiek Linnenbank     trace_allwinner_sun8i_emac_read(offset, value);
65929d08975SNiek Linnenbank     return value;
66029d08975SNiek Linnenbank }
66129d08975SNiek Linnenbank 
66229d08975SNiek Linnenbank static void allwinner_sun8i_emac_write(void *opaque, hwaddr offset,
66329d08975SNiek Linnenbank                                        uint64_t value, unsigned size)
66429d08975SNiek Linnenbank {
66529d08975SNiek Linnenbank     AwSun8iEmacState *s = AW_SUN8I_EMAC(opaque);
66629d08975SNiek Linnenbank     NetClientState *nc = qemu_get_queue(s->nic);
66729d08975SNiek Linnenbank 
66829d08975SNiek Linnenbank     trace_allwinner_sun8i_emac_write(offset, value);
66929d08975SNiek Linnenbank 
67029d08975SNiek Linnenbank     switch (offset) {
67129d08975SNiek Linnenbank     case REG_BASIC_CTL_0:       /* Basic Control 0 */
67229d08975SNiek Linnenbank         s->basic_ctl0 = value;
67329d08975SNiek Linnenbank         break;
67429d08975SNiek Linnenbank     case REG_BASIC_CTL_1:       /* Basic Control 1 */
67529d08975SNiek Linnenbank         if (value & BASIC_CTL1_SOFTRST) {
67629d08975SNiek Linnenbank             allwinner_sun8i_emac_reset(DEVICE(s));
67729d08975SNiek Linnenbank             value &= ~BASIC_CTL1_SOFTRST;
67829d08975SNiek Linnenbank         }
67929d08975SNiek Linnenbank         s->basic_ctl1 = value;
68029d08975SNiek Linnenbank         if (allwinner_sun8i_emac_can_receive(nc)) {
68129d08975SNiek Linnenbank             qemu_flush_queued_packets(nc);
68229d08975SNiek Linnenbank         }
68329d08975SNiek Linnenbank         break;
68429d08975SNiek Linnenbank     case REG_INT_STA:           /* Interrupt Status */
68529d08975SNiek Linnenbank         s->int_sta &= ~value;
68629d08975SNiek Linnenbank         allwinner_sun8i_emac_update_irq(s);
68729d08975SNiek Linnenbank         break;
68829d08975SNiek Linnenbank     case REG_INT_EN:            /* Interrupt Enable */
68929d08975SNiek Linnenbank         s->int_en = value;
69029d08975SNiek Linnenbank         allwinner_sun8i_emac_update_irq(s);
69129d08975SNiek Linnenbank         break;
69229d08975SNiek Linnenbank     case REG_TX_CTL_0:          /* Transmit Control 0 */
69329d08975SNiek Linnenbank         s->tx_ctl0 = value;
69429d08975SNiek Linnenbank         break;
69529d08975SNiek Linnenbank     case REG_TX_CTL_1:          /* Transmit Control 1 */
69629d08975SNiek Linnenbank         s->tx_ctl1 = value;
69729d08975SNiek Linnenbank         if (value & TX_CTL1_TX_DMA_EN) {
69829d08975SNiek Linnenbank             allwinner_sun8i_emac_transmit(s);
69929d08975SNiek Linnenbank         }
70029d08975SNiek Linnenbank         break;
70129d08975SNiek Linnenbank     case REG_TX_FLOW_CTL:       /* Transmit Flow Control */
70229d08975SNiek Linnenbank         s->tx_flowctl = value;
70329d08975SNiek Linnenbank         break;
70429d08975SNiek Linnenbank     case REG_TX_DMA_DESC_LIST:  /* Transmit Descriptor List Address */
70529d08975SNiek Linnenbank         s->tx_desc_head = value;
70629d08975SNiek Linnenbank         s->tx_desc_curr = value;
70729d08975SNiek Linnenbank         break;
70829d08975SNiek Linnenbank     case REG_RX_CTL_0:          /* Receive Control 0 */
70929d08975SNiek Linnenbank         s->rx_ctl0 = value;
71029d08975SNiek Linnenbank         break;
71129d08975SNiek Linnenbank     case REG_RX_CTL_1:          /* Receive Control 1 */
71229d08975SNiek Linnenbank         s->rx_ctl1 = value | RX_CTL1_RX_MD;
71329d08975SNiek Linnenbank         if ((value & RX_CTL1_RX_DMA_EN) &&
71429d08975SNiek Linnenbank              allwinner_sun8i_emac_can_receive(nc)) {
71529d08975SNiek Linnenbank             qemu_flush_queued_packets(nc);
71629d08975SNiek Linnenbank         }
71729d08975SNiek Linnenbank         break;
71829d08975SNiek Linnenbank     case REG_RX_DMA_DESC_LIST:  /* Receive Descriptor List Address */
71929d08975SNiek Linnenbank         s->rx_desc_head = value;
72029d08975SNiek Linnenbank         s->rx_desc_curr = value;
72129d08975SNiek Linnenbank         break;
72229d08975SNiek Linnenbank     case REG_FRM_FLT:           /* Receive Frame Filter */
72329d08975SNiek Linnenbank         s->frm_flt = value;
72429d08975SNiek Linnenbank         break;
72529d08975SNiek Linnenbank     case REG_RX_HASH_0:         /* Receive Hash Table 0 */
72629d08975SNiek Linnenbank     case REG_RX_HASH_1:         /* Receive Hash Table 1 */
72729d08975SNiek Linnenbank         break;
72829d08975SNiek Linnenbank     case REG_MII_CMD:           /* Management Interface Command */
72929d08975SNiek Linnenbank         s->mii_cmd = value & ~MII_CMD_PHY_BUSY;
73029d08975SNiek Linnenbank         allwinner_sun8i_emac_mii_cmd(s);
73129d08975SNiek Linnenbank         break;
73229d08975SNiek Linnenbank     case REG_MII_DATA:          /* Management Interface Data */
73329d08975SNiek Linnenbank         s->mii_data = value;
73429d08975SNiek Linnenbank         break;
73529d08975SNiek Linnenbank     case REG_ADDR_HIGH:         /* MAC Address High */
736b88fb124SPeter Maydell         stw_le_p(s->conf.macaddr.a + 4, value);
73729d08975SNiek Linnenbank         break;
73829d08975SNiek Linnenbank     case REG_ADDR_LOW:          /* MAC Address Low */
739b88fb124SPeter Maydell         stl_le_p(s->conf.macaddr.a, value);
74029d08975SNiek Linnenbank         break;
74129d08975SNiek Linnenbank     case REG_TX_DMA_STA:        /* Transmit DMA Status */
74229d08975SNiek Linnenbank     case REG_TX_CUR_DESC:       /* Transmit Current Descriptor */
74329d08975SNiek Linnenbank     case REG_TX_CUR_BUF:        /* Transmit Current Buffer */
74429d08975SNiek Linnenbank     case REG_RX_DMA_STA:        /* Receive DMA Status */
74529d08975SNiek Linnenbank     case REG_RX_CUR_DESC:       /* Receive Current Descriptor */
74629d08975SNiek Linnenbank     case REG_RX_CUR_BUF:        /* Receive Current Buffer */
74729d08975SNiek Linnenbank     case REG_RGMII_STA:         /* RGMII Status */
74829d08975SNiek Linnenbank         break;
74929d08975SNiek Linnenbank     default:
75029d08975SNiek Linnenbank         qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: write access to unknown "
75129d08975SNiek Linnenbank                                  "EMAC register 0x" TARGET_FMT_plx "\n",
75229d08975SNiek Linnenbank                                   offset);
75329d08975SNiek Linnenbank     }
75429d08975SNiek Linnenbank }
75529d08975SNiek Linnenbank 
75629d08975SNiek Linnenbank static void allwinner_sun8i_emac_set_link(NetClientState *nc)
75729d08975SNiek Linnenbank {
75829d08975SNiek Linnenbank     AwSun8iEmacState *s = qemu_get_nic_opaque(nc);
75929d08975SNiek Linnenbank 
76029d08975SNiek Linnenbank     trace_allwinner_sun8i_emac_set_link(!nc->link_down);
76129d08975SNiek Linnenbank     allwinner_sun8i_emac_mii_set_link(s, !nc->link_down);
76229d08975SNiek Linnenbank }
76329d08975SNiek Linnenbank 
76429d08975SNiek Linnenbank static const MemoryRegionOps allwinner_sun8i_emac_mem_ops = {
76529d08975SNiek Linnenbank     .read = allwinner_sun8i_emac_read,
76629d08975SNiek Linnenbank     .write = allwinner_sun8i_emac_write,
76729d08975SNiek Linnenbank     .endianness = DEVICE_NATIVE_ENDIAN,
76829d08975SNiek Linnenbank     .valid = {
76929d08975SNiek Linnenbank         .min_access_size = 4,
77029d08975SNiek Linnenbank         .max_access_size = 4,
77129d08975SNiek Linnenbank     },
77229d08975SNiek Linnenbank     .impl.min_access_size = 4,
77329d08975SNiek Linnenbank };
77429d08975SNiek Linnenbank 
77529d08975SNiek Linnenbank static NetClientInfo net_allwinner_sun8i_emac_info = {
77629d08975SNiek Linnenbank     .type = NET_CLIENT_DRIVER_NIC,
77729d08975SNiek Linnenbank     .size = sizeof(NICState),
77829d08975SNiek Linnenbank     .can_receive = allwinner_sun8i_emac_can_receive,
77929d08975SNiek Linnenbank     .receive = allwinner_sun8i_emac_receive,
78029d08975SNiek Linnenbank     .link_status_changed = allwinner_sun8i_emac_set_link,
78129d08975SNiek Linnenbank };
78229d08975SNiek Linnenbank 
78329d08975SNiek Linnenbank static void allwinner_sun8i_emac_init(Object *obj)
78429d08975SNiek Linnenbank {
78529d08975SNiek Linnenbank     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
78629d08975SNiek Linnenbank     AwSun8iEmacState *s = AW_SUN8I_EMAC(obj);
78729d08975SNiek Linnenbank 
78829d08975SNiek Linnenbank     memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_sun8i_emac_mem_ops,
78929d08975SNiek Linnenbank                            s, TYPE_AW_SUN8I_EMAC, 64 * KiB);
79029d08975SNiek Linnenbank     sysbus_init_mmio(sbd, &s->iomem);
79129d08975SNiek Linnenbank     sysbus_init_irq(sbd, &s->irq);
79229d08975SNiek Linnenbank }
79329d08975SNiek Linnenbank 
79429d08975SNiek Linnenbank static void allwinner_sun8i_emac_realize(DeviceState *dev, Error **errp)
79529d08975SNiek Linnenbank {
79629d08975SNiek Linnenbank     AwSun8iEmacState *s = AW_SUN8I_EMAC(dev);
79729d08975SNiek Linnenbank 
7984757cb85SPhilippe Mathieu-Daudé     if (!s->dma_mr) {
7994757cb85SPhilippe Mathieu-Daudé         error_setg(errp, TYPE_AW_SUN8I_EMAC " 'dma-memory' link not set");
8004757cb85SPhilippe Mathieu-Daudé         return;
8014757cb85SPhilippe Mathieu-Daudé     }
8024757cb85SPhilippe Mathieu-Daudé 
8034757cb85SPhilippe Mathieu-Daudé     address_space_init(&s->dma_as, s->dma_mr, "emac-dma");
8044757cb85SPhilippe Mathieu-Daudé 
80529d08975SNiek Linnenbank     qemu_macaddr_default_if_unset(&s->conf.macaddr);
80629d08975SNiek Linnenbank     s->nic = qemu_new_nic(&net_allwinner_sun8i_emac_info, &s->conf,
80729d08975SNiek Linnenbank                            object_get_typename(OBJECT(dev)), dev->id, s);
80829d08975SNiek Linnenbank     qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
80929d08975SNiek Linnenbank }
81029d08975SNiek Linnenbank 
81129d08975SNiek Linnenbank static Property allwinner_sun8i_emac_properties[] = {
81229d08975SNiek Linnenbank     DEFINE_NIC_PROPERTIES(AwSun8iEmacState, conf),
81329d08975SNiek Linnenbank     DEFINE_PROP_UINT8("phy-addr", AwSun8iEmacState, mii_phy_addr, 0),
8144757cb85SPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma-memory", AwSun8iEmacState, dma_mr,
8154757cb85SPhilippe Mathieu-Daudé                      TYPE_MEMORY_REGION, MemoryRegion *),
81629d08975SNiek Linnenbank     DEFINE_PROP_END_OF_LIST(),
81729d08975SNiek Linnenbank };
81829d08975SNiek Linnenbank 
81929d08975SNiek Linnenbank static int allwinner_sun8i_emac_post_load(void *opaque, int version_id)
82029d08975SNiek Linnenbank {
82129d08975SNiek Linnenbank     AwSun8iEmacState *s = opaque;
82229d08975SNiek Linnenbank 
82329d08975SNiek Linnenbank     allwinner_sun8i_emac_set_link(qemu_get_queue(s->nic));
82429d08975SNiek Linnenbank 
82529d08975SNiek Linnenbank     return 0;
82629d08975SNiek Linnenbank }
82729d08975SNiek Linnenbank 
82829d08975SNiek Linnenbank static const VMStateDescription vmstate_aw_emac = {
82929d08975SNiek Linnenbank     .name = "allwinner-sun8i-emac",
83029d08975SNiek Linnenbank     .version_id = 1,
83129d08975SNiek Linnenbank     .minimum_version_id = 1,
83229d08975SNiek Linnenbank     .post_load = allwinner_sun8i_emac_post_load,
83329d08975SNiek Linnenbank     .fields = (VMStateField[]) {
83429d08975SNiek Linnenbank         VMSTATE_UINT8(mii_phy_addr, AwSun8iEmacState),
83529d08975SNiek Linnenbank         VMSTATE_UINT32(mii_cmd, AwSun8iEmacState),
83629d08975SNiek Linnenbank         VMSTATE_UINT32(mii_data, AwSun8iEmacState),
83729d08975SNiek Linnenbank         VMSTATE_UINT32(mii_cr, AwSun8iEmacState),
83829d08975SNiek Linnenbank         VMSTATE_UINT32(mii_st, AwSun8iEmacState),
83929d08975SNiek Linnenbank         VMSTATE_UINT32(mii_adv, AwSun8iEmacState),
84029d08975SNiek Linnenbank         VMSTATE_UINT32(basic_ctl0, AwSun8iEmacState),
84129d08975SNiek Linnenbank         VMSTATE_UINT32(basic_ctl1, AwSun8iEmacState),
84229d08975SNiek Linnenbank         VMSTATE_UINT32(int_en, AwSun8iEmacState),
84329d08975SNiek Linnenbank         VMSTATE_UINT32(int_sta, AwSun8iEmacState),
84429d08975SNiek Linnenbank         VMSTATE_UINT32(frm_flt, AwSun8iEmacState),
84529d08975SNiek Linnenbank         VMSTATE_UINT32(rx_ctl0, AwSun8iEmacState),
84629d08975SNiek Linnenbank         VMSTATE_UINT32(rx_ctl1, AwSun8iEmacState),
84729d08975SNiek Linnenbank         VMSTATE_UINT32(rx_desc_head, AwSun8iEmacState),
84829d08975SNiek Linnenbank         VMSTATE_UINT32(rx_desc_curr, AwSun8iEmacState),
84929d08975SNiek Linnenbank         VMSTATE_UINT32(tx_ctl0, AwSun8iEmacState),
85029d08975SNiek Linnenbank         VMSTATE_UINT32(tx_ctl1, AwSun8iEmacState),
85129d08975SNiek Linnenbank         VMSTATE_UINT32(tx_desc_head, AwSun8iEmacState),
85229d08975SNiek Linnenbank         VMSTATE_UINT32(tx_desc_curr, AwSun8iEmacState),
85329d08975SNiek Linnenbank         VMSTATE_UINT32(tx_flowctl, AwSun8iEmacState),
85429d08975SNiek Linnenbank         VMSTATE_END_OF_LIST()
85529d08975SNiek Linnenbank     }
85629d08975SNiek Linnenbank };
85729d08975SNiek Linnenbank 
85829d08975SNiek Linnenbank static void allwinner_sun8i_emac_class_init(ObjectClass *klass, void *data)
85929d08975SNiek Linnenbank {
86029d08975SNiek Linnenbank     DeviceClass *dc = DEVICE_CLASS(klass);
86129d08975SNiek Linnenbank 
86229d08975SNiek Linnenbank     dc->realize = allwinner_sun8i_emac_realize;
86329d08975SNiek Linnenbank     dc->reset = allwinner_sun8i_emac_reset;
86429d08975SNiek Linnenbank     dc->vmsd = &vmstate_aw_emac;
86529d08975SNiek Linnenbank     device_class_set_props(dc, allwinner_sun8i_emac_properties);
86629d08975SNiek Linnenbank }
86729d08975SNiek Linnenbank 
86829d08975SNiek Linnenbank static const TypeInfo allwinner_sun8i_emac_info = {
86929d08975SNiek Linnenbank     .name           = TYPE_AW_SUN8I_EMAC,
87029d08975SNiek Linnenbank     .parent         = TYPE_SYS_BUS_DEVICE,
87129d08975SNiek Linnenbank     .instance_size  = sizeof(AwSun8iEmacState),
87229d08975SNiek Linnenbank     .instance_init  = allwinner_sun8i_emac_init,
87329d08975SNiek Linnenbank     .class_init     = allwinner_sun8i_emac_class_init,
87429d08975SNiek Linnenbank };
87529d08975SNiek Linnenbank 
87629d08975SNiek Linnenbank static void allwinner_sun8i_emac_register_types(void)
87729d08975SNiek Linnenbank {
87829d08975SNiek Linnenbank     type_register_static(&allwinner_sun8i_emac_info);
87929d08975SNiek Linnenbank }
88029d08975SNiek Linnenbank 
88129d08975SNiek Linnenbank type_init(allwinner_sun8i_emac_register_types)
882