xref: /qemu/hw/pci-host/q35.c (revision 401f2f3e)
1c0907c9eSPaolo Bonzini /*
2c0907c9eSPaolo Bonzini  * QEMU MCH/ICH9 PCI Bridge Emulation
3c0907c9eSPaolo Bonzini  *
4c0907c9eSPaolo Bonzini  * Copyright (c) 2006 Fabrice Bellard
5c0907c9eSPaolo Bonzini  * Copyright (c) 2009, 2010, 2011
6c0907c9eSPaolo Bonzini  *               Isaku Yamahata <yamahata at valinux co jp>
7c0907c9eSPaolo Bonzini  *               VA Linux Systems Japan K.K.
8c0907c9eSPaolo Bonzini  * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
9c0907c9eSPaolo Bonzini  *
10ef9f7b58SGonglei  * This is based on piix.c, but heavily modified.
11c0907c9eSPaolo Bonzini  *
12c0907c9eSPaolo Bonzini  * Permission is hereby granted, free of charge, to any person obtaining a copy
13c0907c9eSPaolo Bonzini  * of this software and associated documentation files (the "Software"), to deal
14c0907c9eSPaolo Bonzini  * in the Software without restriction, including without limitation the rights
15c0907c9eSPaolo Bonzini  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
16c0907c9eSPaolo Bonzini  * copies of the Software, and to permit persons to whom the Software is
17c0907c9eSPaolo Bonzini  * furnished to do so, subject to the following conditions:
18c0907c9eSPaolo Bonzini  *
19c0907c9eSPaolo Bonzini  * The above copyright notice and this permission notice shall be included in
20c0907c9eSPaolo Bonzini  * all copies or substantial portions of the Software.
21c0907c9eSPaolo Bonzini  *
22c0907c9eSPaolo Bonzini  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23c0907c9eSPaolo Bonzini  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24c0907c9eSPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25c0907c9eSPaolo Bonzini  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26c0907c9eSPaolo Bonzini  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
27c0907c9eSPaolo Bonzini  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28c0907c9eSPaolo Bonzini  * THE SOFTWARE.
29c0907c9eSPaolo Bonzini  */
30b6a0aa05SPeter Maydell #include "qemu/osdep.h"
31c0907c9eSPaolo Bonzini #include "hw/hw.h"
32c0907c9eSPaolo Bonzini #include "hw/pci-host/q35.h"
33da34e65cSMarkus Armbruster #include "qapi/error.h"
3439848901SIgor Mammedov #include "qapi/visitor.h"
35c0907c9eSPaolo Bonzini 
36c0907c9eSPaolo Bonzini /****************************************************************************
37c0907c9eSPaolo Bonzini  * Q35 host
38c0907c9eSPaolo Bonzini  */
39c0907c9eSPaolo Bonzini 
4062d92e43SHu Tao static void q35_host_realize(DeviceState *dev, Error **errp)
41c0907c9eSPaolo Bonzini {
42ce88812fSHu Tao     PCIHostState *pci = PCI_HOST_BRIDGE(dev);
43ce88812fSHu Tao     Q35PCIHost *s = Q35_HOST_DEVICE(dev);
4462d92e43SHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
45c0907c9eSPaolo Bonzini 
4662d92e43SHu Tao     sysbus_add_io(sbd, MCH_HOST_BRIDGE_CONFIG_ADDR, &pci->conf_mem);
4762d92e43SHu Tao     sysbus_init_ioports(sbd, MCH_HOST_BRIDGE_CONFIG_ADDR, 4);
48c0907c9eSPaolo Bonzini 
4962d92e43SHu Tao     sysbus_add_io(sbd, MCH_HOST_BRIDGE_CONFIG_DATA, &pci->data_mem);
5062d92e43SHu Tao     sysbus_init_ioports(sbd, MCH_HOST_BRIDGE_CONFIG_DATA, 4);
51c0907c9eSPaolo Bonzini 
52ce88812fSHu Tao     pci->bus = pci_bus_new(DEVICE(s), "pcie.0",
53c0907c9eSPaolo Bonzini                            s->mch.pci_address_space, s->mch.address_space_io,
54c0907c9eSPaolo Bonzini                            0, TYPE_PCIE_BUS);
55ce88812fSHu Tao     qdev_set_parent_bus(DEVICE(&s->mch), BUS(pci->bus));
56c0907c9eSPaolo Bonzini     qdev_init_nofail(DEVICE(&s->mch));
57c0907c9eSPaolo Bonzini }
58c0907c9eSPaolo Bonzini 
59568f0690SDavid Gibson static const char *q35_host_root_bus_path(PCIHostState *host_bridge,
60568f0690SDavid Gibson                                           PCIBus *rootbus)
61568f0690SDavid Gibson {
6204c7d8b8SCole Robinson     Q35PCIHost *s = Q35_HOST_DEVICE(host_bridge);
6304c7d8b8SCole Robinson 
64568f0690SDavid Gibson      /* For backwards compat with old device paths */
6504c7d8b8SCole Robinson     if (s->mch.short_root_bus) {
66568f0690SDavid Gibson         return "0000";
67568f0690SDavid Gibson     }
6804c7d8b8SCole Robinson     return "0000:00";
6904c7d8b8SCole Robinson }
70568f0690SDavid Gibson 
7139848901SIgor Mammedov static void q35_host_get_pci_hole_start(Object *obj, Visitor *v,
72d7bce999SEric Blake                                         const char *name, void *opaque,
7339848901SIgor Mammedov                                         Error **errp)
7439848901SIgor Mammedov {
7539848901SIgor Mammedov     Q35PCIHost *s = Q35_HOST_DEVICE(obj);
7639848901SIgor Mammedov     uint32_t value = s->mch.pci_info.w32.begin;
7739848901SIgor Mammedov 
7851e72bc1SEric Blake     visit_type_uint32(v, name, &value, errp);
7939848901SIgor Mammedov }
8039848901SIgor Mammedov 
8139848901SIgor Mammedov static void q35_host_get_pci_hole_end(Object *obj, Visitor *v,
82d7bce999SEric Blake                                       const char *name, void *opaque,
8339848901SIgor Mammedov                                       Error **errp)
8439848901SIgor Mammedov {
8539848901SIgor Mammedov     Q35PCIHost *s = Q35_HOST_DEVICE(obj);
8639848901SIgor Mammedov     uint32_t value = s->mch.pci_info.w32.end;
8739848901SIgor Mammedov 
8851e72bc1SEric Blake     visit_type_uint32(v, name, &value, errp);
8939848901SIgor Mammedov }
9039848901SIgor Mammedov 
9139848901SIgor Mammedov static void q35_host_get_pci_hole64_start(Object *obj, Visitor *v,
92d7bce999SEric Blake                                           const char *name, void *opaque,
9339848901SIgor Mammedov                                           Error **errp)
9439848901SIgor Mammedov {
958b42d730SMichael S. Tsirkin     PCIHostState *h = PCI_HOST_BRIDGE(obj);
968b42d730SMichael S. Tsirkin     Range w64;
9739848901SIgor Mammedov 
988b42d730SMichael S. Tsirkin     pci_bus_get_w64_range(h->bus, &w64);
998b42d730SMichael S. Tsirkin 
10051e72bc1SEric Blake     visit_type_uint64(v, name, &w64.begin, errp);
10139848901SIgor Mammedov }
10239848901SIgor Mammedov 
10339848901SIgor Mammedov static void q35_host_get_pci_hole64_end(Object *obj, Visitor *v,
104d7bce999SEric Blake                                         const char *name, void *opaque,
10539848901SIgor Mammedov                                         Error **errp)
10639848901SIgor Mammedov {
1078b42d730SMichael S. Tsirkin     PCIHostState *h = PCI_HOST_BRIDGE(obj);
1088b42d730SMichael S. Tsirkin     Range w64;
10939848901SIgor Mammedov 
1108b42d730SMichael S. Tsirkin     pci_bus_get_w64_range(h->bus, &w64);
1118b42d730SMichael S. Tsirkin 
11251e72bc1SEric Blake     visit_type_uint64(v, name, &w64.end, errp);
11339848901SIgor Mammedov }
11439848901SIgor Mammedov 
115d7bce999SEric Blake static void q35_host_get_mmcfg_size(Object *obj, Visitor *v, const char *name,
116d7bce999SEric Blake                                     void *opaque, Error **errp)
117cbcaf79eSMichael S. Tsirkin {
118cbcaf79eSMichael S. Tsirkin     PCIExpressHost *e = PCIE_HOST_BRIDGE(obj);
119cbcaf79eSMichael S. Tsirkin     uint32_t value = e->size;
120cbcaf79eSMichael S. Tsirkin 
12151e72bc1SEric Blake     visit_type_uint32(v, name, &value, errp);
122cbcaf79eSMichael S. Tsirkin }
123cbcaf79eSMichael S. Tsirkin 
124c0907c9eSPaolo Bonzini static Property mch_props[] = {
12587f65245SMichael S. Tsirkin     DEFINE_PROP_UINT64(PCIE_HOST_MCFG_BASE, Q35PCIHost, parent_obj.base_addr,
126c0907c9eSPaolo Bonzini                         MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT),
12739848901SIgor Mammedov     DEFINE_PROP_SIZE(PCI_HOST_PROP_PCI_HOLE64_SIZE, Q35PCIHost,
12839848901SIgor Mammedov                      mch.pci_hole64_size, DEFAULT_PCI_HOLE64_SIZE),
12904c7d8b8SCole Robinson     DEFINE_PROP_UINT32("short_root_bus", Q35PCIHost, mch.short_root_bus, 0),
130*401f2f3eSEfimov Vasily     DEFINE_PROP_SIZE(PCI_HOST_BELOW_4G_MEM_SIZE, Q35PCIHost,
131*401f2f3eSEfimov Vasily                      mch.below_4g_mem_size, 0),
132*401f2f3eSEfimov Vasily     DEFINE_PROP_SIZE(PCI_HOST_ABOVE_4G_MEM_SIZE, Q35PCIHost,
133*401f2f3eSEfimov Vasily                      mch.above_4g_mem_size, 0),
134c0907c9eSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
135c0907c9eSPaolo Bonzini };
136c0907c9eSPaolo Bonzini 
137c0907c9eSPaolo Bonzini static void q35_host_class_init(ObjectClass *klass, void *data)
138c0907c9eSPaolo Bonzini {
139c0907c9eSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
140568f0690SDavid Gibson     PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
141c0907c9eSPaolo Bonzini 
142568f0690SDavid Gibson     hc->root_bus_path = q35_host_root_bus_path;
14362d92e43SHu Tao     dc->realize = q35_host_realize;
144c0907c9eSPaolo Bonzini     dc->props = mch_props;
145125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
14668c0e134SMichael S. Tsirkin     dc->fw_name = "pci";
147c0907c9eSPaolo Bonzini }
148c0907c9eSPaolo Bonzini 
149c0907c9eSPaolo Bonzini static void q35_host_initfn(Object *obj)
150c0907c9eSPaolo Bonzini {
151c0907c9eSPaolo Bonzini     Q35PCIHost *s = Q35_HOST_DEVICE(obj);
15262d92e43SHu Tao     PCIHostState *phb = PCI_HOST_BRIDGE(obj);
15362d92e43SHu Tao 
15462d92e43SHu Tao     memory_region_init_io(&phb->conf_mem, obj, &pci_host_conf_le_ops, phb,
15562d92e43SHu Tao                           "pci-conf-idx", 4);
15662d92e43SHu Tao     memory_region_init_io(&phb->data_mem, obj, &pci_host_data_le_ops, phb,
15762d92e43SHu Tao                           "pci-conf-data", 4);
158c0907c9eSPaolo Bonzini 
159213f0c4fSAndreas Färber     object_initialize(&s->mch, sizeof(s->mch), TYPE_MCH_PCI_DEVICE);
160c0907c9eSPaolo Bonzini     object_property_add_child(OBJECT(s), "mch", OBJECT(&s->mch), NULL);
161c0907c9eSPaolo Bonzini     qdev_prop_set_uint32(DEVICE(&s->mch), "addr", PCI_DEVFN(0, 0));
162c0907c9eSPaolo Bonzini     qdev_prop_set_bit(DEVICE(&s->mch), "multifunction", false);
16339848901SIgor Mammedov 
16439848901SIgor Mammedov     object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_START, "int",
16539848901SIgor Mammedov                         q35_host_get_pci_hole_start,
16639848901SIgor Mammedov                         NULL, NULL, NULL, NULL);
16739848901SIgor Mammedov 
16839848901SIgor Mammedov     object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_END, "int",
16939848901SIgor Mammedov                         q35_host_get_pci_hole_end,
17039848901SIgor Mammedov                         NULL, NULL, NULL, NULL);
17139848901SIgor Mammedov 
17239848901SIgor Mammedov     object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_START, "int",
17339848901SIgor Mammedov                         q35_host_get_pci_hole64_start,
17439848901SIgor Mammedov                         NULL, NULL, NULL, NULL);
17539848901SIgor Mammedov 
17639848901SIgor Mammedov     object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_END, "int",
17739848901SIgor Mammedov                         q35_host_get_pci_hole64_end,
17839848901SIgor Mammedov                         NULL, NULL, NULL, NULL);
17939848901SIgor Mammedov 
180cbcaf79eSMichael S. Tsirkin     object_property_add(obj, PCIE_HOST_MCFG_SIZE, "int",
181cbcaf79eSMichael S. Tsirkin                         q35_host_get_mmcfg_size,
182cbcaf79eSMichael S. Tsirkin                         NULL, NULL, NULL, NULL);
183cbcaf79eSMichael S. Tsirkin 
184*401f2f3eSEfimov Vasily     object_property_add_link(obj, MCH_HOST_PROP_RAM_MEM, TYPE_MEMORY_REGION,
185*401f2f3eSEfimov Vasily                              (Object **) &s->mch.ram_memory,
186*401f2f3eSEfimov Vasily                              qdev_prop_allow_set_link_before_realize, 0, NULL);
187*401f2f3eSEfimov Vasily 
188*401f2f3eSEfimov Vasily     object_property_add_link(obj, MCH_HOST_PROP_PCI_MEM, TYPE_MEMORY_REGION,
189*401f2f3eSEfimov Vasily                              (Object **) &s->mch.pci_address_space,
190*401f2f3eSEfimov Vasily                              qdev_prop_allow_set_link_before_realize, 0, NULL);
191*401f2f3eSEfimov Vasily 
192*401f2f3eSEfimov Vasily     object_property_add_link(obj, MCH_HOST_PROP_SYSTEM_MEM, TYPE_MEMORY_REGION,
193*401f2f3eSEfimov Vasily                              (Object **) &s->mch.system_memory,
194*401f2f3eSEfimov Vasily                              qdev_prop_allow_set_link_before_realize, 0, NULL);
195*401f2f3eSEfimov Vasily 
196*401f2f3eSEfimov Vasily     object_property_add_link(obj, MCH_HOST_PROP_IO_MEM, TYPE_MEMORY_REGION,
197*401f2f3eSEfimov Vasily                              (Object **) &s->mch.address_space_io,
198*401f2f3eSEfimov Vasily                              qdev_prop_allow_set_link_before_realize, 0, NULL);
199*401f2f3eSEfimov Vasily 
20039848901SIgor Mammedov     /* Leave enough space for the biggest MCFG BAR */
20139848901SIgor Mammedov     /* TODO: this matches current bios behaviour, but
20239848901SIgor Mammedov      * it's not a power of two, which means an MTRR
20339848901SIgor Mammedov      * can't cover it exactly.
20439848901SIgor Mammedov      */
20539848901SIgor Mammedov     s->mch.pci_info.w32.begin = MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT +
20639848901SIgor Mammedov         MCH_HOST_BRIDGE_PCIEXBAR_MAX;
20739848901SIgor Mammedov     s->mch.pci_info.w32.end = IO_APIC_DEFAULT_ADDRESS;
208c0907c9eSPaolo Bonzini }
209c0907c9eSPaolo Bonzini 
210c0907c9eSPaolo Bonzini static const TypeInfo q35_host_info = {
211c0907c9eSPaolo Bonzini     .name       = TYPE_Q35_HOST_DEVICE,
212c0907c9eSPaolo Bonzini     .parent     = TYPE_PCIE_HOST_BRIDGE,
213c0907c9eSPaolo Bonzini     .instance_size = sizeof(Q35PCIHost),
214c0907c9eSPaolo Bonzini     .instance_init = q35_host_initfn,
215c0907c9eSPaolo Bonzini     .class_init = q35_host_class_init,
216c0907c9eSPaolo Bonzini };
217c0907c9eSPaolo Bonzini 
218c0907c9eSPaolo Bonzini /****************************************************************************
219c0907c9eSPaolo Bonzini  * MCH D0:F0
220c0907c9eSPaolo Bonzini  */
221c0907c9eSPaolo Bonzini 
222bafc90bdSGerd Hoffmann static uint64_t tseg_blackhole_read(void *ptr, hwaddr reg, unsigned size)
223bafc90bdSGerd Hoffmann {
224bafc90bdSGerd Hoffmann     return 0xffffffff;
225bafc90bdSGerd Hoffmann }
226bafc90bdSGerd Hoffmann 
227bafc90bdSGerd Hoffmann static void tseg_blackhole_write(void *opaque, hwaddr addr, uint64_t val,
228bafc90bdSGerd Hoffmann                                  unsigned width)
229bafc90bdSGerd Hoffmann {
230bafc90bdSGerd Hoffmann     /* nothing */
231bafc90bdSGerd Hoffmann }
232bafc90bdSGerd Hoffmann 
233bafc90bdSGerd Hoffmann static const MemoryRegionOps tseg_blackhole_ops = {
234bafc90bdSGerd Hoffmann     .read = tseg_blackhole_read,
235bafc90bdSGerd Hoffmann     .write = tseg_blackhole_write,
236bafc90bdSGerd Hoffmann     .endianness = DEVICE_NATIVE_ENDIAN,
237bafc90bdSGerd Hoffmann     .valid.min_access_size = 1,
238bafc90bdSGerd Hoffmann     .valid.max_access_size = 4,
239bafc90bdSGerd Hoffmann     .impl.min_access_size = 4,
240bafc90bdSGerd Hoffmann     .impl.max_access_size = 4,
241bafc90bdSGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
242bafc90bdSGerd Hoffmann };
243bafc90bdSGerd Hoffmann 
244c0907c9eSPaolo Bonzini /* PCIe MMCFG */
245c0907c9eSPaolo Bonzini static void mch_update_pciexbar(MCHPCIState *mch)
246c0907c9eSPaolo Bonzini {
247ce88812fSHu Tao     PCIDevice *pci_dev = PCI_DEVICE(mch);
248ce88812fSHu Tao     BusState *bus = qdev_get_parent_bus(DEVICE(mch));
249ce88812fSHu Tao     PCIExpressHost *pehb = PCIE_HOST_BRIDGE(bus->parent);
250c0907c9eSPaolo Bonzini 
251c0907c9eSPaolo Bonzini     uint64_t pciexbar;
252c0907c9eSPaolo Bonzini     int enable;
253c0907c9eSPaolo Bonzini     uint64_t addr;
254c0907c9eSPaolo Bonzini     uint64_t addr_mask;
255c0907c9eSPaolo Bonzini     uint32_t length;
256c0907c9eSPaolo Bonzini 
257c0907c9eSPaolo Bonzini     pciexbar = pci_get_quad(pci_dev->config + MCH_HOST_BRIDGE_PCIEXBAR);
258c0907c9eSPaolo Bonzini     enable = pciexbar & MCH_HOST_BRIDGE_PCIEXBAREN;
259c0907c9eSPaolo Bonzini     addr_mask = MCH_HOST_BRIDGE_PCIEXBAR_ADMSK;
260c0907c9eSPaolo Bonzini     switch (pciexbar & MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_MASK) {
261c0907c9eSPaolo Bonzini     case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_256M:
262c0907c9eSPaolo Bonzini         length = 256 * 1024 * 1024;
263c0907c9eSPaolo Bonzini         break;
264c0907c9eSPaolo Bonzini     case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_128M:
265c0907c9eSPaolo Bonzini         length = 128 * 1024 * 1024;
266c0907c9eSPaolo Bonzini         addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_128ADMSK |
267c0907c9eSPaolo Bonzini             MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
268c0907c9eSPaolo Bonzini         break;
269c0907c9eSPaolo Bonzini     case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_64M:
270c0907c9eSPaolo Bonzini         length = 64 * 1024 * 1024;
271c0907c9eSPaolo Bonzini         addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
272c0907c9eSPaolo Bonzini         break;
273c0907c9eSPaolo Bonzini     case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_RVD:
274c0907c9eSPaolo Bonzini     default:
275c0907c9eSPaolo Bonzini         enable = 0;
276c0907c9eSPaolo Bonzini         length = 0;
277c0907c9eSPaolo Bonzini         abort();
278c0907c9eSPaolo Bonzini         break;
279c0907c9eSPaolo Bonzini     }
280c0907c9eSPaolo Bonzini     addr = pciexbar & addr_mask;
281ce88812fSHu Tao     pcie_host_mmcfg_update(pehb, enable, addr, length);
282636228a8SMichael S. Tsirkin     /* Leave enough space for the MCFG BAR */
283636228a8SMichael S. Tsirkin     /*
284636228a8SMichael S. Tsirkin      * TODO: this matches current bios behaviour, but it's not a power of two,
285636228a8SMichael S. Tsirkin      * which means an MTRR can't cover it exactly.
286636228a8SMichael S. Tsirkin      */
287636228a8SMichael S. Tsirkin     if (enable) {
288636228a8SMichael S. Tsirkin         mch->pci_info.w32.begin = addr + length;
289636228a8SMichael S. Tsirkin     } else {
290636228a8SMichael S. Tsirkin         mch->pci_info.w32.begin = MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT;
291636228a8SMichael S. Tsirkin     }
292c0907c9eSPaolo Bonzini }
293c0907c9eSPaolo Bonzini 
294c0907c9eSPaolo Bonzini /* PAM */
295c0907c9eSPaolo Bonzini static void mch_update_pam(MCHPCIState *mch)
296c0907c9eSPaolo Bonzini {
297ce88812fSHu Tao     PCIDevice *pd = PCI_DEVICE(mch);
298c0907c9eSPaolo Bonzini     int i;
299c0907c9eSPaolo Bonzini 
300c0907c9eSPaolo Bonzini     memory_region_transaction_begin();
301c0907c9eSPaolo Bonzini     for (i = 0; i < 13; i++) {
302c0907c9eSPaolo Bonzini         pam_update(&mch->pam_regions[i], i,
303ce88812fSHu Tao                    pd->config[MCH_HOST_BRIDGE_PAM0 + ((i + 1) / 2)]);
304c0907c9eSPaolo Bonzini     }
305c0907c9eSPaolo Bonzini     memory_region_transaction_commit();
306c0907c9eSPaolo Bonzini }
307c0907c9eSPaolo Bonzini 
308c0907c9eSPaolo Bonzini /* SMRAM */
309c0907c9eSPaolo Bonzini static void mch_update_smram(MCHPCIState *mch)
310c0907c9eSPaolo Bonzini {
311ce88812fSHu Tao     PCIDevice *pd = PCI_DEVICE(mch);
31264130fa4SPaolo Bonzini     bool h_smrame = (pd->config[MCH_HOST_BRIDGE_ESMRAMC] & MCH_HOST_BRIDGE_ESMRAMC_H_SMRAME);
313bafc90bdSGerd Hoffmann     uint32_t tseg_size;
314ce88812fSHu Tao 
31568c77acfSGerd Hoffmann     /* implement SMRAM.D_LCK */
31668c77acfSGerd Hoffmann     if (pd->config[MCH_HOST_BRIDGE_SMRAM] & MCH_HOST_BRIDGE_SMRAM_D_LCK) {
31768c77acfSGerd Hoffmann         pd->config[MCH_HOST_BRIDGE_SMRAM] &= ~MCH_HOST_BRIDGE_SMRAM_D_OPEN;
31868c77acfSGerd Hoffmann         pd->wmask[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_WMASK_LCK;
31968c77acfSGerd Hoffmann         pd->wmask[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_WMASK_LCK;
32068c77acfSGerd Hoffmann     }
32168c77acfSGerd Hoffmann 
322c0907c9eSPaolo Bonzini     memory_region_transaction_begin();
32364130fa4SPaolo Bonzini 
32464130fa4SPaolo Bonzini     if (pd->config[MCH_HOST_BRIDGE_SMRAM] & SMRAM_D_OPEN) {
32564130fa4SPaolo Bonzini         /* Hide (!) low SMRAM if H_SMRAME = 1 */
32664130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->smram_region, h_smrame);
32764130fa4SPaolo Bonzini         /* Show high SMRAM if H_SMRAME = 1 */
32864130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->open_high_smram, h_smrame);
32964130fa4SPaolo Bonzini     } else {
33064130fa4SPaolo Bonzini         /* Hide high SMRAM and low SMRAM */
33164130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->smram_region, true);
33264130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->open_high_smram, false);
33364130fa4SPaolo Bonzini     }
33464130fa4SPaolo Bonzini 
33564130fa4SPaolo Bonzini     if (pd->config[MCH_HOST_BRIDGE_SMRAM] & SMRAM_G_SMRAME) {
33664130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->low_smram, !h_smrame);
33764130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->high_smram, h_smrame);
33864130fa4SPaolo Bonzini     } else {
33964130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->low_smram, false);
34064130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->high_smram, false);
34164130fa4SPaolo Bonzini     }
34264130fa4SPaolo Bonzini 
343bafc90bdSGerd Hoffmann     if (pd->config[MCH_HOST_BRIDGE_ESMRAMC] & MCH_HOST_BRIDGE_ESMRAMC_T_EN) {
344bafc90bdSGerd Hoffmann         switch (pd->config[MCH_HOST_BRIDGE_ESMRAMC] &
345bafc90bdSGerd Hoffmann                 MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_MASK) {
346bafc90bdSGerd Hoffmann         case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_1MB:
347bafc90bdSGerd Hoffmann             tseg_size = 1024 * 1024;
348bafc90bdSGerd Hoffmann             break;
349bafc90bdSGerd Hoffmann         case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_2MB:
350bafc90bdSGerd Hoffmann             tseg_size = 1024 * 1024 * 2;
351bafc90bdSGerd Hoffmann             break;
352bafc90bdSGerd Hoffmann         case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_8MB:
353bafc90bdSGerd Hoffmann             tseg_size = 1024 * 1024 * 8;
354bafc90bdSGerd Hoffmann             break;
355bafc90bdSGerd Hoffmann         default:
356bafc90bdSGerd Hoffmann             tseg_size = 0;
357bafc90bdSGerd Hoffmann             break;
358bafc90bdSGerd Hoffmann         }
359bafc90bdSGerd Hoffmann     } else {
360bafc90bdSGerd Hoffmann         tseg_size = 0;
361bafc90bdSGerd Hoffmann     }
362bafc90bdSGerd Hoffmann     memory_region_del_subregion(mch->system_memory, &mch->tseg_blackhole);
363bafc90bdSGerd Hoffmann     memory_region_set_enabled(&mch->tseg_blackhole, tseg_size);
364bafc90bdSGerd Hoffmann     memory_region_set_size(&mch->tseg_blackhole, tseg_size);
365bafc90bdSGerd Hoffmann     memory_region_add_subregion_overlap(mch->system_memory,
366bafc90bdSGerd Hoffmann                                         mch->below_4g_mem_size - tseg_size,
367bafc90bdSGerd Hoffmann                                         &mch->tseg_blackhole, 1);
368bafc90bdSGerd Hoffmann 
369bafc90bdSGerd Hoffmann     memory_region_set_enabled(&mch->tseg_window, tseg_size);
370bafc90bdSGerd Hoffmann     memory_region_set_size(&mch->tseg_window, tseg_size);
371bafc90bdSGerd Hoffmann     memory_region_set_address(&mch->tseg_window,
372bafc90bdSGerd Hoffmann                               mch->below_4g_mem_size - tseg_size);
373bafc90bdSGerd Hoffmann     memory_region_set_alias_offset(&mch->tseg_window,
374bafc90bdSGerd Hoffmann                                    mch->below_4g_mem_size - tseg_size);
375bafc90bdSGerd Hoffmann 
376c0907c9eSPaolo Bonzini     memory_region_transaction_commit();
377c0907c9eSPaolo Bonzini }
378c0907c9eSPaolo Bonzini 
379c0907c9eSPaolo Bonzini static void mch_write_config(PCIDevice *d,
380c0907c9eSPaolo Bonzini                               uint32_t address, uint32_t val, int len)
381c0907c9eSPaolo Bonzini {
382c0907c9eSPaolo Bonzini     MCHPCIState *mch = MCH_PCI_DEVICE(d);
383c0907c9eSPaolo Bonzini 
384c0907c9eSPaolo Bonzini     pci_default_write_config(d, address, val, len);
385c0907c9eSPaolo Bonzini 
386c0907c9eSPaolo Bonzini     if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PAM0,
387c0907c9eSPaolo Bonzini                        MCH_HOST_BRIDGE_PAM_SIZE)) {
388c0907c9eSPaolo Bonzini         mch_update_pam(mch);
389c0907c9eSPaolo Bonzini     }
390c0907c9eSPaolo Bonzini 
391c0907c9eSPaolo Bonzini     if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PCIEXBAR,
392c0907c9eSPaolo Bonzini                        MCH_HOST_BRIDGE_PCIEXBAR_SIZE)) {
393c0907c9eSPaolo Bonzini         mch_update_pciexbar(mch);
394c0907c9eSPaolo Bonzini     }
395c0907c9eSPaolo Bonzini 
396263cf436SBALATON Zoltan     if (ranges_overlap(address, len, MCH_HOST_BRIDGE_SMRAM,
397263cf436SBALATON Zoltan                        MCH_HOST_BRIDGE_SMRAM_SIZE)) {
398c0907c9eSPaolo Bonzini         mch_update_smram(mch);
399c0907c9eSPaolo Bonzini     }
400c0907c9eSPaolo Bonzini }
401c0907c9eSPaolo Bonzini 
402c0907c9eSPaolo Bonzini static void mch_update(MCHPCIState *mch)
403c0907c9eSPaolo Bonzini {
404c0907c9eSPaolo Bonzini     mch_update_pciexbar(mch);
405c0907c9eSPaolo Bonzini     mch_update_pam(mch);
406c0907c9eSPaolo Bonzini     mch_update_smram(mch);
407c0907c9eSPaolo Bonzini }
408c0907c9eSPaolo Bonzini 
409c0907c9eSPaolo Bonzini static int mch_post_load(void *opaque, int version_id)
410c0907c9eSPaolo Bonzini {
411c0907c9eSPaolo Bonzini     MCHPCIState *mch = opaque;
412c0907c9eSPaolo Bonzini     mch_update(mch);
413c0907c9eSPaolo Bonzini     return 0;
414c0907c9eSPaolo Bonzini }
415c0907c9eSPaolo Bonzini 
416c0907c9eSPaolo Bonzini static const VMStateDescription vmstate_mch = {
417c0907c9eSPaolo Bonzini     .name = "mch",
418c0907c9eSPaolo Bonzini     .version_id = 1,
419c0907c9eSPaolo Bonzini     .minimum_version_id = 1,
420c0907c9eSPaolo Bonzini     .post_load = mch_post_load,
421c0907c9eSPaolo Bonzini     .fields = (VMStateField[]) {
422ce88812fSHu Tao         VMSTATE_PCI_DEVICE(parent_obj, MCHPCIState),
423f809c605SPaolo Bonzini         /* Used to be smm_enabled, which was basically always zero because
424f809c605SPaolo Bonzini          * SeaBIOS hardly uses SMM.  SMRAM is now handled by CPU code.
425f809c605SPaolo Bonzini          */
426f809c605SPaolo Bonzini         VMSTATE_UNUSED(1),
427c0907c9eSPaolo Bonzini         VMSTATE_END_OF_LIST()
428c0907c9eSPaolo Bonzini     }
429c0907c9eSPaolo Bonzini };
430c0907c9eSPaolo Bonzini 
431c0907c9eSPaolo Bonzini static void mch_reset(DeviceState *qdev)
432c0907c9eSPaolo Bonzini {
433c0907c9eSPaolo Bonzini     PCIDevice *d = PCI_DEVICE(qdev);
434c0907c9eSPaolo Bonzini     MCHPCIState *mch = MCH_PCI_DEVICE(d);
435c0907c9eSPaolo Bonzini 
436c0907c9eSPaolo Bonzini     pci_set_quad(d->config + MCH_HOST_BRIDGE_PCIEXBAR,
437c0907c9eSPaolo Bonzini                  MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT);
438c0907c9eSPaolo Bonzini 
439263cf436SBALATON Zoltan     d->config[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_DEFAULT;
44077447524SGerd Hoffmann     d->config[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_DEFAULT;
441b66a67d7SGerd Hoffmann     d->wmask[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_WMASK;
442b66a67d7SGerd Hoffmann     d->wmask[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_WMASK;
443c0907c9eSPaolo Bonzini 
444c0907c9eSPaolo Bonzini     mch_update(mch);
445c0907c9eSPaolo Bonzini }
446c0907c9eSPaolo Bonzini 
447a52a7fdfSLe Tan static AddressSpace *q35_host_dma_iommu(PCIBus *bus, void *opaque, int devfn)
448a52a7fdfSLe Tan {
449a52a7fdfSLe Tan     IntelIOMMUState *s = opaque;
4507df953bdSKnut Omang     VTDAddressSpace *vtd_as;
451a52a7fdfSLe Tan 
452a52a7fdfSLe Tan     assert(0 <= devfn && devfn <= VTD_PCI_DEVFN_MAX);
453a52a7fdfSLe Tan 
4547df953bdSKnut Omang     vtd_as = vtd_find_add_as(s, bus, devfn);
4557df953bdSKnut Omang     return &vtd_as->as;
456a52a7fdfSLe Tan }
457a52a7fdfSLe Tan 
458a52a7fdfSLe Tan static void mch_init_dmar(MCHPCIState *mch)
459a52a7fdfSLe Tan {
460a52a7fdfSLe Tan     PCIBus *pci_bus = PCI_BUS(qdev_get_parent_bus(DEVICE(mch)));
461a52a7fdfSLe Tan 
462a52a7fdfSLe Tan     mch->iommu = INTEL_IOMMU_DEVICE(qdev_create(NULL, TYPE_INTEL_IOMMU_DEVICE));
463a52a7fdfSLe Tan     object_property_add_child(OBJECT(mch), "intel-iommu",
464a52a7fdfSLe Tan                               OBJECT(mch->iommu), NULL);
465a52a7fdfSLe Tan     qdev_init_nofail(DEVICE(mch->iommu));
466a52a7fdfSLe Tan     sysbus_mmio_map(SYS_BUS_DEVICE(mch->iommu), 0, Q35_HOST_BRIDGE_IOMMU_ADDR);
467a52a7fdfSLe Tan 
468a52a7fdfSLe Tan     pci_setup_iommu(pci_bus, q35_host_dma_iommu, mch->iommu);
469a52a7fdfSLe Tan }
470a52a7fdfSLe Tan 
4719af21dbeSMarkus Armbruster static void mch_realize(PCIDevice *d, Error **errp)
472c0907c9eSPaolo Bonzini {
473c0907c9eSPaolo Bonzini     int i;
474c0907c9eSPaolo Bonzini     MCHPCIState *mch = MCH_PCI_DEVICE(d);
475c0907c9eSPaolo Bonzini 
47683d08f26SMichael S. Tsirkin     /* setup pci memory mapping */
47783d08f26SMichael S. Tsirkin     pc_pci_as_mapping_init(OBJECT(mch), mch->system_memory,
47883d08f26SMichael S. Tsirkin                            mch->pci_address_space);
47939848901SIgor Mammedov 
480fe6567d5SPaolo Bonzini     /* if *disabled* show SMRAM to all CPUs */
48140c5dce9SPaolo Bonzini     memory_region_init_alias(&mch->smram_region, OBJECT(mch), "smram-region",
482c0907c9eSPaolo Bonzini                              mch->pci_address_space, 0xa0000, 0x20000);
483c0907c9eSPaolo Bonzini     memory_region_add_subregion_overlap(mch->system_memory, 0xa0000,
484c0907c9eSPaolo Bonzini                                         &mch->smram_region, 1);
485fe6567d5SPaolo Bonzini     memory_region_set_enabled(&mch->smram_region, true);
486fe6567d5SPaolo Bonzini 
48764130fa4SPaolo Bonzini     memory_region_init_alias(&mch->open_high_smram, OBJECT(mch), "smram-open-high",
48864130fa4SPaolo Bonzini                              mch->ram_memory, 0xa0000, 0x20000);
48964130fa4SPaolo Bonzini     memory_region_add_subregion_overlap(mch->system_memory, 0xfeda0000,
49064130fa4SPaolo Bonzini                                         &mch->open_high_smram, 1);
49164130fa4SPaolo Bonzini     memory_region_set_enabled(&mch->open_high_smram, false);
49264130fa4SPaolo Bonzini 
493fe6567d5SPaolo Bonzini     /* smram, as seen by SMM CPUs */
494fe6567d5SPaolo Bonzini     memory_region_init(&mch->smram, OBJECT(mch), "smram", 1ull << 32);
495fe6567d5SPaolo Bonzini     memory_region_set_enabled(&mch->smram, true);
496fe6567d5SPaolo Bonzini     memory_region_init_alias(&mch->low_smram, OBJECT(mch), "smram-low",
497f809c605SPaolo Bonzini                              mch->ram_memory, 0xa0000, 0x20000);
498fe6567d5SPaolo Bonzini     memory_region_set_enabled(&mch->low_smram, true);
499fe6567d5SPaolo Bonzini     memory_region_add_subregion(&mch->smram, 0xa0000, &mch->low_smram);
50064130fa4SPaolo Bonzini     memory_region_init_alias(&mch->high_smram, OBJECT(mch), "smram-high",
50164130fa4SPaolo Bonzini                              mch->ram_memory, 0xa0000, 0x20000);
50264130fa4SPaolo Bonzini     memory_region_set_enabled(&mch->high_smram, true);
50364130fa4SPaolo Bonzini     memory_region_add_subregion(&mch->smram, 0xfeda0000, &mch->high_smram);
504bafc90bdSGerd Hoffmann 
505bafc90bdSGerd Hoffmann     memory_region_init_io(&mch->tseg_blackhole, OBJECT(mch),
506bafc90bdSGerd Hoffmann                           &tseg_blackhole_ops, NULL,
507bafc90bdSGerd Hoffmann                           "tseg-blackhole", 0);
508bafc90bdSGerd Hoffmann     memory_region_set_enabled(&mch->tseg_blackhole, false);
509bafc90bdSGerd Hoffmann     memory_region_add_subregion_overlap(mch->system_memory,
510bafc90bdSGerd Hoffmann                                         mch->below_4g_mem_size,
511bafc90bdSGerd Hoffmann                                         &mch->tseg_blackhole, 1);
512bafc90bdSGerd Hoffmann 
513bafc90bdSGerd Hoffmann     memory_region_init_alias(&mch->tseg_window, OBJECT(mch), "tseg-window",
514bafc90bdSGerd Hoffmann                              mch->ram_memory, mch->below_4g_mem_size, 0);
515bafc90bdSGerd Hoffmann     memory_region_set_enabled(&mch->tseg_window, false);
516bafc90bdSGerd Hoffmann     memory_region_add_subregion(&mch->smram, mch->below_4g_mem_size,
517bafc90bdSGerd Hoffmann                                 &mch->tseg_window);
518fe6567d5SPaolo Bonzini     object_property_add_const_link(qdev_get_machine(), "smram",
519fe6567d5SPaolo Bonzini                                    OBJECT(&mch->smram), &error_abort);
520fe6567d5SPaolo Bonzini 
521ac40aa15SLe Tan     init_pam(DEVICE(mch), mch->ram_memory, mch->system_memory,
522ac40aa15SLe Tan              mch->pci_address_space, &mch->pam_regions[0],
523ac40aa15SLe Tan              PAM_BIOS_BASE, PAM_BIOS_SIZE);
524c0907c9eSPaolo Bonzini     for (i = 0; i < 12; ++i) {
525ac40aa15SLe Tan         init_pam(DEVICE(mch), mch->ram_memory, mch->system_memory,
526ac40aa15SLe Tan                  mch->pci_address_space, &mch->pam_regions[i+1],
527ac40aa15SLe Tan                  PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE, PAM_EXPAN_SIZE);
528c0907c9eSPaolo Bonzini     }
529a52a7fdfSLe Tan     /* Intel IOMMU (VT-d) */
5301f8431f4SBandan Das     if (object_property_get_bool(qdev_get_machine(), "iommu", NULL)) {
531a52a7fdfSLe Tan         mch_init_dmar(mch);
532a52a7fdfSLe Tan     }
533c0907c9eSPaolo Bonzini }
534c0907c9eSPaolo Bonzini 
5356f1426abSMichael S. Tsirkin uint64_t mch_mcfg_base(void)
5366f1426abSMichael S. Tsirkin {
5376f1426abSMichael S. Tsirkin     bool ambiguous;
5386f1426abSMichael S. Tsirkin     Object *o = object_resolve_path_type("", TYPE_MCH_PCI_DEVICE, &ambiguous);
5396f1426abSMichael S. Tsirkin     if (!o) {
5406f1426abSMichael S. Tsirkin         return 0;
5416f1426abSMichael S. Tsirkin     }
5426f1426abSMichael S. Tsirkin     return MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT;
5436f1426abSMichael S. Tsirkin }
5446f1426abSMichael S. Tsirkin 
545c0907c9eSPaolo Bonzini static void mch_class_init(ObjectClass *klass, void *data)
546c0907c9eSPaolo Bonzini {
547c0907c9eSPaolo Bonzini     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
548c0907c9eSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
549c0907c9eSPaolo Bonzini 
5509af21dbeSMarkus Armbruster     k->realize = mch_realize;
551c0907c9eSPaolo Bonzini     k->config_write = mch_write_config;
552c0907c9eSPaolo Bonzini     dc->reset = mch_reset;
553125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
554c0907c9eSPaolo Bonzini     dc->desc = "Host bridge";
555c0907c9eSPaolo Bonzini     dc->vmsd = &vmstate_mch;
556c0907c9eSPaolo Bonzini     k->vendor_id = PCI_VENDOR_ID_INTEL;
557c0907c9eSPaolo Bonzini     k->device_id = PCI_DEVICE_ID_INTEL_Q35_MCH;
558451f7846SRichard W.M. Jones     k->revision = MCH_HOST_BRIDGE_REVISION_DEFAULT;
559c0907c9eSPaolo Bonzini     k->class_id = PCI_CLASS_BRIDGE_HOST;
56008c58f92SMarkus Armbruster     /*
56108c58f92SMarkus Armbruster      * PCI-facing part of the host bridge, not usable without the
56208c58f92SMarkus Armbruster      * host-facing part, which can't be device_add'ed, yet.
56308c58f92SMarkus Armbruster      */
56408c58f92SMarkus Armbruster     dc->cannot_instantiate_with_device_add_yet = true;
565c0907c9eSPaolo Bonzini }
566c0907c9eSPaolo Bonzini 
567c0907c9eSPaolo Bonzini static const TypeInfo mch_info = {
568c0907c9eSPaolo Bonzini     .name = TYPE_MCH_PCI_DEVICE,
569c0907c9eSPaolo Bonzini     .parent = TYPE_PCI_DEVICE,
570c0907c9eSPaolo Bonzini     .instance_size = sizeof(MCHPCIState),
571c0907c9eSPaolo Bonzini     .class_init = mch_class_init,
572c0907c9eSPaolo Bonzini };
573c0907c9eSPaolo Bonzini 
574c0907c9eSPaolo Bonzini static void q35_register(void)
575c0907c9eSPaolo Bonzini {
576c0907c9eSPaolo Bonzini     type_register_static(&mch_info);
577c0907c9eSPaolo Bonzini     type_register_static(&q35_host_info);
578c0907c9eSPaolo Bonzini }
579c0907c9eSPaolo Bonzini 
580c0907c9eSPaolo Bonzini type_init(q35_register);
581