xref: /qemu/hw/pci-host/q35.c (revision 40c5dce9)
1c0907c9eSPaolo Bonzini /*
2c0907c9eSPaolo Bonzini  * QEMU MCH/ICH9 PCI Bridge Emulation
3c0907c9eSPaolo Bonzini  *
4c0907c9eSPaolo Bonzini  * Copyright (c) 2006 Fabrice Bellard
5c0907c9eSPaolo Bonzini  * Copyright (c) 2009, 2010, 2011
6c0907c9eSPaolo Bonzini  *               Isaku Yamahata <yamahata at valinux co jp>
7c0907c9eSPaolo Bonzini  *               VA Linux Systems Japan K.K.
8c0907c9eSPaolo Bonzini  * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
9c0907c9eSPaolo Bonzini  *
10c0907c9eSPaolo Bonzini  * This is based on piix_pci.c, but heavily modified.
11c0907c9eSPaolo Bonzini  *
12c0907c9eSPaolo Bonzini  * Permission is hereby granted, free of charge, to any person obtaining a copy
13c0907c9eSPaolo Bonzini  * of this software and associated documentation files (the "Software"), to deal
14c0907c9eSPaolo Bonzini  * in the Software without restriction, including without limitation the rights
15c0907c9eSPaolo Bonzini  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
16c0907c9eSPaolo Bonzini  * copies of the Software, and to permit persons to whom the Software is
17c0907c9eSPaolo Bonzini  * furnished to do so, subject to the following conditions:
18c0907c9eSPaolo Bonzini  *
19c0907c9eSPaolo Bonzini  * The above copyright notice and this permission notice shall be included in
20c0907c9eSPaolo Bonzini  * all copies or substantial portions of the Software.
21c0907c9eSPaolo Bonzini  *
22c0907c9eSPaolo Bonzini  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23c0907c9eSPaolo Bonzini  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24c0907c9eSPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25c0907c9eSPaolo Bonzini  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26c0907c9eSPaolo Bonzini  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
27c0907c9eSPaolo Bonzini  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28c0907c9eSPaolo Bonzini  * THE SOFTWARE.
29c0907c9eSPaolo Bonzini  */
30c0907c9eSPaolo Bonzini #include "hw/hw.h"
31c0907c9eSPaolo Bonzini #include "hw/pci-host/q35.h"
32c0907c9eSPaolo Bonzini 
33c0907c9eSPaolo Bonzini /****************************************************************************
34c0907c9eSPaolo Bonzini  * Q35 host
35c0907c9eSPaolo Bonzini  */
36c0907c9eSPaolo Bonzini 
37c0907c9eSPaolo Bonzini static int q35_host_init(SysBusDevice *dev)
38c0907c9eSPaolo Bonzini {
39c0907c9eSPaolo Bonzini     PCIBus *b;
40c0907c9eSPaolo Bonzini     PCIHostState *pci = FROM_SYSBUS(PCIHostState, dev);
41c0907c9eSPaolo Bonzini     Q35PCIHost *s = Q35_HOST_DEVICE(&dev->qdev);
42c0907c9eSPaolo Bonzini 
43*40c5dce9SPaolo Bonzini     memory_region_init_io(&pci->conf_mem, OBJECT(pci), &pci_host_conf_le_ops, pci,
44c0907c9eSPaolo Bonzini                           "pci-conf-idx", 4);
45c0907c9eSPaolo Bonzini     sysbus_add_io(dev, MCH_HOST_BRIDGE_CONFIG_ADDR, &pci->conf_mem);
46c0907c9eSPaolo Bonzini     sysbus_init_ioports(&pci->busdev, MCH_HOST_BRIDGE_CONFIG_ADDR, 4);
47c0907c9eSPaolo Bonzini 
48*40c5dce9SPaolo Bonzini     memory_region_init_io(&pci->data_mem, OBJECT(pci), &pci_host_data_le_ops, pci,
49c0907c9eSPaolo Bonzini                           "pci-conf-data", 4);
50c0907c9eSPaolo Bonzini     sysbus_add_io(dev, MCH_HOST_BRIDGE_CONFIG_DATA, &pci->data_mem);
51c0907c9eSPaolo Bonzini     sysbus_init_ioports(&pci->busdev, MCH_HOST_BRIDGE_CONFIG_DATA, 4);
52c0907c9eSPaolo Bonzini 
53c0907c9eSPaolo Bonzini     if (pcie_host_init(&s->host) < 0) {
54c0907c9eSPaolo Bonzini         return -1;
55c0907c9eSPaolo Bonzini     }
56c0907c9eSPaolo Bonzini     b = pci_bus_new(&s->host.pci.busdev.qdev, "pcie.0",
57c0907c9eSPaolo Bonzini                     s->mch.pci_address_space, s->mch.address_space_io,
58c0907c9eSPaolo Bonzini                     0, TYPE_PCIE_BUS);
59c0907c9eSPaolo Bonzini     s->host.pci.bus = b;
60c0907c9eSPaolo Bonzini     qdev_set_parent_bus(DEVICE(&s->mch), BUS(b));
61c0907c9eSPaolo Bonzini     qdev_init_nofail(DEVICE(&s->mch));
62c0907c9eSPaolo Bonzini 
63c0907c9eSPaolo Bonzini     return 0;
64c0907c9eSPaolo Bonzini }
65c0907c9eSPaolo Bonzini 
66c0907c9eSPaolo Bonzini static Property mch_props[] = {
67c0907c9eSPaolo Bonzini     DEFINE_PROP_UINT64("MCFG", Q35PCIHost, host.base_addr,
68c0907c9eSPaolo Bonzini                         MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT),
69c0907c9eSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
70c0907c9eSPaolo Bonzini };
71c0907c9eSPaolo Bonzini 
72c0907c9eSPaolo Bonzini static void q35_host_class_init(ObjectClass *klass, void *data)
73c0907c9eSPaolo Bonzini {
74c0907c9eSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
75c0907c9eSPaolo Bonzini     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
76c0907c9eSPaolo Bonzini 
77c0907c9eSPaolo Bonzini     k->init = q35_host_init;
78c0907c9eSPaolo Bonzini     dc->props = mch_props;
7968c0e134SMichael S. Tsirkin     dc->fw_name = "pci";
80c0907c9eSPaolo Bonzini }
81c0907c9eSPaolo Bonzini 
82c0907c9eSPaolo Bonzini static void q35_host_initfn(Object *obj)
83c0907c9eSPaolo Bonzini {
84c0907c9eSPaolo Bonzini     Q35PCIHost *s = Q35_HOST_DEVICE(obj);
85c0907c9eSPaolo Bonzini 
86c0907c9eSPaolo Bonzini     object_initialize(&s->mch, TYPE_MCH_PCI_DEVICE);
87c0907c9eSPaolo Bonzini     object_property_add_child(OBJECT(s), "mch", OBJECT(&s->mch), NULL);
88c0907c9eSPaolo Bonzini     qdev_prop_set_uint32(DEVICE(&s->mch), "addr", PCI_DEVFN(0, 0));
89c0907c9eSPaolo Bonzini     qdev_prop_set_bit(DEVICE(&s->mch), "multifunction", false);
90c0907c9eSPaolo Bonzini }
91c0907c9eSPaolo Bonzini 
92c0907c9eSPaolo Bonzini static const TypeInfo q35_host_info = {
93c0907c9eSPaolo Bonzini     .name       = TYPE_Q35_HOST_DEVICE,
94c0907c9eSPaolo Bonzini     .parent     = TYPE_PCIE_HOST_BRIDGE,
95c0907c9eSPaolo Bonzini     .instance_size = sizeof(Q35PCIHost),
96c0907c9eSPaolo Bonzini     .instance_init = q35_host_initfn,
97c0907c9eSPaolo Bonzini     .class_init = q35_host_class_init,
98c0907c9eSPaolo Bonzini };
99c0907c9eSPaolo Bonzini 
100c0907c9eSPaolo Bonzini /****************************************************************************
101c0907c9eSPaolo Bonzini  * MCH D0:F0
102c0907c9eSPaolo Bonzini  */
103c0907c9eSPaolo Bonzini 
104c0907c9eSPaolo Bonzini /* PCIe MMCFG */
105c0907c9eSPaolo Bonzini static void mch_update_pciexbar(MCHPCIState *mch)
106c0907c9eSPaolo Bonzini {
107c0907c9eSPaolo Bonzini     PCIDevice *pci_dev = &mch->d;
108c0907c9eSPaolo Bonzini     BusState *bus = qdev_get_parent_bus(&pci_dev->qdev);
109c0907c9eSPaolo Bonzini     DeviceState *qdev = bus->parent;
110c0907c9eSPaolo Bonzini     Q35PCIHost *s = Q35_HOST_DEVICE(qdev);
111c0907c9eSPaolo Bonzini 
112c0907c9eSPaolo Bonzini     uint64_t pciexbar;
113c0907c9eSPaolo Bonzini     int enable;
114c0907c9eSPaolo Bonzini     uint64_t addr;
115c0907c9eSPaolo Bonzini     uint64_t addr_mask;
116c0907c9eSPaolo Bonzini     uint32_t length;
117c0907c9eSPaolo Bonzini 
118c0907c9eSPaolo Bonzini     pciexbar = pci_get_quad(pci_dev->config + MCH_HOST_BRIDGE_PCIEXBAR);
119c0907c9eSPaolo Bonzini     enable = pciexbar & MCH_HOST_BRIDGE_PCIEXBAREN;
120c0907c9eSPaolo Bonzini     addr_mask = MCH_HOST_BRIDGE_PCIEXBAR_ADMSK;
121c0907c9eSPaolo Bonzini     switch (pciexbar & MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_MASK) {
122c0907c9eSPaolo Bonzini     case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_256M:
123c0907c9eSPaolo Bonzini         length = 256 * 1024 * 1024;
124c0907c9eSPaolo Bonzini         break;
125c0907c9eSPaolo Bonzini     case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_128M:
126c0907c9eSPaolo Bonzini         length = 128 * 1024 * 1024;
127c0907c9eSPaolo Bonzini         addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_128ADMSK |
128c0907c9eSPaolo Bonzini             MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
129c0907c9eSPaolo Bonzini         break;
130c0907c9eSPaolo Bonzini     case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_64M:
131c0907c9eSPaolo Bonzini         length = 64 * 1024 * 1024;
132c0907c9eSPaolo Bonzini         addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
133c0907c9eSPaolo Bonzini         break;
134c0907c9eSPaolo Bonzini     case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_RVD:
135c0907c9eSPaolo Bonzini     default:
136c0907c9eSPaolo Bonzini         enable = 0;
137c0907c9eSPaolo Bonzini         length = 0;
138c0907c9eSPaolo Bonzini         abort();
139c0907c9eSPaolo Bonzini         break;
140c0907c9eSPaolo Bonzini     }
141c0907c9eSPaolo Bonzini     addr = pciexbar & addr_mask;
142c0907c9eSPaolo Bonzini     pcie_host_mmcfg_update(&s->host, enable, addr, length);
143c0907c9eSPaolo Bonzini }
144c0907c9eSPaolo Bonzini 
145c0907c9eSPaolo Bonzini /* PAM */
146c0907c9eSPaolo Bonzini static void mch_update_pam(MCHPCIState *mch)
147c0907c9eSPaolo Bonzini {
148c0907c9eSPaolo Bonzini     int i;
149c0907c9eSPaolo Bonzini 
150c0907c9eSPaolo Bonzini     memory_region_transaction_begin();
151c0907c9eSPaolo Bonzini     for (i = 0; i < 13; i++) {
152c0907c9eSPaolo Bonzini         pam_update(&mch->pam_regions[i], i,
153c0907c9eSPaolo Bonzini                    mch->d.config[MCH_HOST_BRIDGE_PAM0 + ((i + 1) / 2)]);
154c0907c9eSPaolo Bonzini     }
155c0907c9eSPaolo Bonzini     memory_region_transaction_commit();
156c0907c9eSPaolo Bonzini }
157c0907c9eSPaolo Bonzini 
158c0907c9eSPaolo Bonzini /* SMRAM */
159c0907c9eSPaolo Bonzini static void mch_update_smram(MCHPCIState *mch)
160c0907c9eSPaolo Bonzini {
161c0907c9eSPaolo Bonzini     memory_region_transaction_begin();
162c0907c9eSPaolo Bonzini     smram_update(&mch->smram_region, mch->d.config[MCH_HOST_BRDIGE_SMRAM],
163c0907c9eSPaolo Bonzini                     mch->smm_enabled);
164c0907c9eSPaolo Bonzini     memory_region_transaction_commit();
165c0907c9eSPaolo Bonzini }
166c0907c9eSPaolo Bonzini 
167c0907c9eSPaolo Bonzini static void mch_set_smm(int smm, void *arg)
168c0907c9eSPaolo Bonzini {
169c0907c9eSPaolo Bonzini     MCHPCIState *mch = arg;
170c0907c9eSPaolo Bonzini 
171c0907c9eSPaolo Bonzini     memory_region_transaction_begin();
172c0907c9eSPaolo Bonzini     smram_set_smm(&mch->smm_enabled, smm, mch->d.config[MCH_HOST_BRDIGE_SMRAM],
173c0907c9eSPaolo Bonzini                     &mch->smram_region);
174c0907c9eSPaolo Bonzini     memory_region_transaction_commit();
175c0907c9eSPaolo Bonzini }
176c0907c9eSPaolo Bonzini 
177c0907c9eSPaolo Bonzini static void mch_write_config(PCIDevice *d,
178c0907c9eSPaolo Bonzini                               uint32_t address, uint32_t val, int len)
179c0907c9eSPaolo Bonzini {
180c0907c9eSPaolo Bonzini     MCHPCIState *mch = MCH_PCI_DEVICE(d);
181c0907c9eSPaolo Bonzini 
182c0907c9eSPaolo Bonzini     /* XXX: implement SMRAM.D_LOCK */
183c0907c9eSPaolo Bonzini     pci_default_write_config(d, address, val, len);
184c0907c9eSPaolo Bonzini 
185c0907c9eSPaolo Bonzini     if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PAM0,
186c0907c9eSPaolo Bonzini                        MCH_HOST_BRIDGE_PAM_SIZE)) {
187c0907c9eSPaolo Bonzini         mch_update_pam(mch);
188c0907c9eSPaolo Bonzini     }
189c0907c9eSPaolo Bonzini 
190c0907c9eSPaolo Bonzini     if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PCIEXBAR,
191c0907c9eSPaolo Bonzini                        MCH_HOST_BRIDGE_PCIEXBAR_SIZE)) {
192c0907c9eSPaolo Bonzini         mch_update_pciexbar(mch);
193c0907c9eSPaolo Bonzini     }
194c0907c9eSPaolo Bonzini 
195c0907c9eSPaolo Bonzini     if (ranges_overlap(address, len, MCH_HOST_BRDIGE_SMRAM,
196c0907c9eSPaolo Bonzini                        MCH_HOST_BRDIGE_SMRAM_SIZE)) {
197c0907c9eSPaolo Bonzini         mch_update_smram(mch);
198c0907c9eSPaolo Bonzini     }
199c0907c9eSPaolo Bonzini }
200c0907c9eSPaolo Bonzini 
201c0907c9eSPaolo Bonzini static void mch_update(MCHPCIState *mch)
202c0907c9eSPaolo Bonzini {
203c0907c9eSPaolo Bonzini     mch_update_pciexbar(mch);
204c0907c9eSPaolo Bonzini     mch_update_pam(mch);
205c0907c9eSPaolo Bonzini     mch_update_smram(mch);
206c0907c9eSPaolo Bonzini }
207c0907c9eSPaolo Bonzini 
208c0907c9eSPaolo Bonzini static int mch_post_load(void *opaque, int version_id)
209c0907c9eSPaolo Bonzini {
210c0907c9eSPaolo Bonzini     MCHPCIState *mch = opaque;
211c0907c9eSPaolo Bonzini     mch_update(mch);
212c0907c9eSPaolo Bonzini     return 0;
213c0907c9eSPaolo Bonzini }
214c0907c9eSPaolo Bonzini 
215c0907c9eSPaolo Bonzini static const VMStateDescription vmstate_mch = {
216c0907c9eSPaolo Bonzini     .name = "mch",
217c0907c9eSPaolo Bonzini     .version_id = 1,
218c0907c9eSPaolo Bonzini     .minimum_version_id = 1,
219c0907c9eSPaolo Bonzini     .minimum_version_id_old = 1,
220c0907c9eSPaolo Bonzini     .post_load = mch_post_load,
221c0907c9eSPaolo Bonzini     .fields = (VMStateField []) {
222c0907c9eSPaolo Bonzini         VMSTATE_PCI_DEVICE(d, MCHPCIState),
223c0907c9eSPaolo Bonzini         VMSTATE_UINT8(smm_enabled, MCHPCIState),
224c0907c9eSPaolo Bonzini         VMSTATE_END_OF_LIST()
225c0907c9eSPaolo Bonzini     }
226c0907c9eSPaolo Bonzini };
227c0907c9eSPaolo Bonzini 
228c0907c9eSPaolo Bonzini static void mch_reset(DeviceState *qdev)
229c0907c9eSPaolo Bonzini {
230c0907c9eSPaolo Bonzini     PCIDevice *d = PCI_DEVICE(qdev);
231c0907c9eSPaolo Bonzini     MCHPCIState *mch = MCH_PCI_DEVICE(d);
232c0907c9eSPaolo Bonzini 
233c0907c9eSPaolo Bonzini     pci_set_quad(d->config + MCH_HOST_BRIDGE_PCIEXBAR,
234c0907c9eSPaolo Bonzini                  MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT);
235c0907c9eSPaolo Bonzini 
236c0907c9eSPaolo Bonzini     d->config[MCH_HOST_BRDIGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_DEFAULT;
237c0907c9eSPaolo Bonzini 
238c0907c9eSPaolo Bonzini     mch_update(mch);
239c0907c9eSPaolo Bonzini }
240c0907c9eSPaolo Bonzini 
241c0907c9eSPaolo Bonzini static int mch_init(PCIDevice *d)
242c0907c9eSPaolo Bonzini {
243c0907c9eSPaolo Bonzini     int i;
244c0907c9eSPaolo Bonzini     hwaddr pci_hole64_size;
245c0907c9eSPaolo Bonzini     MCHPCIState *mch = MCH_PCI_DEVICE(d);
246c0907c9eSPaolo Bonzini 
247c0907c9eSPaolo Bonzini     /* setup pci memory regions */
248*40c5dce9SPaolo Bonzini     memory_region_init_alias(&mch->pci_hole, OBJECT(mch), "pci-hole",
249c0907c9eSPaolo Bonzini                              mch->pci_address_space,
250c0907c9eSPaolo Bonzini                              mch->below_4g_mem_size,
251c0907c9eSPaolo Bonzini                              0x100000000ULL - mch->below_4g_mem_size);
252c0907c9eSPaolo Bonzini     memory_region_add_subregion(mch->system_memory, mch->below_4g_mem_size,
253c0907c9eSPaolo Bonzini                                 &mch->pci_hole);
254c0907c9eSPaolo Bonzini     pci_hole64_size = (sizeof(hwaddr) == 4 ? 0 :
255c0907c9eSPaolo Bonzini                        ((uint64_t)1 << 62));
256*40c5dce9SPaolo Bonzini     memory_region_init_alias(&mch->pci_hole_64bit, OBJECT(mch), "pci-hole64",
257c0907c9eSPaolo Bonzini                              mch->pci_address_space,
258c0907c9eSPaolo Bonzini                              0x100000000ULL + mch->above_4g_mem_size,
259c0907c9eSPaolo Bonzini                              pci_hole64_size);
260c0907c9eSPaolo Bonzini     if (pci_hole64_size) {
261c0907c9eSPaolo Bonzini         memory_region_add_subregion(mch->system_memory,
262c0907c9eSPaolo Bonzini                                     0x100000000ULL + mch->above_4g_mem_size,
263c0907c9eSPaolo Bonzini                                     &mch->pci_hole_64bit);
264c0907c9eSPaolo Bonzini     }
265c0907c9eSPaolo Bonzini     /* smram */
266c0907c9eSPaolo Bonzini     cpu_smm_register(&mch_set_smm, mch);
267*40c5dce9SPaolo Bonzini     memory_region_init_alias(&mch->smram_region, OBJECT(mch), "smram-region",
268c0907c9eSPaolo Bonzini                              mch->pci_address_space, 0xa0000, 0x20000);
269c0907c9eSPaolo Bonzini     memory_region_add_subregion_overlap(mch->system_memory, 0xa0000,
270c0907c9eSPaolo Bonzini                                         &mch->smram_region, 1);
271c0907c9eSPaolo Bonzini     memory_region_set_enabled(&mch->smram_region, false);
2723cd2cf43SPaolo Bonzini     init_pam(DEVICE(mch), mch->ram_memory, mch->system_memory, mch->pci_address_space,
273c0907c9eSPaolo Bonzini              &mch->pam_regions[0], PAM_BIOS_BASE, PAM_BIOS_SIZE);
274c0907c9eSPaolo Bonzini     for (i = 0; i < 12; ++i) {
2753cd2cf43SPaolo Bonzini         init_pam(DEVICE(mch), mch->ram_memory, mch->system_memory, mch->pci_address_space,
276c0907c9eSPaolo Bonzini                  &mch->pam_regions[i+1], PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE,
277c0907c9eSPaolo Bonzini                  PAM_EXPAN_SIZE);
278c0907c9eSPaolo Bonzini     }
279c0907c9eSPaolo Bonzini     return 0;
280c0907c9eSPaolo Bonzini }
281c0907c9eSPaolo Bonzini 
282c0907c9eSPaolo Bonzini static void mch_class_init(ObjectClass *klass, void *data)
283c0907c9eSPaolo Bonzini {
284c0907c9eSPaolo Bonzini     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
285c0907c9eSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
286c0907c9eSPaolo Bonzini 
287c0907c9eSPaolo Bonzini     k->init = mch_init;
288c0907c9eSPaolo Bonzini     k->config_write = mch_write_config;
289c0907c9eSPaolo Bonzini     dc->reset = mch_reset;
290c0907c9eSPaolo Bonzini     dc->desc = "Host bridge";
291c0907c9eSPaolo Bonzini     dc->vmsd = &vmstate_mch;
292c0907c9eSPaolo Bonzini     k->vendor_id = PCI_VENDOR_ID_INTEL;
293c0907c9eSPaolo Bonzini     k->device_id = PCI_DEVICE_ID_INTEL_Q35_MCH;
294c0907c9eSPaolo Bonzini     k->revision = MCH_HOST_BRIDGE_REVISION_DEFUALT;
295c0907c9eSPaolo Bonzini     k->class_id = PCI_CLASS_BRIDGE_HOST;
296c0907c9eSPaolo Bonzini }
297c0907c9eSPaolo Bonzini 
298c0907c9eSPaolo Bonzini static const TypeInfo mch_info = {
299c0907c9eSPaolo Bonzini     .name = TYPE_MCH_PCI_DEVICE,
300c0907c9eSPaolo Bonzini     .parent = TYPE_PCI_DEVICE,
301c0907c9eSPaolo Bonzini     .instance_size = sizeof(MCHPCIState),
302c0907c9eSPaolo Bonzini     .class_init = mch_class_init,
303c0907c9eSPaolo Bonzini };
304c0907c9eSPaolo Bonzini 
305c0907c9eSPaolo Bonzini static void q35_register(void)
306c0907c9eSPaolo Bonzini {
307c0907c9eSPaolo Bonzini     type_register_static(&mch_info);
308c0907c9eSPaolo Bonzini     type_register_static(&q35_host_info);
309c0907c9eSPaolo Bonzini }
310c0907c9eSPaolo Bonzini 
311c0907c9eSPaolo Bonzini type_init(q35_register);
312