xref: /qemu/hw/pci-host/q35.c (revision ccef5b1f)
1c0907c9eSPaolo Bonzini /*
2c0907c9eSPaolo Bonzini  * QEMU MCH/ICH9 PCI Bridge Emulation
3c0907c9eSPaolo Bonzini  *
4c0907c9eSPaolo Bonzini  * Copyright (c) 2006 Fabrice Bellard
5c0907c9eSPaolo Bonzini  * Copyright (c) 2009, 2010, 2011
6c0907c9eSPaolo Bonzini  *               Isaku Yamahata <yamahata at valinux co jp>
7c0907c9eSPaolo Bonzini  *               VA Linux Systems Japan K.K.
8c0907c9eSPaolo Bonzini  * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
9c0907c9eSPaolo Bonzini  *
10ef9f7b58SGonglei  * This is based on piix.c, but heavily modified.
11c0907c9eSPaolo Bonzini  *
12c0907c9eSPaolo Bonzini  * Permission is hereby granted, free of charge, to any person obtaining a copy
13c0907c9eSPaolo Bonzini  * of this software and associated documentation files (the "Software"), to deal
14c0907c9eSPaolo Bonzini  * in the Software without restriction, including without limitation the rights
15c0907c9eSPaolo Bonzini  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
16c0907c9eSPaolo Bonzini  * copies of the Software, and to permit persons to whom the Software is
17c0907c9eSPaolo Bonzini  * furnished to do so, subject to the following conditions:
18c0907c9eSPaolo Bonzini  *
19c0907c9eSPaolo Bonzini  * The above copyright notice and this permission notice shall be included in
20c0907c9eSPaolo Bonzini  * all copies or substantial portions of the Software.
21c0907c9eSPaolo Bonzini  *
22c0907c9eSPaolo Bonzini  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23c0907c9eSPaolo Bonzini  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24c0907c9eSPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25c0907c9eSPaolo Bonzini  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26c0907c9eSPaolo Bonzini  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
27c0907c9eSPaolo Bonzini  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28c0907c9eSPaolo Bonzini  * THE SOFTWARE.
29c0907c9eSPaolo Bonzini  */
30b6a0aa05SPeter Maydell #include "qemu/osdep.h"
31c0907c9eSPaolo Bonzini #include "hw/hw.h"
32c0907c9eSPaolo Bonzini #include "hw/pci-host/q35.h"
33da34e65cSMarkus Armbruster #include "qapi/error.h"
3439848901SIgor Mammedov #include "qapi/visitor.h"
35c0907c9eSPaolo Bonzini 
36c0907c9eSPaolo Bonzini /****************************************************************************
37c0907c9eSPaolo Bonzini  * Q35 host
38c0907c9eSPaolo Bonzini  */
39c0907c9eSPaolo Bonzini 
409fa99d25SMarcel Apfelbaum #define Q35_PCI_HOST_HOLE64_SIZE_DEFAULT (1ULL << 35)
419fa99d25SMarcel Apfelbaum 
4262d92e43SHu Tao static void q35_host_realize(DeviceState *dev, Error **errp)
43c0907c9eSPaolo Bonzini {
44ce88812fSHu Tao     PCIHostState *pci = PCI_HOST_BRIDGE(dev);
45ce88812fSHu Tao     Q35PCIHost *s = Q35_HOST_DEVICE(dev);
4662d92e43SHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
47c0907c9eSPaolo Bonzini 
4862d92e43SHu Tao     sysbus_add_io(sbd, MCH_HOST_BRIDGE_CONFIG_ADDR, &pci->conf_mem);
4962d92e43SHu Tao     sysbus_init_ioports(sbd, MCH_HOST_BRIDGE_CONFIG_ADDR, 4);
50c0907c9eSPaolo Bonzini 
5162d92e43SHu Tao     sysbus_add_io(sbd, MCH_HOST_BRIDGE_CONFIG_DATA, &pci->data_mem);
5262d92e43SHu Tao     sysbus_init_ioports(sbd, MCH_HOST_BRIDGE_CONFIG_DATA, 4);
53c0907c9eSPaolo Bonzini 
54a8de0115SPeng Hao     /* register q35 0xcf8 port as coalesced pio */
55a8de0115SPeng Hao     memory_region_set_flush_coalesced(&pci->data_mem);
56a8de0115SPeng Hao     memory_region_add_coalescing(&pci->conf_mem, 0, 4);
57a8de0115SPeng Hao 
581115ff6dSDavid Gibson     pci->bus = pci_root_bus_new(DEVICE(s), "pcie.0",
591115ff6dSDavid Gibson                                 s->mch.pci_address_space,
601115ff6dSDavid Gibson                                 s->mch.address_space_io,
61c0907c9eSPaolo Bonzini                                 0, TYPE_PCIE_BUS);
62621d983aSMarcel Apfelbaum     PC_MACHINE(qdev_get_machine())->bus = pci->bus;
63ce88812fSHu Tao     qdev_set_parent_bus(DEVICE(&s->mch), BUS(pci->bus));
64c0907c9eSPaolo Bonzini     qdev_init_nofail(DEVICE(&s->mch));
65c0907c9eSPaolo Bonzini }
66c0907c9eSPaolo Bonzini 
67568f0690SDavid Gibson static const char *q35_host_root_bus_path(PCIHostState *host_bridge,
68568f0690SDavid Gibson                                           PCIBus *rootbus)
69568f0690SDavid Gibson {
7004c7d8b8SCole Robinson     Q35PCIHost *s = Q35_HOST_DEVICE(host_bridge);
7104c7d8b8SCole Robinson 
72568f0690SDavid Gibson      /* For backwards compat with old device paths */
7304c7d8b8SCole Robinson     if (s->mch.short_root_bus) {
74568f0690SDavid Gibson         return "0000";
75568f0690SDavid Gibson     }
7604c7d8b8SCole Robinson     return "0000:00";
7704c7d8b8SCole Robinson }
78568f0690SDavid Gibson 
7939848901SIgor Mammedov static void q35_host_get_pci_hole_start(Object *obj, Visitor *v,
80d7bce999SEric Blake                                         const char *name, void *opaque,
8139848901SIgor Mammedov                                         Error **errp)
8239848901SIgor Mammedov {
8339848901SIgor Mammedov     Q35PCIHost *s = Q35_HOST_DEVICE(obj);
84a0efbf16SMarkus Armbruster     uint64_t val64;
85a0efbf16SMarkus Armbruster     uint32_t value;
8639848901SIgor Mammedov 
87a0efbf16SMarkus Armbruster     val64 = range_is_empty(&s->mch.pci_hole)
88a0efbf16SMarkus Armbruster         ? 0 : range_lob(&s->mch.pci_hole);
89a0efbf16SMarkus Armbruster     value = val64;
90a0efbf16SMarkus Armbruster     assert(value == val64);
9151e72bc1SEric Blake     visit_type_uint32(v, name, &value, errp);
9239848901SIgor Mammedov }
9339848901SIgor Mammedov 
9439848901SIgor Mammedov static void q35_host_get_pci_hole_end(Object *obj, Visitor *v,
95d7bce999SEric Blake                                       const char *name, void *opaque,
9639848901SIgor Mammedov                                       Error **errp)
9739848901SIgor Mammedov {
9839848901SIgor Mammedov     Q35PCIHost *s = Q35_HOST_DEVICE(obj);
99a0efbf16SMarkus Armbruster     uint64_t val64;
100a0efbf16SMarkus Armbruster     uint32_t value;
10139848901SIgor Mammedov 
102a0efbf16SMarkus Armbruster     val64 = range_is_empty(&s->mch.pci_hole)
103a0efbf16SMarkus Armbruster         ? 0 : range_upb(&s->mch.pci_hole) + 1;
104a0efbf16SMarkus Armbruster     value = val64;
105a0efbf16SMarkus Armbruster     assert(value == val64);
10651e72bc1SEric Blake     visit_type_uint32(v, name, &value, errp);
10739848901SIgor Mammedov }
10839848901SIgor Mammedov 
1099fa99d25SMarcel Apfelbaum /*
1109fa99d25SMarcel Apfelbaum  * The 64bit PCI hole start is set by the Guest firmware
1119fa99d25SMarcel Apfelbaum  * as the address of the first 64bit PCI MEM resource.
1129fa99d25SMarcel Apfelbaum  * If no PCI device has resources on the 64bit area,
1139fa99d25SMarcel Apfelbaum  * the 64bit PCI hole will start after "over 4G RAM" and the
1149fa99d25SMarcel Apfelbaum  * reserved space for memory hotplug if any.
1159fa99d25SMarcel Apfelbaum  */
116*ccef5b1fSLaszlo Ersek static uint64_t q35_host_get_pci_hole64_start_value(Object *obj)
11739848901SIgor Mammedov {
1188b42d730SMichael S. Tsirkin     PCIHostState *h = PCI_HOST_BRIDGE(obj);
1199fa99d25SMarcel Apfelbaum     Q35PCIHost *s = Q35_HOST_DEVICE(obj);
1208b42d730SMichael S. Tsirkin     Range w64;
121a0efbf16SMarkus Armbruster     uint64_t value;
12239848901SIgor Mammedov 
1238b42d730SMichael S. Tsirkin     pci_bus_get_w64_range(h->bus, &w64);
124a0efbf16SMarkus Armbruster     value = range_is_empty(&w64) ? 0 : range_lob(&w64);
1259fa99d25SMarcel Apfelbaum     if (!value && s->pci_hole64_fix) {
1269fa99d25SMarcel Apfelbaum         value = pc_pci_hole64_start();
1279fa99d25SMarcel Apfelbaum     }
128*ccef5b1fSLaszlo Ersek     return value;
129*ccef5b1fSLaszlo Ersek }
130*ccef5b1fSLaszlo Ersek 
131*ccef5b1fSLaszlo Ersek static void q35_host_get_pci_hole64_start(Object *obj, Visitor *v,
132*ccef5b1fSLaszlo Ersek                                           const char *name, void *opaque,
133*ccef5b1fSLaszlo Ersek                                           Error **errp)
134*ccef5b1fSLaszlo Ersek {
135*ccef5b1fSLaszlo Ersek     uint64_t hole64_start = q35_host_get_pci_hole64_start_value(obj);
136*ccef5b1fSLaszlo Ersek 
137*ccef5b1fSLaszlo Ersek     visit_type_uint64(v, name, &hole64_start, errp);
13839848901SIgor Mammedov }
13939848901SIgor Mammedov 
1409fa99d25SMarcel Apfelbaum /*
1419fa99d25SMarcel Apfelbaum  * The 64bit PCI hole end is set by the Guest firmware
1429fa99d25SMarcel Apfelbaum  * as the address of the last 64bit PCI MEM resource.
1439fa99d25SMarcel Apfelbaum  * Then it is expanded to the PCI_HOST_PROP_PCI_HOLE64_SIZE
1449fa99d25SMarcel Apfelbaum  * that can be configured by the user.
1459fa99d25SMarcel Apfelbaum  */
14639848901SIgor Mammedov static void q35_host_get_pci_hole64_end(Object *obj, Visitor *v,
147d7bce999SEric Blake                                         const char *name, void *opaque,
14839848901SIgor Mammedov                                         Error **errp)
14939848901SIgor Mammedov {
1508b42d730SMichael S. Tsirkin     PCIHostState *h = PCI_HOST_BRIDGE(obj);
1519fa99d25SMarcel Apfelbaum     Q35PCIHost *s = Q35_HOST_DEVICE(obj);
1529fa99d25SMarcel Apfelbaum     uint64_t hole64_start = pc_pci_hole64_start();
1538b42d730SMichael S. Tsirkin     Range w64;
1549fa99d25SMarcel Apfelbaum     uint64_t value, hole64_end;
15539848901SIgor Mammedov 
1568b42d730SMichael S. Tsirkin     pci_bus_get_w64_range(h->bus, &w64);
157a0efbf16SMarkus Armbruster     value = range_is_empty(&w64) ? 0 : range_upb(&w64) + 1;
1589fa99d25SMarcel Apfelbaum     hole64_end = ROUND_UP(hole64_start + s->mch.pci_hole64_size, 1ULL << 30);
1599fa99d25SMarcel Apfelbaum     if (s->pci_hole64_fix && value < hole64_end) {
1609fa99d25SMarcel Apfelbaum         value = hole64_end;
1619fa99d25SMarcel Apfelbaum     }
162a0efbf16SMarkus Armbruster     visit_type_uint64(v, name, &value, errp);
16339848901SIgor Mammedov }
16439848901SIgor Mammedov 
165d7bce999SEric Blake static void q35_host_get_mmcfg_size(Object *obj, Visitor *v, const char *name,
166d7bce999SEric Blake                                     void *opaque, Error **errp)
167cbcaf79eSMichael S. Tsirkin {
168cbcaf79eSMichael S. Tsirkin     PCIExpressHost *e = PCIE_HOST_BRIDGE(obj);
169cbcaf79eSMichael S. Tsirkin 
170d015c4eaSMarc-André Lureau     visit_type_uint64(v, name, &e->size, errp);
171cbcaf79eSMichael S. Tsirkin }
172cbcaf79eSMichael S. Tsirkin 
1739fa99d25SMarcel Apfelbaum /*
1749fa99d25SMarcel Apfelbaum  * NOTE: setting defaults for the mch.* fields in this table
1759fa99d25SMarcel Apfelbaum  * doesn't work, because mch is a separate QOM object that is
1769fa99d25SMarcel Apfelbaum  * zeroed by the object_initialize(&s->mch, ...) call inside
1779fa99d25SMarcel Apfelbaum  * q35_host_initfn().  The default values for those
1789fa99d25SMarcel Apfelbaum  * properties need to be initialized manually by
1799fa99d25SMarcel Apfelbaum  * q35_host_initfn() after the object_initialize() call.
1809fa99d25SMarcel Apfelbaum  */
1812f295167SLaszlo Ersek static Property q35_host_props[] = {
18287f65245SMichael S. Tsirkin     DEFINE_PROP_UINT64(PCIE_HOST_MCFG_BASE, Q35PCIHost, parent_obj.base_addr,
183c0907c9eSPaolo Bonzini                         MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT),
18439848901SIgor Mammedov     DEFINE_PROP_SIZE(PCI_HOST_PROP_PCI_HOLE64_SIZE, Q35PCIHost,
1859fa99d25SMarcel Apfelbaum                      mch.pci_hole64_size, Q35_PCI_HOST_HOLE64_SIZE_DEFAULT),
18604c7d8b8SCole Robinson     DEFINE_PROP_UINT32("short_root_bus", Q35PCIHost, mch.short_root_bus, 0),
187401f2f3eSEfimov Vasily     DEFINE_PROP_SIZE(PCI_HOST_BELOW_4G_MEM_SIZE, Q35PCIHost,
188401f2f3eSEfimov Vasily                      mch.below_4g_mem_size, 0),
189401f2f3eSEfimov Vasily     DEFINE_PROP_SIZE(PCI_HOST_ABOVE_4G_MEM_SIZE, Q35PCIHost,
190401f2f3eSEfimov Vasily                      mch.above_4g_mem_size, 0),
1919fa99d25SMarcel Apfelbaum     DEFINE_PROP_BOOL("x-pci-hole64-fix", Q35PCIHost, pci_hole64_fix, true),
192c0907c9eSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
193c0907c9eSPaolo Bonzini };
194c0907c9eSPaolo Bonzini 
195c0907c9eSPaolo Bonzini static void q35_host_class_init(ObjectClass *klass, void *data)
196c0907c9eSPaolo Bonzini {
197c0907c9eSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
198568f0690SDavid Gibson     PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
199c0907c9eSPaolo Bonzini 
200568f0690SDavid Gibson     hc->root_bus_path = q35_host_root_bus_path;
20162d92e43SHu Tao     dc->realize = q35_host_realize;
2022f295167SLaszlo Ersek     dc->props = q35_host_props;
203bf8d4924SMarcel Apfelbaum     /* Reason: needs to be wired up by pc_q35_init */
204e90f2a8cSEduardo Habkost     dc->user_creatable = false;
205125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
20668c0e134SMichael S. Tsirkin     dc->fw_name = "pci";
207c0907c9eSPaolo Bonzini }
208c0907c9eSPaolo Bonzini 
209c0907c9eSPaolo Bonzini static void q35_host_initfn(Object *obj)
210c0907c9eSPaolo Bonzini {
211c0907c9eSPaolo Bonzini     Q35PCIHost *s = Q35_HOST_DEVICE(obj);
21262d92e43SHu Tao     PCIHostState *phb = PCI_HOST_BRIDGE(obj);
21362d92e43SHu Tao 
21462d92e43SHu Tao     memory_region_init_io(&phb->conf_mem, obj, &pci_host_conf_le_ops, phb,
21562d92e43SHu Tao                           "pci-conf-idx", 4);
21662d92e43SHu Tao     memory_region_init_io(&phb->data_mem, obj, &pci_host_data_le_ops, phb,
21762d92e43SHu Tao                           "pci-conf-data", 4);
218c0907c9eSPaolo Bonzini 
219213f0c4fSAndreas Färber     object_initialize(&s->mch, sizeof(s->mch), TYPE_MCH_PCI_DEVICE);
220c0907c9eSPaolo Bonzini     object_property_add_child(OBJECT(s), "mch", OBJECT(&s->mch), NULL);
221446de8b6SMarc-André Lureau     qdev_prop_set_int32(DEVICE(&s->mch), "addr", PCI_DEVFN(0, 0));
222c0907c9eSPaolo Bonzini     qdev_prop_set_bit(DEVICE(&s->mch), "multifunction", false);
2239fa99d25SMarcel Apfelbaum     /* mch's object_initialize resets the default value, set it again */
2249fa99d25SMarcel Apfelbaum     qdev_prop_set_uint64(DEVICE(s), PCI_HOST_PROP_PCI_HOLE64_SIZE,
2259fa99d25SMarcel Apfelbaum                          Q35_PCI_HOST_HOLE64_SIZE_DEFAULT);
2261e507bb0SMarc-André Lureau     object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_START, "uint32",
22739848901SIgor Mammedov                         q35_host_get_pci_hole_start,
22839848901SIgor Mammedov                         NULL, NULL, NULL, NULL);
22939848901SIgor Mammedov 
2301e507bb0SMarc-André Lureau     object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_END, "uint32",
23139848901SIgor Mammedov                         q35_host_get_pci_hole_end,
23239848901SIgor Mammedov                         NULL, NULL, NULL, NULL);
23339848901SIgor Mammedov 
2341e507bb0SMarc-André Lureau     object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_START, "uint64",
23539848901SIgor Mammedov                         q35_host_get_pci_hole64_start,
23639848901SIgor Mammedov                         NULL, NULL, NULL, NULL);
23739848901SIgor Mammedov 
2381e507bb0SMarc-André Lureau     object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_END, "uint64",
23939848901SIgor Mammedov                         q35_host_get_pci_hole64_end,
24039848901SIgor Mammedov                         NULL, NULL, NULL, NULL);
24139848901SIgor Mammedov 
2421e507bb0SMarc-André Lureau     object_property_add(obj, PCIE_HOST_MCFG_SIZE, "uint64",
243cbcaf79eSMichael S. Tsirkin                         q35_host_get_mmcfg_size,
244cbcaf79eSMichael S. Tsirkin                         NULL, NULL, NULL, NULL);
245cbcaf79eSMichael S. Tsirkin 
246401f2f3eSEfimov Vasily     object_property_add_link(obj, MCH_HOST_PROP_RAM_MEM, TYPE_MEMORY_REGION,
247401f2f3eSEfimov Vasily                              (Object **) &s->mch.ram_memory,
248401f2f3eSEfimov Vasily                              qdev_prop_allow_set_link_before_realize, 0, NULL);
249401f2f3eSEfimov Vasily 
250401f2f3eSEfimov Vasily     object_property_add_link(obj, MCH_HOST_PROP_PCI_MEM, TYPE_MEMORY_REGION,
251401f2f3eSEfimov Vasily                              (Object **) &s->mch.pci_address_space,
252401f2f3eSEfimov Vasily                              qdev_prop_allow_set_link_before_realize, 0, NULL);
253401f2f3eSEfimov Vasily 
254401f2f3eSEfimov Vasily     object_property_add_link(obj, MCH_HOST_PROP_SYSTEM_MEM, TYPE_MEMORY_REGION,
255401f2f3eSEfimov Vasily                              (Object **) &s->mch.system_memory,
256401f2f3eSEfimov Vasily                              qdev_prop_allow_set_link_before_realize, 0, NULL);
257401f2f3eSEfimov Vasily 
258401f2f3eSEfimov Vasily     object_property_add_link(obj, MCH_HOST_PROP_IO_MEM, TYPE_MEMORY_REGION,
259401f2f3eSEfimov Vasily                              (Object **) &s->mch.address_space_io,
260401f2f3eSEfimov Vasily                              qdev_prop_allow_set_link_before_realize, 0, NULL);
261401f2f3eSEfimov Vasily 
26239848901SIgor Mammedov     /* Leave enough space for the biggest MCFG BAR */
26339848901SIgor Mammedov     /* TODO: this matches current bios behaviour, but
26439848901SIgor Mammedov      * it's not a power of two, which means an MTRR
26539848901SIgor Mammedov      * can't cover it exactly.
26639848901SIgor Mammedov      */
267a0efbf16SMarkus Armbruster     range_set_bounds(&s->mch.pci_hole,
268a0efbf16SMarkus Armbruster             MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT + MCH_HOST_BRIDGE_PCIEXBAR_MAX,
269a0efbf16SMarkus Armbruster             IO_APIC_DEFAULT_ADDRESS - 1);
270c0907c9eSPaolo Bonzini }
271c0907c9eSPaolo Bonzini 
272c0907c9eSPaolo Bonzini static const TypeInfo q35_host_info = {
273c0907c9eSPaolo Bonzini     .name       = TYPE_Q35_HOST_DEVICE,
274c0907c9eSPaolo Bonzini     .parent     = TYPE_PCIE_HOST_BRIDGE,
275c0907c9eSPaolo Bonzini     .instance_size = sizeof(Q35PCIHost),
276c0907c9eSPaolo Bonzini     .instance_init = q35_host_initfn,
277c0907c9eSPaolo Bonzini     .class_init = q35_host_class_init,
278c0907c9eSPaolo Bonzini };
279c0907c9eSPaolo Bonzini 
280c0907c9eSPaolo Bonzini /****************************************************************************
281c0907c9eSPaolo Bonzini  * MCH D0:F0
282c0907c9eSPaolo Bonzini  */
283c0907c9eSPaolo Bonzini 
284bafc90bdSGerd Hoffmann static uint64_t tseg_blackhole_read(void *ptr, hwaddr reg, unsigned size)
285bafc90bdSGerd Hoffmann {
286bafc90bdSGerd Hoffmann     return 0xffffffff;
287bafc90bdSGerd Hoffmann }
288bafc90bdSGerd Hoffmann 
289bafc90bdSGerd Hoffmann static void tseg_blackhole_write(void *opaque, hwaddr addr, uint64_t val,
290bafc90bdSGerd Hoffmann                                  unsigned width)
291bafc90bdSGerd Hoffmann {
292bafc90bdSGerd Hoffmann     /* nothing */
293bafc90bdSGerd Hoffmann }
294bafc90bdSGerd Hoffmann 
295bafc90bdSGerd Hoffmann static const MemoryRegionOps tseg_blackhole_ops = {
296bafc90bdSGerd Hoffmann     .read = tseg_blackhole_read,
297bafc90bdSGerd Hoffmann     .write = tseg_blackhole_write,
298bafc90bdSGerd Hoffmann     .endianness = DEVICE_NATIVE_ENDIAN,
299bafc90bdSGerd Hoffmann     .valid.min_access_size = 1,
300bafc90bdSGerd Hoffmann     .valid.max_access_size = 4,
301bafc90bdSGerd Hoffmann     .impl.min_access_size = 4,
302bafc90bdSGerd Hoffmann     .impl.max_access_size = 4,
303bafc90bdSGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
304bafc90bdSGerd Hoffmann };
305bafc90bdSGerd Hoffmann 
306c0907c9eSPaolo Bonzini /* PCIe MMCFG */
307c0907c9eSPaolo Bonzini static void mch_update_pciexbar(MCHPCIState *mch)
308c0907c9eSPaolo Bonzini {
309ce88812fSHu Tao     PCIDevice *pci_dev = PCI_DEVICE(mch);
310ce88812fSHu Tao     BusState *bus = qdev_get_parent_bus(DEVICE(mch));
311ce88812fSHu Tao     PCIExpressHost *pehb = PCIE_HOST_BRIDGE(bus->parent);
312c0907c9eSPaolo Bonzini 
313c0907c9eSPaolo Bonzini     uint64_t pciexbar;
314c0907c9eSPaolo Bonzini     int enable;
315c0907c9eSPaolo Bonzini     uint64_t addr;
316c0907c9eSPaolo Bonzini     uint64_t addr_mask;
317c0907c9eSPaolo Bonzini     uint32_t length;
318c0907c9eSPaolo Bonzini 
319c0907c9eSPaolo Bonzini     pciexbar = pci_get_quad(pci_dev->config + MCH_HOST_BRIDGE_PCIEXBAR);
320c0907c9eSPaolo Bonzini     enable = pciexbar & MCH_HOST_BRIDGE_PCIEXBAREN;
321c0907c9eSPaolo Bonzini     addr_mask = MCH_HOST_BRIDGE_PCIEXBAR_ADMSK;
322c0907c9eSPaolo Bonzini     switch (pciexbar & MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_MASK) {
323c0907c9eSPaolo Bonzini     case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_256M:
324c0907c9eSPaolo Bonzini         length = 256 * 1024 * 1024;
325c0907c9eSPaolo Bonzini         break;
326c0907c9eSPaolo Bonzini     case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_128M:
327c0907c9eSPaolo Bonzini         length = 128 * 1024 * 1024;
328c0907c9eSPaolo Bonzini         addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_128ADMSK |
329c0907c9eSPaolo Bonzini             MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
330c0907c9eSPaolo Bonzini         break;
331c0907c9eSPaolo Bonzini     case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_64M:
332c0907c9eSPaolo Bonzini         length = 64 * 1024 * 1024;
333c0907c9eSPaolo Bonzini         addr_mask |= MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK;
334c0907c9eSPaolo Bonzini         break;
335c0907c9eSPaolo Bonzini     case MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_RVD:
336c0907c9eSPaolo Bonzini     default:
337c0907c9eSPaolo Bonzini         abort();
338c0907c9eSPaolo Bonzini     }
339c0907c9eSPaolo Bonzini     addr = pciexbar & addr_mask;
340ce88812fSHu Tao     pcie_host_mmcfg_update(pehb, enable, addr, length);
341636228a8SMichael S. Tsirkin     /* Leave enough space for the MCFG BAR */
342636228a8SMichael S. Tsirkin     /*
343636228a8SMichael S. Tsirkin      * TODO: this matches current bios behaviour, but it's not a power of two,
344636228a8SMichael S. Tsirkin      * which means an MTRR can't cover it exactly.
345636228a8SMichael S. Tsirkin      */
346636228a8SMichael S. Tsirkin     if (enable) {
347a0efbf16SMarkus Armbruster         range_set_bounds(&mch->pci_hole,
348a0efbf16SMarkus Armbruster                          addr + length,
349a0efbf16SMarkus Armbruster                          IO_APIC_DEFAULT_ADDRESS - 1);
350636228a8SMichael S. Tsirkin     } else {
351a0efbf16SMarkus Armbruster         range_set_bounds(&mch->pci_hole,
352a0efbf16SMarkus Armbruster                          MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT,
353a0efbf16SMarkus Armbruster                          IO_APIC_DEFAULT_ADDRESS - 1);
354636228a8SMichael S. Tsirkin     }
355c0907c9eSPaolo Bonzini }
356c0907c9eSPaolo Bonzini 
357c0907c9eSPaolo Bonzini /* PAM */
358c0907c9eSPaolo Bonzini static void mch_update_pam(MCHPCIState *mch)
359c0907c9eSPaolo Bonzini {
360ce88812fSHu Tao     PCIDevice *pd = PCI_DEVICE(mch);
361c0907c9eSPaolo Bonzini     int i;
362c0907c9eSPaolo Bonzini 
363c0907c9eSPaolo Bonzini     memory_region_transaction_begin();
364c0907c9eSPaolo Bonzini     for (i = 0; i < 13; i++) {
365c0907c9eSPaolo Bonzini         pam_update(&mch->pam_regions[i], i,
36666175626SPhilippe Mathieu-Daudé                    pd->config[MCH_HOST_BRIDGE_PAM0 + DIV_ROUND_UP(i, 2)]);
367c0907c9eSPaolo Bonzini     }
368c0907c9eSPaolo Bonzini     memory_region_transaction_commit();
369c0907c9eSPaolo Bonzini }
370c0907c9eSPaolo Bonzini 
371c0907c9eSPaolo Bonzini /* SMRAM */
372c0907c9eSPaolo Bonzini static void mch_update_smram(MCHPCIState *mch)
373c0907c9eSPaolo Bonzini {
374ce88812fSHu Tao     PCIDevice *pd = PCI_DEVICE(mch);
37564130fa4SPaolo Bonzini     bool h_smrame = (pd->config[MCH_HOST_BRIDGE_ESMRAMC] & MCH_HOST_BRIDGE_ESMRAMC_H_SMRAME);
376bafc90bdSGerd Hoffmann     uint32_t tseg_size;
377ce88812fSHu Tao 
37868c77acfSGerd Hoffmann     /* implement SMRAM.D_LCK */
37968c77acfSGerd Hoffmann     if (pd->config[MCH_HOST_BRIDGE_SMRAM] & MCH_HOST_BRIDGE_SMRAM_D_LCK) {
38068c77acfSGerd Hoffmann         pd->config[MCH_HOST_BRIDGE_SMRAM] &= ~MCH_HOST_BRIDGE_SMRAM_D_OPEN;
38168c77acfSGerd Hoffmann         pd->wmask[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_WMASK_LCK;
38268c77acfSGerd Hoffmann         pd->wmask[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_WMASK_LCK;
38368c77acfSGerd Hoffmann     }
38468c77acfSGerd Hoffmann 
385c0907c9eSPaolo Bonzini     memory_region_transaction_begin();
38664130fa4SPaolo Bonzini 
38764130fa4SPaolo Bonzini     if (pd->config[MCH_HOST_BRIDGE_SMRAM] & SMRAM_D_OPEN) {
38864130fa4SPaolo Bonzini         /* Hide (!) low SMRAM if H_SMRAME = 1 */
38964130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->smram_region, h_smrame);
39064130fa4SPaolo Bonzini         /* Show high SMRAM if H_SMRAME = 1 */
39164130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->open_high_smram, h_smrame);
39264130fa4SPaolo Bonzini     } else {
39364130fa4SPaolo Bonzini         /* Hide high SMRAM and low SMRAM */
39464130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->smram_region, true);
39564130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->open_high_smram, false);
39664130fa4SPaolo Bonzini     }
39764130fa4SPaolo Bonzini 
39864130fa4SPaolo Bonzini     if (pd->config[MCH_HOST_BRIDGE_SMRAM] & SMRAM_G_SMRAME) {
39964130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->low_smram, !h_smrame);
40064130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->high_smram, h_smrame);
40164130fa4SPaolo Bonzini     } else {
40264130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->low_smram, false);
40364130fa4SPaolo Bonzini         memory_region_set_enabled(&mch->high_smram, false);
40464130fa4SPaolo Bonzini     }
40564130fa4SPaolo Bonzini 
406bafc90bdSGerd Hoffmann     if (pd->config[MCH_HOST_BRIDGE_ESMRAMC] & MCH_HOST_BRIDGE_ESMRAMC_T_EN) {
407bafc90bdSGerd Hoffmann         switch (pd->config[MCH_HOST_BRIDGE_ESMRAMC] &
408bafc90bdSGerd Hoffmann                 MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_MASK) {
409bafc90bdSGerd Hoffmann         case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_1MB:
410bafc90bdSGerd Hoffmann             tseg_size = 1024 * 1024;
411bafc90bdSGerd Hoffmann             break;
412bafc90bdSGerd Hoffmann         case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_2MB:
413bafc90bdSGerd Hoffmann             tseg_size = 1024 * 1024 * 2;
414bafc90bdSGerd Hoffmann             break;
415bafc90bdSGerd Hoffmann         case MCH_HOST_BRIDGE_ESMRAMC_TSEG_SZ_8MB:
416bafc90bdSGerd Hoffmann             tseg_size = 1024 * 1024 * 8;
417bafc90bdSGerd Hoffmann             break;
418bafc90bdSGerd Hoffmann         default:
4192f295167SLaszlo Ersek             tseg_size = 1024 * 1024 * (uint32_t)mch->ext_tseg_mbytes;
420bafc90bdSGerd Hoffmann             break;
421bafc90bdSGerd Hoffmann         }
422bafc90bdSGerd Hoffmann     } else {
423bafc90bdSGerd Hoffmann         tseg_size = 0;
424bafc90bdSGerd Hoffmann     }
425bafc90bdSGerd Hoffmann     memory_region_del_subregion(mch->system_memory, &mch->tseg_blackhole);
426bafc90bdSGerd Hoffmann     memory_region_set_enabled(&mch->tseg_blackhole, tseg_size);
427bafc90bdSGerd Hoffmann     memory_region_set_size(&mch->tseg_blackhole, tseg_size);
428bafc90bdSGerd Hoffmann     memory_region_add_subregion_overlap(mch->system_memory,
429bafc90bdSGerd Hoffmann                                         mch->below_4g_mem_size - tseg_size,
430bafc90bdSGerd Hoffmann                                         &mch->tseg_blackhole, 1);
431bafc90bdSGerd Hoffmann 
432bafc90bdSGerd Hoffmann     memory_region_set_enabled(&mch->tseg_window, tseg_size);
433bafc90bdSGerd Hoffmann     memory_region_set_size(&mch->tseg_window, tseg_size);
434bafc90bdSGerd Hoffmann     memory_region_set_address(&mch->tseg_window,
435bafc90bdSGerd Hoffmann                               mch->below_4g_mem_size - tseg_size);
436bafc90bdSGerd Hoffmann     memory_region_set_alias_offset(&mch->tseg_window,
437bafc90bdSGerd Hoffmann                                    mch->below_4g_mem_size - tseg_size);
438bafc90bdSGerd Hoffmann 
439c0907c9eSPaolo Bonzini     memory_region_transaction_commit();
440c0907c9eSPaolo Bonzini }
441c0907c9eSPaolo Bonzini 
4422f295167SLaszlo Ersek static void mch_update_ext_tseg_mbytes(MCHPCIState *mch)
4432f295167SLaszlo Ersek {
4442f295167SLaszlo Ersek     PCIDevice *pd = PCI_DEVICE(mch);
4452f295167SLaszlo Ersek     uint8_t *reg = pd->config + MCH_HOST_BRIDGE_EXT_TSEG_MBYTES;
4462f295167SLaszlo Ersek 
4472f295167SLaszlo Ersek     if (mch->ext_tseg_mbytes > 0 &&
4482f295167SLaszlo Ersek         pci_get_word(reg) == MCH_HOST_BRIDGE_EXT_TSEG_MBYTES_QUERY) {
4492f295167SLaszlo Ersek         pci_set_word(reg, mch->ext_tseg_mbytes);
4502f295167SLaszlo Ersek     }
4512f295167SLaszlo Ersek }
4522f295167SLaszlo Ersek 
453c0907c9eSPaolo Bonzini static void mch_write_config(PCIDevice *d,
454c0907c9eSPaolo Bonzini                               uint32_t address, uint32_t val, int len)
455c0907c9eSPaolo Bonzini {
456c0907c9eSPaolo Bonzini     MCHPCIState *mch = MCH_PCI_DEVICE(d);
457c0907c9eSPaolo Bonzini 
458c0907c9eSPaolo Bonzini     pci_default_write_config(d, address, val, len);
459c0907c9eSPaolo Bonzini 
460c0907c9eSPaolo Bonzini     if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PAM0,
461c0907c9eSPaolo Bonzini                        MCH_HOST_BRIDGE_PAM_SIZE)) {
462c0907c9eSPaolo Bonzini         mch_update_pam(mch);
463c0907c9eSPaolo Bonzini     }
464c0907c9eSPaolo Bonzini 
465c0907c9eSPaolo Bonzini     if (ranges_overlap(address, len, MCH_HOST_BRIDGE_PCIEXBAR,
466c0907c9eSPaolo Bonzini                        MCH_HOST_BRIDGE_PCIEXBAR_SIZE)) {
467c0907c9eSPaolo Bonzini         mch_update_pciexbar(mch);
468c0907c9eSPaolo Bonzini     }
469c0907c9eSPaolo Bonzini 
470263cf436SBALATON Zoltan     if (ranges_overlap(address, len, MCH_HOST_BRIDGE_SMRAM,
471263cf436SBALATON Zoltan                        MCH_HOST_BRIDGE_SMRAM_SIZE)) {
472c0907c9eSPaolo Bonzini         mch_update_smram(mch);
473c0907c9eSPaolo Bonzini     }
4742f295167SLaszlo Ersek 
4752f295167SLaszlo Ersek     if (ranges_overlap(address, len, MCH_HOST_BRIDGE_EXT_TSEG_MBYTES,
4762f295167SLaszlo Ersek                        MCH_HOST_BRIDGE_EXT_TSEG_MBYTES_SIZE)) {
4772f295167SLaszlo Ersek         mch_update_ext_tseg_mbytes(mch);
4782f295167SLaszlo Ersek     }
479c0907c9eSPaolo Bonzini }
480c0907c9eSPaolo Bonzini 
481c0907c9eSPaolo Bonzini static void mch_update(MCHPCIState *mch)
482c0907c9eSPaolo Bonzini {
483c0907c9eSPaolo Bonzini     mch_update_pciexbar(mch);
484c0907c9eSPaolo Bonzini     mch_update_pam(mch);
485c0907c9eSPaolo Bonzini     mch_update_smram(mch);
4862f295167SLaszlo Ersek     mch_update_ext_tseg_mbytes(mch);
487c0907c9eSPaolo Bonzini }
488c0907c9eSPaolo Bonzini 
489c0907c9eSPaolo Bonzini static int mch_post_load(void *opaque, int version_id)
490c0907c9eSPaolo Bonzini {
491c0907c9eSPaolo Bonzini     MCHPCIState *mch = opaque;
492c0907c9eSPaolo Bonzini     mch_update(mch);
493c0907c9eSPaolo Bonzini     return 0;
494c0907c9eSPaolo Bonzini }
495c0907c9eSPaolo Bonzini 
496c0907c9eSPaolo Bonzini static const VMStateDescription vmstate_mch = {
497c0907c9eSPaolo Bonzini     .name = "mch",
498c0907c9eSPaolo Bonzini     .version_id = 1,
499c0907c9eSPaolo Bonzini     .minimum_version_id = 1,
500c0907c9eSPaolo Bonzini     .post_load = mch_post_load,
501c0907c9eSPaolo Bonzini     .fields = (VMStateField[]) {
502ce88812fSHu Tao         VMSTATE_PCI_DEVICE(parent_obj, MCHPCIState),
503f809c605SPaolo Bonzini         /* Used to be smm_enabled, which was basically always zero because
504f809c605SPaolo Bonzini          * SeaBIOS hardly uses SMM.  SMRAM is now handled by CPU code.
505f809c605SPaolo Bonzini          */
506f809c605SPaolo Bonzini         VMSTATE_UNUSED(1),
507c0907c9eSPaolo Bonzini         VMSTATE_END_OF_LIST()
508c0907c9eSPaolo Bonzini     }
509c0907c9eSPaolo Bonzini };
510c0907c9eSPaolo Bonzini 
511c0907c9eSPaolo Bonzini static void mch_reset(DeviceState *qdev)
512c0907c9eSPaolo Bonzini {
513c0907c9eSPaolo Bonzini     PCIDevice *d = PCI_DEVICE(qdev);
514c0907c9eSPaolo Bonzini     MCHPCIState *mch = MCH_PCI_DEVICE(d);
515c0907c9eSPaolo Bonzini 
516c0907c9eSPaolo Bonzini     pci_set_quad(d->config + MCH_HOST_BRIDGE_PCIEXBAR,
517c0907c9eSPaolo Bonzini                  MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT);
518c0907c9eSPaolo Bonzini 
519263cf436SBALATON Zoltan     d->config[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_DEFAULT;
52077447524SGerd Hoffmann     d->config[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_DEFAULT;
521b66a67d7SGerd Hoffmann     d->wmask[MCH_HOST_BRIDGE_SMRAM] = MCH_HOST_BRIDGE_SMRAM_WMASK;
522b66a67d7SGerd Hoffmann     d->wmask[MCH_HOST_BRIDGE_ESMRAMC] = MCH_HOST_BRIDGE_ESMRAMC_WMASK;
523c0907c9eSPaolo Bonzini 
5242f295167SLaszlo Ersek     if (mch->ext_tseg_mbytes > 0) {
5252f295167SLaszlo Ersek         pci_set_word(d->config + MCH_HOST_BRIDGE_EXT_TSEG_MBYTES,
5262f295167SLaszlo Ersek                      MCH_HOST_BRIDGE_EXT_TSEG_MBYTES_QUERY);
5272f295167SLaszlo Ersek     }
5282f295167SLaszlo Ersek 
529c0907c9eSPaolo Bonzini     mch_update(mch);
530c0907c9eSPaolo Bonzini }
531c0907c9eSPaolo Bonzini 
5329af21dbeSMarkus Armbruster static void mch_realize(PCIDevice *d, Error **errp)
533c0907c9eSPaolo Bonzini {
534c0907c9eSPaolo Bonzini     int i;
535c0907c9eSPaolo Bonzini     MCHPCIState *mch = MCH_PCI_DEVICE(d);
536c0907c9eSPaolo Bonzini 
5372f295167SLaszlo Ersek     if (mch->ext_tseg_mbytes > MCH_HOST_BRIDGE_EXT_TSEG_MBYTES_MAX) {
5382f295167SLaszlo Ersek         error_setg(errp, "invalid extended-tseg-mbytes value: %" PRIu16,
5392f295167SLaszlo Ersek                    mch->ext_tseg_mbytes);
5402f295167SLaszlo Ersek         return;
5412f295167SLaszlo Ersek     }
5422f295167SLaszlo Ersek 
54383d08f26SMichael S. Tsirkin     /* setup pci memory mapping */
54483d08f26SMichael S. Tsirkin     pc_pci_as_mapping_init(OBJECT(mch), mch->system_memory,
54583d08f26SMichael S. Tsirkin                            mch->pci_address_space);
54639848901SIgor Mammedov 
547fe6567d5SPaolo Bonzini     /* if *disabled* show SMRAM to all CPUs */
54840c5dce9SPaolo Bonzini     memory_region_init_alias(&mch->smram_region, OBJECT(mch), "smram-region",
549dda53ee9SZihan Yang                              mch->pci_address_space, MCH_HOST_BRIDGE_SMRAM_C_BASE,
550dda53ee9SZihan Yang                              MCH_HOST_BRIDGE_SMRAM_C_SIZE);
551dda53ee9SZihan Yang     memory_region_add_subregion_overlap(mch->system_memory, MCH_HOST_BRIDGE_SMRAM_C_BASE,
552c0907c9eSPaolo Bonzini                                         &mch->smram_region, 1);
553fe6567d5SPaolo Bonzini     memory_region_set_enabled(&mch->smram_region, true);
554fe6567d5SPaolo Bonzini 
55564130fa4SPaolo Bonzini     memory_region_init_alias(&mch->open_high_smram, OBJECT(mch), "smram-open-high",
556dda53ee9SZihan Yang                              mch->ram_memory, MCH_HOST_BRIDGE_SMRAM_C_BASE,
557dda53ee9SZihan Yang                              MCH_HOST_BRIDGE_SMRAM_C_SIZE);
55864130fa4SPaolo Bonzini     memory_region_add_subregion_overlap(mch->system_memory, 0xfeda0000,
55964130fa4SPaolo Bonzini                                         &mch->open_high_smram, 1);
56064130fa4SPaolo Bonzini     memory_region_set_enabled(&mch->open_high_smram, false);
56164130fa4SPaolo Bonzini 
562fe6567d5SPaolo Bonzini     /* smram, as seen by SMM CPUs */
563fe6567d5SPaolo Bonzini     memory_region_init(&mch->smram, OBJECT(mch), "smram", 1ull << 32);
564fe6567d5SPaolo Bonzini     memory_region_set_enabled(&mch->smram, true);
565fe6567d5SPaolo Bonzini     memory_region_init_alias(&mch->low_smram, OBJECT(mch), "smram-low",
566dda53ee9SZihan Yang                              mch->ram_memory, MCH_HOST_BRIDGE_SMRAM_C_BASE,
567dda53ee9SZihan Yang                              MCH_HOST_BRIDGE_SMRAM_C_SIZE);
568fe6567d5SPaolo Bonzini     memory_region_set_enabled(&mch->low_smram, true);
569dda53ee9SZihan Yang     memory_region_add_subregion(&mch->smram, MCH_HOST_BRIDGE_SMRAM_C_BASE,
570dda53ee9SZihan Yang                                 &mch->low_smram);
57164130fa4SPaolo Bonzini     memory_region_init_alias(&mch->high_smram, OBJECT(mch), "smram-high",
572dda53ee9SZihan Yang                              mch->ram_memory, MCH_HOST_BRIDGE_SMRAM_C_BASE,
573dda53ee9SZihan Yang                              MCH_HOST_BRIDGE_SMRAM_C_SIZE);
57464130fa4SPaolo Bonzini     memory_region_set_enabled(&mch->high_smram, true);
57564130fa4SPaolo Bonzini     memory_region_add_subregion(&mch->smram, 0xfeda0000, &mch->high_smram);
576bafc90bdSGerd Hoffmann 
577bafc90bdSGerd Hoffmann     memory_region_init_io(&mch->tseg_blackhole, OBJECT(mch),
578bafc90bdSGerd Hoffmann                           &tseg_blackhole_ops, NULL,
579bafc90bdSGerd Hoffmann                           "tseg-blackhole", 0);
580bafc90bdSGerd Hoffmann     memory_region_set_enabled(&mch->tseg_blackhole, false);
581bafc90bdSGerd Hoffmann     memory_region_add_subregion_overlap(mch->system_memory,
582bafc90bdSGerd Hoffmann                                         mch->below_4g_mem_size,
583bafc90bdSGerd Hoffmann                                         &mch->tseg_blackhole, 1);
584bafc90bdSGerd Hoffmann 
585bafc90bdSGerd Hoffmann     memory_region_init_alias(&mch->tseg_window, OBJECT(mch), "tseg-window",
586bafc90bdSGerd Hoffmann                              mch->ram_memory, mch->below_4g_mem_size, 0);
587bafc90bdSGerd Hoffmann     memory_region_set_enabled(&mch->tseg_window, false);
588bafc90bdSGerd Hoffmann     memory_region_add_subregion(&mch->smram, mch->below_4g_mem_size,
589bafc90bdSGerd Hoffmann                                 &mch->tseg_window);
590fe6567d5SPaolo Bonzini     object_property_add_const_link(qdev_get_machine(), "smram",
591fe6567d5SPaolo Bonzini                                    OBJECT(&mch->smram), &error_abort);
592fe6567d5SPaolo Bonzini 
593ac40aa15SLe Tan     init_pam(DEVICE(mch), mch->ram_memory, mch->system_memory,
594ac40aa15SLe Tan              mch->pci_address_space, &mch->pam_regions[0],
595ac40aa15SLe Tan              PAM_BIOS_BASE, PAM_BIOS_SIZE);
596c0907c9eSPaolo Bonzini     for (i = 0; i < 12; ++i) {
597ac40aa15SLe Tan         init_pam(DEVICE(mch), mch->ram_memory, mch->system_memory,
598ac40aa15SLe Tan                  mch->pci_address_space, &mch->pam_regions[i+1],
599ac40aa15SLe Tan                  PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE, PAM_EXPAN_SIZE);
600c0907c9eSPaolo Bonzini     }
601c0907c9eSPaolo Bonzini }
602c0907c9eSPaolo Bonzini 
6036f1426abSMichael S. Tsirkin uint64_t mch_mcfg_base(void)
6046f1426abSMichael S. Tsirkin {
6056f1426abSMichael S. Tsirkin     bool ambiguous;
6066f1426abSMichael S. Tsirkin     Object *o = object_resolve_path_type("", TYPE_MCH_PCI_DEVICE, &ambiguous);
6076f1426abSMichael S. Tsirkin     if (!o) {
6086f1426abSMichael S. Tsirkin         return 0;
6096f1426abSMichael S. Tsirkin     }
6106f1426abSMichael S. Tsirkin     return MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT;
6116f1426abSMichael S. Tsirkin }
6126f1426abSMichael S. Tsirkin 
6132f295167SLaszlo Ersek static Property mch_props[] = {
6142f295167SLaszlo Ersek     DEFINE_PROP_UINT16("extended-tseg-mbytes", MCHPCIState, ext_tseg_mbytes,
6152f295167SLaszlo Ersek                        16),
6162f295167SLaszlo Ersek     DEFINE_PROP_END_OF_LIST(),
6172f295167SLaszlo Ersek };
6182f295167SLaszlo Ersek 
619c0907c9eSPaolo Bonzini static void mch_class_init(ObjectClass *klass, void *data)
620c0907c9eSPaolo Bonzini {
621c0907c9eSPaolo Bonzini     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
622c0907c9eSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
623c0907c9eSPaolo Bonzini 
6249af21dbeSMarkus Armbruster     k->realize = mch_realize;
625c0907c9eSPaolo Bonzini     k->config_write = mch_write_config;
626c0907c9eSPaolo Bonzini     dc->reset = mch_reset;
6272f295167SLaszlo Ersek     dc->props = mch_props;
628125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
629c0907c9eSPaolo Bonzini     dc->desc = "Host bridge";
630c0907c9eSPaolo Bonzini     dc->vmsd = &vmstate_mch;
631c0907c9eSPaolo Bonzini     k->vendor_id = PCI_VENDOR_ID_INTEL;
632c0907c9eSPaolo Bonzini     k->device_id = PCI_DEVICE_ID_INTEL_Q35_MCH;
633451f7846SRichard W.M. Jones     k->revision = MCH_HOST_BRIDGE_REVISION_DEFAULT;
634c0907c9eSPaolo Bonzini     k->class_id = PCI_CLASS_BRIDGE_HOST;
63508c58f92SMarkus Armbruster     /*
63608c58f92SMarkus Armbruster      * PCI-facing part of the host bridge, not usable without the
63708c58f92SMarkus Armbruster      * host-facing part, which can't be device_add'ed, yet.
63808c58f92SMarkus Armbruster      */
639e90f2a8cSEduardo Habkost     dc->user_creatable = false;
640c0907c9eSPaolo Bonzini }
641c0907c9eSPaolo Bonzini 
642c0907c9eSPaolo Bonzini static const TypeInfo mch_info = {
643c0907c9eSPaolo Bonzini     .name = TYPE_MCH_PCI_DEVICE,
644c0907c9eSPaolo Bonzini     .parent = TYPE_PCI_DEVICE,
645c0907c9eSPaolo Bonzini     .instance_size = sizeof(MCHPCIState),
646c0907c9eSPaolo Bonzini     .class_init = mch_class_init,
647fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
648fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
649fd3b02c8SEduardo Habkost         { },
650fd3b02c8SEduardo Habkost     },
651c0907c9eSPaolo Bonzini };
652c0907c9eSPaolo Bonzini 
653c0907c9eSPaolo Bonzini static void q35_register(void)
654c0907c9eSPaolo Bonzini {
655c0907c9eSPaolo Bonzini     type_register_static(&mch_info);
656c0907c9eSPaolo Bonzini     type_register_static(&q35_host_info);
657c0907c9eSPaolo Bonzini }
658c0907c9eSPaolo Bonzini 
659c0907c9eSPaolo Bonzini type_init(q35_register);
660