xref: /qemu/hw/ppc/mac_oldworld.c (revision c246cee4)
1 
2 /*
3  * QEMU OldWorld PowerMac (currently ~G3 Beige) hardware System Emulator
4  *
5  * Copyright (c) 2004-2007 Fabrice Bellard
6  * Copyright (c) 2007 Jocelyn Mayer
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a copy
9  * of this software and associated documentation files (the "Software"), to deal
10  * in the Software without restriction, including without limitation the rights
11  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12  * copies of the Software, and to permit persons to whom the Software is
13  * furnished to do so, subject to the following conditions:
14  *
15  * The above copyright notice and this permission notice shall be included in
16  * all copies or substantial portions of the Software.
17  *
18  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24  * THE SOFTWARE.
25  */
26 #include "hw/hw.h"
27 #include "hw/ppc/ppc.h"
28 #include "mac.h"
29 #include "hw/input/adb.h"
30 #include "hw/timer/m48t59.h"
31 #include "sysemu/sysemu.h"
32 #include "net/net.h"
33 #include "hw/isa/isa.h"
34 #include "hw/pci/pci.h"
35 #include "hw/boards.h"
36 #include "hw/nvram/fw_cfg.h"
37 #include "hw/char/escc.h"
38 #include "hw/ide.h"
39 #include "hw/loader.h"
40 #include "elf.h"
41 #include "sysemu/kvm.h"
42 #include "kvm_ppc.h"
43 #include "sysemu/block-backend.h"
44 #include "exec/address-spaces.h"
45 
46 #define MAX_IDE_BUS 2
47 #define CFG_ADDR 0xf0000510
48 #define TBFREQ 16600000UL
49 #define CLOCKFREQ 266000000UL
50 #define BUSFREQ 66000000UL
51 
52 static int fw_cfg_boot_set(void *opaque, const char *boot_device)
53 {
54     fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
55     return 0;
56 }
57 
58 
59 static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
60 {
61     return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
62 }
63 
64 static hwaddr round_page(hwaddr addr)
65 {
66     return (addr + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
67 }
68 
69 static void ppc_heathrow_reset(void *opaque)
70 {
71     PowerPCCPU *cpu = opaque;
72 
73     cpu_reset(CPU(cpu));
74 }
75 
76 static void ppc_heathrow_init(MachineState *machine)
77 {
78     ram_addr_t ram_size = machine->ram_size;
79     const char *cpu_model = machine->cpu_model;
80     const char *kernel_filename = machine->kernel_filename;
81     const char *kernel_cmdline = machine->kernel_cmdline;
82     const char *initrd_filename = machine->initrd_filename;
83     const char *boot_device = machine->boot_order;
84     MemoryRegion *sysmem = get_system_memory();
85     PowerPCCPU *cpu = NULL;
86     CPUPPCState *env = NULL;
87     char *filename;
88     qemu_irq *pic, **heathrow_irqs;
89     int linux_boot, i;
90     MemoryRegion *ram = g_new(MemoryRegion, 1);
91     MemoryRegion *bios = g_new(MemoryRegion, 1);
92     MemoryRegion *isa = g_new(MemoryRegion, 1);
93     uint32_t kernel_base, initrd_base, cmdline_base = 0;
94     int32_t kernel_size, initrd_size;
95     PCIBus *pci_bus;
96     PCIDevice *macio;
97     MACIOIDEState *macio_ide;
98     DeviceState *dev;
99     BusState *adb_bus;
100     int bios_size;
101     MemoryRegion *pic_mem;
102     MemoryRegion *escc_mem, *escc_bar = g_new(MemoryRegion, 1);
103     uint16_t ppc_boot_device;
104     DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
105     void *fw_cfg;
106     uint64_t tbfreq;
107 
108     linux_boot = (kernel_filename != NULL);
109 
110     /* init CPUs */
111     if (cpu_model == NULL)
112         cpu_model = "G3";
113     for (i = 0; i < smp_cpus; i++) {
114         cpu = cpu_ppc_init(cpu_model);
115         if (cpu == NULL) {
116             fprintf(stderr, "Unable to find PowerPC CPU definition\n");
117             exit(1);
118         }
119         env = &cpu->env;
120 
121         /* Set time-base frequency to 16.6 Mhz */
122         cpu_ppc_tb_init(env,  TBFREQ);
123         qemu_register_reset(ppc_heathrow_reset, cpu);
124     }
125 
126     /* allocate RAM */
127     if (ram_size > (2047 << 20)) {
128         fprintf(stderr,
129                 "qemu: Too much memory for this machine: %d MB, maximum 2047 MB\n",
130                 ((unsigned int)ram_size / (1 << 20)));
131         exit(1);
132     }
133 
134     memory_region_allocate_system_memory(ram, NULL, "ppc_heathrow.ram",
135                                          ram_size);
136     memory_region_add_subregion(sysmem, 0, ram);
137 
138     /* allocate and load BIOS */
139     memory_region_init_ram(bios, NULL, "ppc_heathrow.bios", BIOS_SIZE,
140                            &error_abort);
141     vmstate_register_ram_global(bios);
142 
143     if (bios_name == NULL)
144         bios_name = PROM_FILENAME;
145     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
146     memory_region_set_readonly(bios, true);
147     memory_region_add_subregion(sysmem, PROM_ADDR, bios);
148 
149     /* Load OpenBIOS (ELF) */
150     if (filename) {
151         bios_size = load_elf(filename, 0, NULL, NULL, NULL, NULL,
152                              1, ELF_MACHINE, 0);
153         g_free(filename);
154     } else {
155         bios_size = -1;
156     }
157     if (bios_size < 0 || bios_size > BIOS_SIZE) {
158         hw_error("qemu: could not load PowerPC bios '%s'\n", bios_name);
159         exit(1);
160     }
161 
162     if (linux_boot) {
163         uint64_t lowaddr = 0;
164         int bswap_needed;
165 
166 #ifdef BSWAP_NEEDED
167         bswap_needed = 1;
168 #else
169         bswap_needed = 0;
170 #endif
171         kernel_base = KERNEL_LOAD_ADDR;
172         kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
173                                NULL, &lowaddr, NULL, 1, ELF_MACHINE, 0);
174         if (kernel_size < 0)
175             kernel_size = load_aout(kernel_filename, kernel_base,
176                                     ram_size - kernel_base, bswap_needed,
177                                     TARGET_PAGE_SIZE);
178         if (kernel_size < 0)
179             kernel_size = load_image_targphys(kernel_filename,
180                                               kernel_base,
181                                               ram_size - kernel_base);
182         if (kernel_size < 0) {
183             hw_error("qemu: could not load kernel '%s'\n",
184                       kernel_filename);
185             exit(1);
186         }
187         /* load initrd */
188         if (initrd_filename) {
189             initrd_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
190             initrd_size = load_image_targphys(initrd_filename, initrd_base,
191                                               ram_size - initrd_base);
192             if (initrd_size < 0) {
193                 hw_error("qemu: could not load initial ram disk '%s'\n",
194                          initrd_filename);
195                 exit(1);
196             }
197             cmdline_base = round_page(initrd_base + initrd_size);
198         } else {
199             initrd_base = 0;
200             initrd_size = 0;
201             cmdline_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
202         }
203         ppc_boot_device = 'm';
204     } else {
205         kernel_base = 0;
206         kernel_size = 0;
207         initrd_base = 0;
208         initrd_size = 0;
209         ppc_boot_device = '\0';
210         for (i = 0; boot_device[i] != '\0'; i++) {
211             /* TOFIX: for now, the second IDE channel is not properly
212              *        used by OHW. The Mac floppy disk are not emulated.
213              *        For now, OHW cannot boot from the network.
214              */
215 #if 0
216             if (boot_device[i] >= 'a' && boot_device[i] <= 'f') {
217                 ppc_boot_device = boot_device[i];
218                 break;
219             }
220 #else
221             if (boot_device[i] >= 'c' && boot_device[i] <= 'd') {
222                 ppc_boot_device = boot_device[i];
223                 break;
224             }
225 #endif
226         }
227         if (ppc_boot_device == '\0') {
228             fprintf(stderr, "No valid boot device for G3 Beige machine\n");
229             exit(1);
230         }
231     }
232 
233     /* Register 2 MB of ISA IO space */
234     memory_region_init_alias(isa, NULL, "isa_mmio",
235                              get_system_io(), 0, 0x00200000);
236     memory_region_add_subregion(sysmem, 0xfe000000, isa);
237 
238     /* XXX: we register only 1 output pin for heathrow PIC */
239     heathrow_irqs = g_malloc0(smp_cpus * sizeof(qemu_irq *));
240     heathrow_irqs[0] =
241         g_malloc0(smp_cpus * sizeof(qemu_irq) * 1);
242     /* Connect the heathrow PIC outputs to the 6xx bus */
243     for (i = 0; i < smp_cpus; i++) {
244         switch (PPC_INPUT(env)) {
245         case PPC_FLAGS_INPUT_6xx:
246             heathrow_irqs[i] = heathrow_irqs[0] + (i * 1);
247             heathrow_irqs[i][0] =
248                 ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
249             break;
250         default:
251             hw_error("Bus model not supported on OldWorld Mac machine\n");
252         }
253     }
254 
255     /* Timebase Frequency */
256     if (kvm_enabled()) {
257         tbfreq = kvmppc_get_tbfreq();
258     } else {
259         tbfreq = TBFREQ;
260     }
261 
262     /* init basic PC hardware */
263     if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
264         hw_error("Only 6xx bus is supported on heathrow machine\n");
265     }
266     pic = heathrow_pic_init(&pic_mem, 1, heathrow_irqs);
267     pci_bus = pci_grackle_init(0xfec00000, pic,
268                                get_system_memory(),
269                                get_system_io());
270     pci_vga_init(pci_bus);
271 
272     escc_mem = escc_init(0, pic[0x0f], pic[0x10], serial_hds[0],
273                                serial_hds[1], ESCC_CLOCK, 4);
274     memory_region_init_alias(escc_bar, NULL, "escc-bar",
275                              escc_mem, 0, memory_region_size(escc_mem));
276 
277     for(i = 0; i < nb_nics; i++)
278         pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
279 
280 
281     ide_drive_get(hd, ARRAY_SIZE(hd));
282 
283     macio = pci_create(pci_bus, -1, TYPE_OLDWORLD_MACIO);
284     dev = DEVICE(macio);
285     qdev_connect_gpio_out(dev, 0, pic[0x12]); /* CUDA */
286     qdev_connect_gpio_out(dev, 1, pic[0x0D]); /* IDE-0 */
287     qdev_connect_gpio_out(dev, 2, pic[0x02]); /* IDE-0 DMA */
288     qdev_connect_gpio_out(dev, 3, pic[0x0E]); /* IDE-1 */
289     qdev_connect_gpio_out(dev, 4, pic[0x03]); /* IDE-1 DMA */
290     qdev_prop_set_uint64(dev, "frequency", tbfreq);
291     macio_init(macio, pic_mem, escc_bar);
292 
293     macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio),
294                                                         "ide[0]"));
295     macio_ide_init_drives(macio_ide, hd);
296 
297     macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio),
298                                                         "ide[1]"));
299     macio_ide_init_drives(macio_ide, &hd[MAX_IDE_DEVS]);
300 
301     dev = DEVICE(object_resolve_path_component(OBJECT(macio), "cuda"));
302     adb_bus = qdev_get_child_bus(dev, "adb.0");
303     dev = qdev_create(adb_bus, TYPE_ADB_KEYBOARD);
304     qdev_init_nofail(dev);
305     dev = qdev_create(adb_bus, TYPE_ADB_MOUSE);
306     qdev_init_nofail(dev);
307 
308     if (usb_enabled(false)) {
309         pci_create_simple(pci_bus, -1, "pci-ohci");
310     }
311 
312     if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8)
313         graphic_depth = 15;
314 
315     /* No PCI init: the BIOS will do it */
316 
317     fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
318     fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
319     fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
320     fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
321     fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, ARCH_HEATHROW);
322     fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
323     fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
324     if (kernel_cmdline) {
325         fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, cmdline_base);
326         pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE, kernel_cmdline);
327     } else {
328         fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
329     }
330     fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
331     fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
332     fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device);
333 
334     fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
335     fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
336     fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);
337 
338     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled());
339     if (kvm_enabled()) {
340 #ifdef CONFIG_KVM
341         uint8_t *hypercall;
342 
343         hypercall = g_malloc(16);
344         kvmppc_get_hypercall(env, hypercall, 16);
345         fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16);
346         fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid());
347 #endif
348     }
349     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, tbfreq);
350     /* Mac OS X requires a "known good" clock-frequency value; pass it one. */
351     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_CLOCKFREQ, CLOCKFREQ);
352     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_BUSFREQ, BUSFREQ);
353 
354     qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
355 }
356 
357 static int heathrow_kvm_type(const char *arg)
358 {
359     /* Always force PR KVM */
360     return 2;
361 }
362 
363 static QEMUMachine heathrow_machine = {
364     .name = "g3beige",
365     .desc = "Heathrow based PowerMAC",
366     .init = ppc_heathrow_init,
367     .max_cpus = MAX_CPUS,
368 #ifndef TARGET_PPC64
369     .is_default = 1,
370 #endif
371     .default_boot_order = "cd", /* TOFIX "cad" when Mac floppy is implemented */
372     .kvm_type = heathrow_kvm_type,
373 };
374 
375 static void heathrow_machine_init(void)
376 {
377     qemu_register_machine(&heathrow_machine);
378 }
379 
380 machine_init(heathrow_machine_init);
381