xref: /qemu/hw/ppc/ppc440_bamboo.c (revision 208b2d24)
1 /*
2  * QEMU PowerPC 440 Bamboo board emulation
3  *
4  * Copyright 2007 IBM Corporation.
5  * Authors:
6  *	Jerone Young <jyoung5@us.ibm.com>
7  *	Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
8  *	Hollis Blanchard <hollisb@us.ibm.com>
9  *
10  * This work is licensed under the GNU GPL license version 2 or later.
11  *
12  */
13 
14 #include "qemu/osdep.h"
15 #include "qemu/units.h"
16 #include "qemu/error-report.h"
17 #include "qemu-common.h"
18 #include "qemu/error-report.h"
19 #include "net/net.h"
20 #include "hw/pci/pci.h"
21 #include "hw/boards.h"
22 #include "sysemu/kvm.h"
23 #include "kvm_ppc.h"
24 #include "sysemu/device_tree.h"
25 #include "hw/loader.h"
26 #include "elf.h"
27 #include "exec/address-spaces.h"
28 #include "hw/char/serial.h"
29 #include "hw/ppc/ppc.h"
30 #include "ppc405.h"
31 #include "sysemu/sysemu.h"
32 #include "sysemu/qtest.h"
33 #include "sysemu/reset.h"
34 #include "hw/sysbus.h"
35 
36 #define BINARY_DEVICE_TREE_FILE "bamboo.dtb"
37 
38 /* from u-boot */
39 #define KERNEL_ADDR  0x1000000
40 #define FDT_ADDR     0x1800000
41 #define RAMDISK_ADDR 0x1900000
42 
43 #define PPC440EP_PCI_CONFIG     0xeec00000
44 #define PPC440EP_PCI_INTACK     0xeed00000
45 #define PPC440EP_PCI_SPECIAL    0xeed00000
46 #define PPC440EP_PCI_REGS       0xef400000
47 #define PPC440EP_PCI_IO         0xe8000000
48 #define PPC440EP_PCI_IOLEN      0x00010000
49 
50 #define PPC440EP_SDRAM_NR_BANKS 4
51 
52 static const ram_addr_t ppc440ep_sdram_bank_sizes[] = {
53     256 * MiB, 128 * MiB, 64 * MiB, 32 * MiB, 16 * MiB, 8 * MiB, 0
54 };
55 
56 static hwaddr entry;
57 
58 static int bamboo_load_device_tree(hwaddr addr,
59                                      uint32_t ramsize,
60                                      hwaddr initrd_base,
61                                      hwaddr initrd_size,
62                                      const char *kernel_cmdline)
63 {
64     int ret = -1;
65     uint32_t mem_reg_property[] = { 0, 0, cpu_to_be32(ramsize) };
66     char *filename;
67     int fdt_size;
68     void *fdt;
69     uint32_t tb_freq = 400000000;
70     uint32_t clock_freq = 400000000;
71 
72     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, BINARY_DEVICE_TREE_FILE);
73     if (!filename) {
74         return -1;
75     }
76     fdt = load_device_tree(filename, &fdt_size);
77     g_free(filename);
78     if (fdt == NULL) {
79         return -1;
80     }
81 
82     /* Manipulate device tree in memory. */
83 
84     ret = qemu_fdt_setprop(fdt, "/memory", "reg", mem_reg_property,
85                            sizeof(mem_reg_property));
86     if (ret < 0)
87         fprintf(stderr, "couldn't set /memory/reg\n");
88 
89     ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start",
90                                 initrd_base);
91     if (ret < 0)
92         fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n");
93 
94     ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end",
95                                 (initrd_base + initrd_size));
96     if (ret < 0)
97         fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n");
98 
99     ret = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs",
100                                   kernel_cmdline);
101     if (ret < 0)
102         fprintf(stderr, "couldn't set /chosen/bootargs\n");
103 
104     /* Copy data from the host device tree into the guest. Since the guest can
105      * directly access the timebase without host involvement, we must expose
106      * the correct frequencies. */
107     if (kvm_enabled()) {
108         tb_freq = kvmppc_get_tbfreq();
109         clock_freq = kvmppc_get_clockfreq();
110     }
111 
112     qemu_fdt_setprop_cell(fdt, "/cpus/cpu@0", "clock-frequency",
113                           clock_freq);
114     qemu_fdt_setprop_cell(fdt, "/cpus/cpu@0", "timebase-frequency",
115                           tb_freq);
116 
117     rom_add_blob_fixed(BINARY_DEVICE_TREE_FILE, fdt, fdt_size, addr);
118     g_free(fdt);
119     return 0;
120 }
121 
122 /* Create reset TLB entries for BookE, spanning the 32bit addr space.  */
123 static void mmubooke_create_initial_mapping(CPUPPCState *env,
124                                      target_ulong va,
125                                      hwaddr pa)
126 {
127     ppcemb_tlb_t *tlb = &env->tlb.tlbe[0];
128 
129     tlb->attr = 0;
130     tlb->prot = PAGE_VALID | ((PAGE_READ | PAGE_WRITE | PAGE_EXEC) << 4);
131     tlb->size = 1U << 31; /* up to 0x80000000  */
132     tlb->EPN = va & TARGET_PAGE_MASK;
133     tlb->RPN = pa & TARGET_PAGE_MASK;
134     tlb->PID = 0;
135 
136     tlb = &env->tlb.tlbe[1];
137     tlb->attr = 0;
138     tlb->prot = PAGE_VALID | ((PAGE_READ | PAGE_WRITE | PAGE_EXEC) << 4);
139     tlb->size = 1U << 31; /* up to 0xffffffff  */
140     tlb->EPN = 0x80000000 & TARGET_PAGE_MASK;
141     tlb->RPN = 0x80000000 & TARGET_PAGE_MASK;
142     tlb->PID = 0;
143 }
144 
145 static void main_cpu_reset(void *opaque)
146 {
147     PowerPCCPU *cpu = opaque;
148     CPUPPCState *env = &cpu->env;
149 
150     cpu_reset(CPU(cpu));
151     env->gpr[1] = (16 * MiB) - 8;
152     env->gpr[3] = FDT_ADDR;
153     env->nip = entry;
154 
155     /* Create a mapping for the kernel.  */
156     mmubooke_create_initial_mapping(env, 0, 0);
157 }
158 
159 static void bamboo_init(MachineState *machine)
160 {
161     ram_addr_t ram_size = machine->ram_size;
162     const char *kernel_filename = machine->kernel_filename;
163     const char *kernel_cmdline = machine->kernel_cmdline;
164     const char *initrd_filename = machine->initrd_filename;
165     unsigned int pci_irq_nrs[4] = { 28, 27, 26, 25 };
166     MemoryRegion *address_space_mem = get_system_memory();
167     MemoryRegion *isa = g_new(MemoryRegion, 1);
168     MemoryRegion *ram_memories = g_new(MemoryRegion, PPC440EP_SDRAM_NR_BANKS);
169     hwaddr ram_bases[PPC440EP_SDRAM_NR_BANKS];
170     hwaddr ram_sizes[PPC440EP_SDRAM_NR_BANKS];
171     qemu_irq *pic;
172     qemu_irq *irqs;
173     PCIBus *pcibus;
174     PowerPCCPU *cpu;
175     CPUPPCState *env;
176     uint64_t elf_entry;
177     uint64_t elf_lowaddr;
178     hwaddr loadaddr = LOAD_UIMAGE_LOADADDR_INVALID;
179     target_long initrd_size = 0;
180     DeviceState *dev;
181     int success;
182     int i;
183 
184     cpu = POWERPC_CPU(cpu_create(machine->cpu_type));
185     env = &cpu->env;
186 
187     if (env->mmu_model != POWERPC_MMU_BOOKE) {
188         error_report("MMU model %i not supported by this machine",
189                      env->mmu_model);
190         exit(1);
191     }
192 
193     qemu_register_reset(main_cpu_reset, cpu);
194     ppc_booke_timers_init(cpu, 400000000, 0);
195     ppc_dcr_init(env, NULL, NULL);
196 
197     /* interrupt controller */
198     irqs = g_new0(qemu_irq, PPCUIC_OUTPUT_NB);
199     irqs[PPCUIC_OUTPUT_INT] = ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_INT];
200     irqs[PPCUIC_OUTPUT_CINT] = ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_CINT];
201     pic = ppcuic_init(env, irqs, 0x0C0, 0, 1);
202 
203     /* SDRAM controller */
204     memset(ram_bases, 0, sizeof(ram_bases));
205     memset(ram_sizes, 0, sizeof(ram_sizes));
206     ram_size = ppc4xx_sdram_adjust(ram_size, PPC440EP_SDRAM_NR_BANKS,
207                                    ram_memories,
208                                    ram_bases, ram_sizes,
209                                    ppc440ep_sdram_bank_sizes);
210     /* XXX 440EP's ECC interrupts are on UIC1, but we've only created UIC0. */
211     ppc4xx_sdram_init(env, pic[14], PPC440EP_SDRAM_NR_BANKS, ram_memories,
212                       ram_bases, ram_sizes, 1);
213 
214     /* PCI */
215     dev = sysbus_create_varargs(TYPE_PPC4xx_PCI_HOST_BRIDGE,
216                                 PPC440EP_PCI_CONFIG,
217                                 pic[pci_irq_nrs[0]], pic[pci_irq_nrs[1]],
218                                 pic[pci_irq_nrs[2]], pic[pci_irq_nrs[3]],
219                                 NULL);
220     pcibus = (PCIBus *)qdev_get_child_bus(dev, "pci.0");
221     if (!pcibus) {
222         error_report("couldn't create PCI controller");
223         exit(1);
224     }
225 
226     memory_region_init_alias(isa, NULL, "isa_mmio",
227                              get_system_io(), 0, PPC440EP_PCI_IOLEN);
228     memory_region_add_subregion(get_system_memory(), PPC440EP_PCI_IO, isa);
229 
230     if (serial_hd(0) != NULL) {
231         serial_mm_init(address_space_mem, 0xef600300, 0, pic[0],
232                        PPC_SERIAL_MM_BAUDBASE, serial_hd(0),
233                        DEVICE_BIG_ENDIAN);
234     }
235     if (serial_hd(1) != NULL) {
236         serial_mm_init(address_space_mem, 0xef600400, 0, pic[1],
237                        PPC_SERIAL_MM_BAUDBASE, serial_hd(1),
238                        DEVICE_BIG_ENDIAN);
239     }
240 
241     if (pcibus) {
242         /* Register network interfaces. */
243         for (i = 0; i < nb_nics; i++) {
244             /* There are no PCI NICs on the Bamboo board, but there are
245              * PCI slots, so we can pick whatever default model we want. */
246             pci_nic_init_nofail(&nd_table[i], pcibus, "e1000", NULL);
247         }
248     }
249 
250     /* Load kernel. */
251     if (kernel_filename) {
252         success = load_uimage(kernel_filename, &entry, &loadaddr, NULL,
253                               NULL, NULL);
254         if (success < 0) {
255             success = load_elf(kernel_filename, NULL, NULL, NULL, &elf_entry,
256                                &elf_lowaddr, NULL, 1, PPC_ELF_MACHINE,
257                                0, 0);
258             entry = elf_entry;
259             loadaddr = elf_lowaddr;
260         }
261         /* XXX try again as binary */
262         if (success < 0) {
263             error_report("could not load kernel '%s'", kernel_filename);
264             exit(1);
265         }
266     }
267 
268     /* Load initrd. */
269     if (initrd_filename) {
270         initrd_size = load_image_targphys(initrd_filename, RAMDISK_ADDR,
271                                           ram_size - RAMDISK_ADDR);
272 
273         if (initrd_size < 0) {
274             error_report("could not load ram disk '%s' at %x",
275                          initrd_filename, RAMDISK_ADDR);
276             exit(1);
277         }
278     }
279 
280     /* If we're loading a kernel directly, we must load the device tree too. */
281     if (kernel_filename) {
282         if (bamboo_load_device_tree(FDT_ADDR, ram_size, RAMDISK_ADDR,
283                                     initrd_size, kernel_cmdline) < 0) {
284             error_report("couldn't load device tree");
285             exit(1);
286         }
287     }
288 }
289 
290 static void bamboo_machine_init(MachineClass *mc)
291 {
292     mc->desc = "bamboo";
293     mc->init = bamboo_init;
294     mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("440epb");
295 }
296 
297 DEFINE_MACHINE("bamboo", bamboo_machine_init)
298