156f6e31eSBin Meng /* 256f6e31eSBin Meng * QEMU RISC-V Board Compatible with Microchip PolarFire SoC Icicle Kit 356f6e31eSBin Meng * 456f6e31eSBin Meng * Copyright (c) 2020 Wind River Systems, Inc. 556f6e31eSBin Meng * 656f6e31eSBin Meng * Author: 756f6e31eSBin Meng * Bin Meng <bin.meng@windriver.com> 856f6e31eSBin Meng * 956f6e31eSBin Meng * Provides a board compatible with the Microchip PolarFire SoC Icicle Kit 1056f6e31eSBin Meng * 1156f6e31eSBin Meng * 0) CLINT (Core Level Interruptor) 1256f6e31eSBin Meng * 1) PLIC (Platform Level Interrupt Controller) 1356f6e31eSBin Meng * 2) eNVM (Embedded Non-Volatile Memory) 148f2ac39dSBin Meng * 3) MMUARTs (Multi-Mode UART) 15898dc008SBin Meng * 4) Cadence eMMC/SDHC controller and an SD card connected to it 167124e27bSBin Meng * 5) SiFive Platform DMA (Direct Memory Access Controller) 1747374b07SBin Meng * 6) GEM (Gigabit Ethernet MAC Controller) 18933f73f1SBin Meng * 7) DMC (DDR Memory Controller) 19e35d6179SBin Meng * 8) IOSCB modules 2056f6e31eSBin Meng * 2156f6e31eSBin Meng * This board currently generates devicetree dynamically that indicates at least 2256f6e31eSBin Meng * two harts and up to five harts. 2356f6e31eSBin Meng * 2456f6e31eSBin Meng * This program is free software; you can redistribute it and/or modify it 2556f6e31eSBin Meng * under the terms and conditions of the GNU General Public License, 2656f6e31eSBin Meng * version 2 or later, as published by the Free Software Foundation. 2756f6e31eSBin Meng * 2856f6e31eSBin Meng * This program is distributed in the hope it will be useful, but WITHOUT 2956f6e31eSBin Meng * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 3056f6e31eSBin Meng * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 3156f6e31eSBin Meng * more details. 3256f6e31eSBin Meng * 3356f6e31eSBin Meng * You should have received a copy of the GNU General Public License along with 3456f6e31eSBin Meng * this program. If not, see <http://www.gnu.org/licenses/>. 3556f6e31eSBin Meng */ 3656f6e31eSBin Meng 3756f6e31eSBin Meng #include "qemu/osdep.h" 3856f6e31eSBin Meng #include "qemu/error-report.h" 3956f6e31eSBin Meng #include "qemu/log.h" 4056f6e31eSBin Meng #include "qemu/units.h" 4156f6e31eSBin Meng #include "qemu/cutils.h" 4256f6e31eSBin Meng #include "qapi/error.h" 4356f6e31eSBin Meng #include "hw/boards.h" 4456f6e31eSBin Meng #include "hw/irq.h" 4556f6e31eSBin Meng #include "hw/loader.h" 4656f6e31eSBin Meng #include "hw/sysbus.h" 478f2ac39dSBin Meng #include "chardev/char.h" 4856f6e31eSBin Meng #include "hw/cpu/cluster.h" 4956f6e31eSBin Meng #include "target/riscv/cpu.h" 5056f6e31eSBin Meng #include "hw/misc/unimp.h" 5156f6e31eSBin Meng #include "hw/riscv/boot.h" 5256f6e31eSBin Meng #include "hw/riscv/riscv_hart.h" 5356f6e31eSBin Meng #include "hw/riscv/microchip_pfsoc.h" 54406fafd5SBin Meng #include "hw/intc/sifive_clint.h" 5584fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 568f2ac39dSBin Meng #include "sysemu/sysemu.h" 5756f6e31eSBin Meng 5856f6e31eSBin Meng /* 5956f6e31eSBin Meng * The BIOS image used by this machine is called Hart Software Services (HSS). 6056f6e31eSBin Meng * See https://github.com/polarfire-soc/hart-software-services 6156f6e31eSBin Meng */ 6256f6e31eSBin Meng #define BIOS_FILENAME "hss.bin" 6356f6e31eSBin Meng #define RESET_VECTOR 0x20220000 6456f6e31eSBin Meng 65a47ef6e9SBin Meng /* CLINT timebase frequency */ 66a47ef6e9SBin Meng #define CLINT_TIMEBASE_FREQ 1000000 67a47ef6e9SBin Meng 6847374b07SBin Meng /* GEM version */ 6947374b07SBin Meng #define GEM_REVISION 0x0107010c 7047374b07SBin Meng 7108b86e3bSBin Meng /* 7208b86e3bSBin Meng * The complete description of the whole PolarFire SoC memory map is scattered 7308b86e3bSBin Meng * in different documents. There are several places to look at for memory maps: 7408b86e3bSBin Meng * 7508b86e3bSBin Meng * 1 Chapter 11 "MSS Memory Map", in the doc "UG0880: PolarFire SoC FPGA 7608b86e3bSBin Meng * Microprocessor Subsystem (MSS) User Guide", which can be downloaded from 7708b86e3bSBin Meng * https://www.microsemi.com/document-portal/doc_download/ 7808b86e3bSBin Meng * 1244570-ug0880-polarfire-soc-fpga-microprocessor-subsystem-mss-user-guide, 7908b86e3bSBin Meng * describes the whole picture of the PolarFire SoC memory map. 8008b86e3bSBin Meng * 8108b86e3bSBin Meng * 2 A zip file for PolarFire soC memory map, which can be downloaded from 8208b86e3bSBin Meng * https://www.microsemi.com/document-portal/doc_download/ 8308b86e3bSBin Meng * 1244581-polarfire-soc-register-map, contains the following 2 major parts: 8408b86e3bSBin Meng * - Register Map/PF_SoC_RegMap_V1_1/pfsoc_regmap.htm 8508b86e3bSBin Meng * describes the complete integrated peripherals memory map 8608b86e3bSBin Meng * - Register Map/PF_SoC_RegMap_V1_1/MPFS250T/mpfs250t_ioscb_memmap_dri.htm 8708b86e3bSBin Meng * describes the complete IOSCB modules memory maps 8808b86e3bSBin Meng */ 8956f6e31eSBin Meng static const struct MemmapEntry { 9056f6e31eSBin Meng hwaddr base; 9156f6e31eSBin Meng hwaddr size; 9256f6e31eSBin Meng } microchip_pfsoc_memmap[] = { 9327c22b2dSBin Meng [MICROCHIP_PFSOC_RSVD0] = { 0x0, 0x100 }, 9427c22b2dSBin Meng [MICROCHIP_PFSOC_DEBUG] = { 0x100, 0xf00 }, 9556f6e31eSBin Meng [MICROCHIP_PFSOC_E51_DTIM] = { 0x1000000, 0x2000 }, 9656f6e31eSBin Meng [MICROCHIP_PFSOC_BUSERR_UNIT0] = { 0x1700000, 0x1000 }, 9756f6e31eSBin Meng [MICROCHIP_PFSOC_BUSERR_UNIT1] = { 0x1701000, 0x1000 }, 9856f6e31eSBin Meng [MICROCHIP_PFSOC_BUSERR_UNIT2] = { 0x1702000, 0x1000 }, 9956f6e31eSBin Meng [MICROCHIP_PFSOC_BUSERR_UNIT3] = { 0x1703000, 0x1000 }, 10056f6e31eSBin Meng [MICROCHIP_PFSOC_BUSERR_UNIT4] = { 0x1704000, 0x1000 }, 10156f6e31eSBin Meng [MICROCHIP_PFSOC_CLINT] = { 0x2000000, 0x10000 }, 10256f6e31eSBin Meng [MICROCHIP_PFSOC_L2CC] = { 0x2010000, 0x1000 }, 1037124e27bSBin Meng [MICROCHIP_PFSOC_DMA] = { 0x3000000, 0x100000 }, 10456f6e31eSBin Meng [MICROCHIP_PFSOC_L2LIM] = { 0x8000000, 0x2000000 }, 10556f6e31eSBin Meng [MICROCHIP_PFSOC_PLIC] = { 0xc000000, 0x4000000 }, 1068f2ac39dSBin Meng [MICROCHIP_PFSOC_MMUART0] = { 0x20000000, 0x1000 }, 10756f6e31eSBin Meng [MICROCHIP_PFSOC_SYSREG] = { 0x20002000, 0x2000 }, 10856f6e31eSBin Meng [MICROCHIP_PFSOC_MPUCFG] = { 0x20005000, 0x1000 }, 109933f73f1SBin Meng [MICROCHIP_PFSOC_DDR_SGMII_PHY] = { 0x20007000, 0x1000 }, 110898dc008SBin Meng [MICROCHIP_PFSOC_EMMC_SD] = { 0x20008000, 0x1000 }, 111933f73f1SBin Meng [MICROCHIP_PFSOC_DDR_CFG] = { 0x20080000, 0x40000 }, 1128f2ac39dSBin Meng [MICROCHIP_PFSOC_MMUART1] = { 0x20100000, 0x1000 }, 1138f2ac39dSBin Meng [MICROCHIP_PFSOC_MMUART2] = { 0x20102000, 0x1000 }, 1148f2ac39dSBin Meng [MICROCHIP_PFSOC_MMUART3] = { 0x20104000, 0x1000 }, 1158f2ac39dSBin Meng [MICROCHIP_PFSOC_MMUART4] = { 0x20106000, 0x1000 }, 116*dfc973ecSVitaly Wool [MICROCHIP_PFSOC_SPI0] = { 0x20108000, 0x1000 }, 117*dfc973ecSVitaly Wool [MICROCHIP_PFSOC_SPI1] = { 0x20109000, 0x1000 }, 11890742c54SBin Meng [MICROCHIP_PFSOC_I2C1] = { 0x2010b000, 0x1000 }, 11947374b07SBin Meng [MICROCHIP_PFSOC_GEM0] = { 0x20110000, 0x2000 }, 12047374b07SBin Meng [MICROCHIP_PFSOC_GEM1] = { 0x20112000, 0x2000 }, 121ce908a2fSBin Meng [MICROCHIP_PFSOC_GPIO0] = { 0x20120000, 0x1000 }, 122ce908a2fSBin Meng [MICROCHIP_PFSOC_GPIO1] = { 0x20121000, 0x1000 }, 123ce908a2fSBin Meng [MICROCHIP_PFSOC_GPIO2] = { 0x20122000, 0x1000 }, 12456f6e31eSBin Meng [MICROCHIP_PFSOC_ENVM_CFG] = { 0x20200000, 0x1000 }, 12556f6e31eSBin Meng [MICROCHIP_PFSOC_ENVM_DATA] = { 0x20220000, 0x20000 }, 126*dfc973ecSVitaly Wool [MICROCHIP_PFSOC_QSPI_XIP] = { 0x21000000, 0x1000000 }, 127e35d6179SBin Meng [MICROCHIP_PFSOC_IOSCB] = { 0x30000000, 0x10000000 }, 128f03100d7SBin Meng [MICROCHIP_PFSOC_DRAM_LO] = { 0x80000000, 0x40000000 }, 129f03100d7SBin Meng [MICROCHIP_PFSOC_DRAM_LO_ALIAS] = { 0xc0000000, 0x40000000 }, 130f03100d7SBin Meng [MICROCHIP_PFSOC_DRAM_HI] = { 0x1000000000, 0x0 }, 131f03100d7SBin Meng [MICROCHIP_PFSOC_DRAM_HI_ALIAS] = { 0x1400000000, 0x0 }, 13256f6e31eSBin Meng }; 13356f6e31eSBin Meng 13456f6e31eSBin Meng static void microchip_pfsoc_soc_instance_init(Object *obj) 13556f6e31eSBin Meng { 13656f6e31eSBin Meng MachineState *ms = MACHINE(qdev_get_machine()); 13756f6e31eSBin Meng MicrochipPFSoCState *s = MICROCHIP_PFSOC(obj); 13856f6e31eSBin Meng 13956f6e31eSBin Meng object_initialize_child(obj, "e-cluster", &s->e_cluster, TYPE_CPU_CLUSTER); 14056f6e31eSBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cluster), "cluster-id", 0); 14156f6e31eSBin Meng 14256f6e31eSBin Meng object_initialize_child(OBJECT(&s->e_cluster), "e-cpus", &s->e_cpus, 14356f6e31eSBin Meng TYPE_RISCV_HART_ARRAY); 14456f6e31eSBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cpus), "num-harts", 1); 14556f6e31eSBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cpus), "hartid-base", 0); 14656f6e31eSBin Meng qdev_prop_set_string(DEVICE(&s->e_cpus), "cpu-type", 14756f6e31eSBin Meng TYPE_RISCV_CPU_SIFIVE_E51); 14856f6e31eSBin Meng qdev_prop_set_uint64(DEVICE(&s->e_cpus), "resetvec", RESET_VECTOR); 14956f6e31eSBin Meng 15056f6e31eSBin Meng object_initialize_child(obj, "u-cluster", &s->u_cluster, TYPE_CPU_CLUSTER); 15156f6e31eSBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cluster), "cluster-id", 1); 15256f6e31eSBin Meng 15356f6e31eSBin Meng object_initialize_child(OBJECT(&s->u_cluster), "u-cpus", &s->u_cpus, 15456f6e31eSBin Meng TYPE_RISCV_HART_ARRAY); 15556f6e31eSBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cpus), "num-harts", ms->smp.cpus - 1); 15656f6e31eSBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cpus), "hartid-base", 1); 15756f6e31eSBin Meng qdev_prop_set_string(DEVICE(&s->u_cpus), "cpu-type", 15856f6e31eSBin Meng TYPE_RISCV_CPU_SIFIVE_U54); 15956f6e31eSBin Meng qdev_prop_set_uint64(DEVICE(&s->u_cpus), "resetvec", RESET_VECTOR); 160898dc008SBin Meng 1617124e27bSBin Meng object_initialize_child(obj, "dma-controller", &s->dma, 1627124e27bSBin Meng TYPE_SIFIVE_PDMA); 1637124e27bSBin Meng 164cdd58c70SBin Meng object_initialize_child(obj, "sysreg", &s->sysreg, 165cdd58c70SBin Meng TYPE_MCHP_PFSOC_SYSREG); 166cdd58c70SBin Meng 167933f73f1SBin Meng object_initialize_child(obj, "ddr-sgmii-phy", &s->ddr_sgmii_phy, 168933f73f1SBin Meng TYPE_MCHP_PFSOC_DDR_SGMII_PHY); 169933f73f1SBin Meng object_initialize_child(obj, "ddr-cfg", &s->ddr_cfg, 170933f73f1SBin Meng TYPE_MCHP_PFSOC_DDR_CFG); 171933f73f1SBin Meng 17247374b07SBin Meng object_initialize_child(obj, "gem0", &s->gem0, TYPE_CADENCE_GEM); 17347374b07SBin Meng object_initialize_child(obj, "gem1", &s->gem1, TYPE_CADENCE_GEM); 17447374b07SBin Meng 175898dc008SBin Meng object_initialize_child(obj, "sd-controller", &s->sdhci, 176898dc008SBin Meng TYPE_CADENCE_SDHCI); 177e35d6179SBin Meng 178e35d6179SBin Meng object_initialize_child(obj, "ioscb", &s->ioscb, TYPE_MCHP_PFSOC_IOSCB); 17956f6e31eSBin Meng } 18056f6e31eSBin Meng 18156f6e31eSBin Meng static void microchip_pfsoc_soc_realize(DeviceState *dev, Error **errp) 18256f6e31eSBin Meng { 18356f6e31eSBin Meng MachineState *ms = MACHINE(qdev_get_machine()); 18456f6e31eSBin Meng MicrochipPFSoCState *s = MICROCHIP_PFSOC(dev); 18556f6e31eSBin Meng const struct MemmapEntry *memmap = microchip_pfsoc_memmap; 18656f6e31eSBin Meng MemoryRegion *system_memory = get_system_memory(); 18727c22b2dSBin Meng MemoryRegion *rsvd0_mem = g_new(MemoryRegion, 1); 18856f6e31eSBin Meng MemoryRegion *e51_dtim_mem = g_new(MemoryRegion, 1); 18956f6e31eSBin Meng MemoryRegion *l2lim_mem = g_new(MemoryRegion, 1); 19056f6e31eSBin Meng MemoryRegion *envm_data = g_new(MemoryRegion, 1); 191*dfc973ecSVitaly Wool MemoryRegion *qspi_xip_mem = g_new(MemoryRegion, 1); 19256f6e31eSBin Meng char *plic_hart_config; 19356f6e31eSBin Meng size_t plic_hart_config_len; 19447374b07SBin Meng NICInfo *nd; 19556f6e31eSBin Meng int i; 19656f6e31eSBin Meng 19756f6e31eSBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->e_cpus), &error_abort); 19856f6e31eSBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->u_cpus), &error_abort); 19956f6e31eSBin Meng /* 20056f6e31eSBin Meng * The cluster must be realized after the RISC-V hart array container, 20156f6e31eSBin Meng * as the container's CPU object is only created on realize, and the 20256f6e31eSBin Meng * CPU must exist and have been parented into the cluster before the 20356f6e31eSBin Meng * cluster is realized. 20456f6e31eSBin Meng */ 20556f6e31eSBin Meng qdev_realize(DEVICE(&s->e_cluster), NULL, &error_abort); 20656f6e31eSBin Meng qdev_realize(DEVICE(&s->u_cluster), NULL, &error_abort); 20756f6e31eSBin Meng 20827c22b2dSBin Meng /* Reserved Memory at address 0 */ 20927c22b2dSBin Meng memory_region_init_ram(rsvd0_mem, NULL, "microchip.pfsoc.rsvd0_mem", 21027c22b2dSBin Meng memmap[MICROCHIP_PFSOC_RSVD0].size, &error_fatal); 21127c22b2dSBin Meng memory_region_add_subregion(system_memory, 21227c22b2dSBin Meng memmap[MICROCHIP_PFSOC_RSVD0].base, 21327c22b2dSBin Meng rsvd0_mem); 21427c22b2dSBin Meng 21556f6e31eSBin Meng /* E51 DTIM */ 21656f6e31eSBin Meng memory_region_init_ram(e51_dtim_mem, NULL, "microchip.pfsoc.e51_dtim_mem", 21756f6e31eSBin Meng memmap[MICROCHIP_PFSOC_E51_DTIM].size, &error_fatal); 21856f6e31eSBin Meng memory_region_add_subregion(system_memory, 21956f6e31eSBin Meng memmap[MICROCHIP_PFSOC_E51_DTIM].base, 22056f6e31eSBin Meng e51_dtim_mem); 22156f6e31eSBin Meng 22256f6e31eSBin Meng /* Bus Error Units */ 22356f6e31eSBin Meng create_unimplemented_device("microchip.pfsoc.buserr_unit0_mem", 22456f6e31eSBin Meng memmap[MICROCHIP_PFSOC_BUSERR_UNIT0].base, 22556f6e31eSBin Meng memmap[MICROCHIP_PFSOC_BUSERR_UNIT0].size); 22656f6e31eSBin Meng create_unimplemented_device("microchip.pfsoc.buserr_unit1_mem", 22756f6e31eSBin Meng memmap[MICROCHIP_PFSOC_BUSERR_UNIT1].base, 22856f6e31eSBin Meng memmap[MICROCHIP_PFSOC_BUSERR_UNIT1].size); 22956f6e31eSBin Meng create_unimplemented_device("microchip.pfsoc.buserr_unit2_mem", 23056f6e31eSBin Meng memmap[MICROCHIP_PFSOC_BUSERR_UNIT2].base, 23156f6e31eSBin Meng memmap[MICROCHIP_PFSOC_BUSERR_UNIT2].size); 23256f6e31eSBin Meng create_unimplemented_device("microchip.pfsoc.buserr_unit3_mem", 23356f6e31eSBin Meng memmap[MICROCHIP_PFSOC_BUSERR_UNIT3].base, 23456f6e31eSBin Meng memmap[MICROCHIP_PFSOC_BUSERR_UNIT3].size); 23556f6e31eSBin Meng create_unimplemented_device("microchip.pfsoc.buserr_unit4_mem", 23656f6e31eSBin Meng memmap[MICROCHIP_PFSOC_BUSERR_UNIT4].base, 23756f6e31eSBin Meng memmap[MICROCHIP_PFSOC_BUSERR_UNIT4].size); 23856f6e31eSBin Meng 23956f6e31eSBin Meng /* CLINT */ 24056f6e31eSBin Meng sifive_clint_create(memmap[MICROCHIP_PFSOC_CLINT].base, 24156f6e31eSBin Meng memmap[MICROCHIP_PFSOC_CLINT].size, 0, ms->smp.cpus, 242a47ef6e9SBin Meng SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE, 243a47ef6e9SBin Meng CLINT_TIMEBASE_FREQ, false); 24456f6e31eSBin Meng 24556f6e31eSBin Meng /* L2 cache controller */ 24656f6e31eSBin Meng create_unimplemented_device("microchip.pfsoc.l2cc", 24756f6e31eSBin Meng memmap[MICROCHIP_PFSOC_L2CC].base, memmap[MICROCHIP_PFSOC_L2CC].size); 24856f6e31eSBin Meng 24956f6e31eSBin Meng /* 25056f6e31eSBin Meng * Add L2-LIM at reset size. 25156f6e31eSBin Meng * This should be reduced in size as the L2 Cache Controller WayEnable 25256f6e31eSBin Meng * register is incremented. Unfortunately I don't see a nice (or any) way 25356f6e31eSBin Meng * to handle reducing or blocking out the L2 LIM while still allowing it 25456f6e31eSBin Meng * be re returned to all enabled after a reset. For the time being, just 25556f6e31eSBin Meng * leave it enabled all the time. This won't break anything, but will be 25656f6e31eSBin Meng * too generous to misbehaving guests. 25756f6e31eSBin Meng */ 25856f6e31eSBin Meng memory_region_init_ram(l2lim_mem, NULL, "microchip.pfsoc.l2lim", 25956f6e31eSBin Meng memmap[MICROCHIP_PFSOC_L2LIM].size, &error_fatal); 26056f6e31eSBin Meng memory_region_add_subregion(system_memory, 26156f6e31eSBin Meng memmap[MICROCHIP_PFSOC_L2LIM].base, 26256f6e31eSBin Meng l2lim_mem); 26356f6e31eSBin Meng 26456f6e31eSBin Meng /* create PLIC hart topology configuration string */ 26556f6e31eSBin Meng plic_hart_config_len = (strlen(MICROCHIP_PFSOC_PLIC_HART_CONFIG) + 1) * 26656f6e31eSBin Meng ms->smp.cpus; 26756f6e31eSBin Meng plic_hart_config = g_malloc0(plic_hart_config_len); 26856f6e31eSBin Meng for (i = 0; i < ms->smp.cpus; i++) { 26956f6e31eSBin Meng if (i != 0) { 27056f6e31eSBin Meng strncat(plic_hart_config, "," MICROCHIP_PFSOC_PLIC_HART_CONFIG, 27156f6e31eSBin Meng plic_hart_config_len); 27256f6e31eSBin Meng } else { 27356f6e31eSBin Meng strncat(plic_hart_config, "M", plic_hart_config_len); 27456f6e31eSBin Meng } 27556f6e31eSBin Meng plic_hart_config_len -= (strlen(MICROCHIP_PFSOC_PLIC_HART_CONFIG) + 1); 27656f6e31eSBin Meng } 27756f6e31eSBin Meng 27856f6e31eSBin Meng /* PLIC */ 27956f6e31eSBin Meng s->plic = sifive_plic_create(memmap[MICROCHIP_PFSOC_PLIC].base, 28056f6e31eSBin Meng plic_hart_config, 0, 28156f6e31eSBin Meng MICROCHIP_PFSOC_PLIC_NUM_SOURCES, 28256f6e31eSBin Meng MICROCHIP_PFSOC_PLIC_NUM_PRIORITIES, 28356f6e31eSBin Meng MICROCHIP_PFSOC_PLIC_PRIORITY_BASE, 28456f6e31eSBin Meng MICROCHIP_PFSOC_PLIC_PENDING_BASE, 28556f6e31eSBin Meng MICROCHIP_PFSOC_PLIC_ENABLE_BASE, 28656f6e31eSBin Meng MICROCHIP_PFSOC_PLIC_ENABLE_STRIDE, 28756f6e31eSBin Meng MICROCHIP_PFSOC_PLIC_CONTEXT_BASE, 28856f6e31eSBin Meng MICROCHIP_PFSOC_PLIC_CONTEXT_STRIDE, 28956f6e31eSBin Meng memmap[MICROCHIP_PFSOC_PLIC].size); 29056f6e31eSBin Meng g_free(plic_hart_config); 29156f6e31eSBin Meng 2927124e27bSBin Meng /* DMA */ 2937124e27bSBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->dma), errp); 2947124e27bSBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->dma), 0, 2957124e27bSBin Meng memmap[MICROCHIP_PFSOC_DMA].base); 2967124e27bSBin Meng for (i = 0; i < SIFIVE_PDMA_IRQS; i++) { 2977124e27bSBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->dma), i, 2987124e27bSBin Meng qdev_get_gpio_in(DEVICE(s->plic), 2997124e27bSBin Meng MICROCHIP_PFSOC_DMA_IRQ0 + i)); 3007124e27bSBin Meng } 3017124e27bSBin Meng 30256f6e31eSBin Meng /* SYSREG */ 303cdd58c70SBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->sysreg), errp); 304cdd58c70SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysreg), 0, 305cdd58c70SBin Meng memmap[MICROCHIP_PFSOC_SYSREG].base); 30656f6e31eSBin Meng 30756f6e31eSBin Meng /* MPUCFG */ 30856f6e31eSBin Meng create_unimplemented_device("microchip.pfsoc.mpucfg", 30956f6e31eSBin Meng memmap[MICROCHIP_PFSOC_MPUCFG].base, 31056f6e31eSBin Meng memmap[MICROCHIP_PFSOC_MPUCFG].size); 31156f6e31eSBin Meng 312933f73f1SBin Meng /* DDR SGMII PHY */ 313933f73f1SBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->ddr_sgmii_phy), errp); 314933f73f1SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->ddr_sgmii_phy), 0, 315933f73f1SBin Meng memmap[MICROCHIP_PFSOC_DDR_SGMII_PHY].base); 316933f73f1SBin Meng 317933f73f1SBin Meng /* DDR CFG */ 318933f73f1SBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->ddr_cfg), errp); 319933f73f1SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->ddr_cfg), 0, 320933f73f1SBin Meng memmap[MICROCHIP_PFSOC_DDR_CFG].base); 321933f73f1SBin Meng 322898dc008SBin Meng /* SDHCI */ 323898dc008SBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp); 324898dc008SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci), 0, 325898dc008SBin Meng memmap[MICROCHIP_PFSOC_EMMC_SD].base); 326898dc008SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, 327898dc008SBin Meng qdev_get_gpio_in(DEVICE(s->plic), MICROCHIP_PFSOC_EMMC_SD_IRQ)); 328898dc008SBin Meng 3298f2ac39dSBin Meng /* MMUARTs */ 3308f2ac39dSBin Meng s->serial0 = mchp_pfsoc_mmuart_create(system_memory, 3318f2ac39dSBin Meng memmap[MICROCHIP_PFSOC_MMUART0].base, 3328f2ac39dSBin Meng qdev_get_gpio_in(DEVICE(s->plic), MICROCHIP_PFSOC_MMUART0_IRQ), 3338f2ac39dSBin Meng serial_hd(0)); 3348f2ac39dSBin Meng s->serial1 = mchp_pfsoc_mmuart_create(system_memory, 3358f2ac39dSBin Meng memmap[MICROCHIP_PFSOC_MMUART1].base, 3368f2ac39dSBin Meng qdev_get_gpio_in(DEVICE(s->plic), MICROCHIP_PFSOC_MMUART1_IRQ), 3378f2ac39dSBin Meng serial_hd(1)); 3388f2ac39dSBin Meng s->serial2 = mchp_pfsoc_mmuart_create(system_memory, 3398f2ac39dSBin Meng memmap[MICROCHIP_PFSOC_MMUART2].base, 3408f2ac39dSBin Meng qdev_get_gpio_in(DEVICE(s->plic), MICROCHIP_PFSOC_MMUART2_IRQ), 3418f2ac39dSBin Meng serial_hd(2)); 3428f2ac39dSBin Meng s->serial3 = mchp_pfsoc_mmuart_create(system_memory, 3438f2ac39dSBin Meng memmap[MICROCHIP_PFSOC_MMUART3].base, 3448f2ac39dSBin Meng qdev_get_gpio_in(DEVICE(s->plic), MICROCHIP_PFSOC_MMUART3_IRQ), 3458f2ac39dSBin Meng serial_hd(3)); 3468f2ac39dSBin Meng s->serial4 = mchp_pfsoc_mmuart_create(system_memory, 3478f2ac39dSBin Meng memmap[MICROCHIP_PFSOC_MMUART4].base, 3488f2ac39dSBin Meng qdev_get_gpio_in(DEVICE(s->plic), MICROCHIP_PFSOC_MMUART4_IRQ), 3498f2ac39dSBin Meng serial_hd(4)); 3508f2ac39dSBin Meng 351*dfc973ecSVitaly Wool /* SPI */ 352*dfc973ecSVitaly Wool create_unimplemented_device("microchip.pfsoc.spi0", 353*dfc973ecSVitaly Wool memmap[MICROCHIP_PFSOC_SPI0].base, 354*dfc973ecSVitaly Wool memmap[MICROCHIP_PFSOC_SPI0].size); 355*dfc973ecSVitaly Wool create_unimplemented_device("microchip.pfsoc.spi1", 356*dfc973ecSVitaly Wool memmap[MICROCHIP_PFSOC_SPI1].base, 357*dfc973ecSVitaly Wool memmap[MICROCHIP_PFSOC_SPI1].size); 358*dfc973ecSVitaly Wool 35990742c54SBin Meng /* I2C1 */ 36090742c54SBin Meng create_unimplemented_device("microchip.pfsoc.i2c1", 36190742c54SBin Meng memmap[MICROCHIP_PFSOC_I2C1].base, 36290742c54SBin Meng memmap[MICROCHIP_PFSOC_I2C1].size); 36390742c54SBin Meng 36447374b07SBin Meng /* GEMs */ 36547374b07SBin Meng 36647374b07SBin Meng nd = &nd_table[0]; 36747374b07SBin Meng if (nd->used) { 36847374b07SBin Meng qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 36947374b07SBin Meng qdev_set_nic_properties(DEVICE(&s->gem0), nd); 37047374b07SBin Meng } 37147374b07SBin Meng nd = &nd_table[1]; 37247374b07SBin Meng if (nd->used) { 37347374b07SBin Meng qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 37447374b07SBin Meng qdev_set_nic_properties(DEVICE(&s->gem1), nd); 37547374b07SBin Meng } 37647374b07SBin Meng 37747374b07SBin Meng object_property_set_int(OBJECT(&s->gem0), "revision", GEM_REVISION, errp); 37847374b07SBin Meng object_property_set_int(OBJECT(&s->gem0), "phy-addr", 8, errp); 37947374b07SBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->gem0), errp); 38047374b07SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem0), 0, 38147374b07SBin Meng memmap[MICROCHIP_PFSOC_GEM0].base); 38247374b07SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem0), 0, 38347374b07SBin Meng qdev_get_gpio_in(DEVICE(s->plic), MICROCHIP_PFSOC_GEM0_IRQ)); 38447374b07SBin Meng 38547374b07SBin Meng object_property_set_int(OBJECT(&s->gem1), "revision", GEM_REVISION, errp); 38647374b07SBin Meng object_property_set_int(OBJECT(&s->gem1), "phy-addr", 9, errp); 38747374b07SBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->gem1), errp); 38847374b07SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem1), 0, 38947374b07SBin Meng memmap[MICROCHIP_PFSOC_GEM1].base); 39047374b07SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem1), 0, 39147374b07SBin Meng qdev_get_gpio_in(DEVICE(s->plic), MICROCHIP_PFSOC_GEM1_IRQ)); 39247374b07SBin Meng 393ce908a2fSBin Meng /* GPIOs */ 394ce908a2fSBin Meng create_unimplemented_device("microchip.pfsoc.gpio0", 395ce908a2fSBin Meng memmap[MICROCHIP_PFSOC_GPIO0].base, 396ce908a2fSBin Meng memmap[MICROCHIP_PFSOC_GPIO0].size); 397ce908a2fSBin Meng create_unimplemented_device("microchip.pfsoc.gpio1", 398ce908a2fSBin Meng memmap[MICROCHIP_PFSOC_GPIO1].base, 399ce908a2fSBin Meng memmap[MICROCHIP_PFSOC_GPIO1].size); 400ce908a2fSBin Meng create_unimplemented_device("microchip.pfsoc.gpio2", 401ce908a2fSBin Meng memmap[MICROCHIP_PFSOC_GPIO2].base, 402ce908a2fSBin Meng memmap[MICROCHIP_PFSOC_GPIO2].size); 403ce908a2fSBin Meng 40456f6e31eSBin Meng /* eNVM */ 40556f6e31eSBin Meng memory_region_init_rom(envm_data, OBJECT(dev), "microchip.pfsoc.envm.data", 40656f6e31eSBin Meng memmap[MICROCHIP_PFSOC_ENVM_DATA].size, 40756f6e31eSBin Meng &error_fatal); 40856f6e31eSBin Meng memory_region_add_subregion(system_memory, 40956f6e31eSBin Meng memmap[MICROCHIP_PFSOC_ENVM_DATA].base, 41056f6e31eSBin Meng envm_data); 41156f6e31eSBin Meng 412e35d6179SBin Meng /* IOSCB */ 413e35d6179SBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->ioscb), errp); 414e35d6179SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->ioscb), 0, 415e35d6179SBin Meng memmap[MICROCHIP_PFSOC_IOSCB].base); 416*dfc973ecSVitaly Wool 417*dfc973ecSVitaly Wool /* QSPI Flash */ 418*dfc973ecSVitaly Wool memory_region_init_rom(qspi_xip_mem, OBJECT(dev), 419*dfc973ecSVitaly Wool "microchip.pfsoc.qspi_xip", 420*dfc973ecSVitaly Wool memmap[MICROCHIP_PFSOC_QSPI_XIP].size, 421*dfc973ecSVitaly Wool &error_fatal); 422*dfc973ecSVitaly Wool memory_region_add_subregion(system_memory, 423*dfc973ecSVitaly Wool memmap[MICROCHIP_PFSOC_QSPI_XIP].base, 424*dfc973ecSVitaly Wool qspi_xip_mem); 42556f6e31eSBin Meng } 42656f6e31eSBin Meng 42756f6e31eSBin Meng static void microchip_pfsoc_soc_class_init(ObjectClass *oc, void *data) 42856f6e31eSBin Meng { 42956f6e31eSBin Meng DeviceClass *dc = DEVICE_CLASS(oc); 43056f6e31eSBin Meng 43156f6e31eSBin Meng dc->realize = microchip_pfsoc_soc_realize; 43256f6e31eSBin Meng /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 43356f6e31eSBin Meng dc->user_creatable = false; 43456f6e31eSBin Meng } 43556f6e31eSBin Meng 43656f6e31eSBin Meng static const TypeInfo microchip_pfsoc_soc_type_info = { 43756f6e31eSBin Meng .name = TYPE_MICROCHIP_PFSOC, 43856f6e31eSBin Meng .parent = TYPE_DEVICE, 43956f6e31eSBin Meng .instance_size = sizeof(MicrochipPFSoCState), 44056f6e31eSBin Meng .instance_init = microchip_pfsoc_soc_instance_init, 44156f6e31eSBin Meng .class_init = microchip_pfsoc_soc_class_init, 44256f6e31eSBin Meng }; 44356f6e31eSBin Meng 44456f6e31eSBin Meng static void microchip_pfsoc_soc_register_types(void) 44556f6e31eSBin Meng { 44656f6e31eSBin Meng type_register_static(µchip_pfsoc_soc_type_info); 44756f6e31eSBin Meng } 44856f6e31eSBin Meng 44956f6e31eSBin Meng type_init(microchip_pfsoc_soc_register_types) 45056f6e31eSBin Meng 45156f6e31eSBin Meng static void microchip_icicle_kit_machine_init(MachineState *machine) 45256f6e31eSBin Meng { 45356f6e31eSBin Meng MachineClass *mc = MACHINE_GET_CLASS(machine); 45456f6e31eSBin Meng const struct MemmapEntry *memmap = microchip_pfsoc_memmap; 45556f6e31eSBin Meng MicrochipIcicleKitState *s = MICROCHIP_ICICLE_KIT_MACHINE(machine); 45656f6e31eSBin Meng MemoryRegion *system_memory = get_system_memory(); 457f03100d7SBin Meng MemoryRegion *mem_low = g_new(MemoryRegion, 1); 458f03100d7SBin Meng MemoryRegion *mem_low_alias = g_new(MemoryRegion, 1); 459f03100d7SBin Meng MemoryRegion *mem_high = g_new(MemoryRegion, 1); 460f03100d7SBin Meng MemoryRegion *mem_high_alias = g_new(MemoryRegion, 1); 461f03100d7SBin Meng uint64_t mem_high_size; 462898dc008SBin Meng DriveInfo *dinfo = drive_get_next(IF_SD); 46356f6e31eSBin Meng 46456f6e31eSBin Meng /* Sanity check on RAM size */ 46556f6e31eSBin Meng if (machine->ram_size < mc->default_ram_size) { 46656f6e31eSBin Meng char *sz = size_to_str(mc->default_ram_size); 46756f6e31eSBin Meng error_report("Invalid RAM size, should be bigger than %s", sz); 46856f6e31eSBin Meng g_free(sz); 46956f6e31eSBin Meng exit(EXIT_FAILURE); 47056f6e31eSBin Meng } 47156f6e31eSBin Meng 47256f6e31eSBin Meng /* Initialize SoC */ 47356f6e31eSBin Meng object_initialize_child(OBJECT(machine), "soc", &s->soc, 47456f6e31eSBin Meng TYPE_MICROCHIP_PFSOC); 47556f6e31eSBin Meng qdev_realize(DEVICE(&s->soc), NULL, &error_abort); 47656f6e31eSBin Meng 47756f6e31eSBin Meng /* Register RAM */ 478f03100d7SBin Meng memory_region_init_ram(mem_low, NULL, "microchip.icicle.kit.ram_low", 479f03100d7SBin Meng memmap[MICROCHIP_PFSOC_DRAM_LO].size, 480f03100d7SBin Meng &error_fatal); 481f03100d7SBin Meng memory_region_init_alias(mem_low_alias, NULL, 482f03100d7SBin Meng "microchip.icicle.kit.ram_low.alias", 483f03100d7SBin Meng mem_low, 0, 484f03100d7SBin Meng memmap[MICROCHIP_PFSOC_DRAM_LO_ALIAS].size); 48556f6e31eSBin Meng memory_region_add_subregion(system_memory, 486f03100d7SBin Meng memmap[MICROCHIP_PFSOC_DRAM_LO].base, 487f03100d7SBin Meng mem_low); 488f03100d7SBin Meng memory_region_add_subregion(system_memory, 489f03100d7SBin Meng memmap[MICROCHIP_PFSOC_DRAM_LO_ALIAS].base, 490f03100d7SBin Meng mem_low_alias); 491f03100d7SBin Meng 492f03100d7SBin Meng mem_high_size = machine->ram_size - 1 * GiB; 493f03100d7SBin Meng 494f03100d7SBin Meng memory_region_init_ram(mem_high, NULL, "microchip.icicle.kit.ram_high", 495f03100d7SBin Meng mem_high_size, &error_fatal); 496f03100d7SBin Meng memory_region_init_alias(mem_high_alias, NULL, 497f03100d7SBin Meng "microchip.icicle.kit.ram_high.alias", 498f03100d7SBin Meng mem_high, 0, mem_high_size); 499f03100d7SBin Meng memory_region_add_subregion(system_memory, 500f03100d7SBin Meng memmap[MICROCHIP_PFSOC_DRAM_HI].base, 501f03100d7SBin Meng mem_high); 502f03100d7SBin Meng memory_region_add_subregion(system_memory, 503f03100d7SBin Meng memmap[MICROCHIP_PFSOC_DRAM_HI_ALIAS].base, 504f03100d7SBin Meng mem_high_alias); 50556f6e31eSBin Meng 50656f6e31eSBin Meng /* Load the firmware */ 50756f6e31eSBin Meng riscv_find_and_load_firmware(machine, BIOS_FILENAME, RESET_VECTOR, NULL); 508898dc008SBin Meng 509898dc008SBin Meng /* Attach an SD card */ 510898dc008SBin Meng if (dinfo) { 511898dc008SBin Meng CadenceSDHCIState *sdhci = &(s->soc.sdhci); 512898dc008SBin Meng DeviceState *card = qdev_new(TYPE_SD_CARD); 513898dc008SBin Meng 514898dc008SBin Meng qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo), 515898dc008SBin Meng &error_fatal); 516898dc008SBin Meng qdev_realize_and_unref(card, sdhci->bus, &error_fatal); 517898dc008SBin Meng } 51856f6e31eSBin Meng } 51956f6e31eSBin Meng 52056f6e31eSBin Meng static void microchip_icicle_kit_machine_class_init(ObjectClass *oc, void *data) 52156f6e31eSBin Meng { 52256f6e31eSBin Meng MachineClass *mc = MACHINE_CLASS(oc); 52356f6e31eSBin Meng 52456f6e31eSBin Meng mc->desc = "Microchip PolarFire SoC Icicle Kit"; 52556f6e31eSBin Meng mc->init = microchip_icicle_kit_machine_init; 52656f6e31eSBin Meng mc->max_cpus = MICROCHIP_PFSOC_MANAGEMENT_CPU_COUNT + 52756f6e31eSBin Meng MICROCHIP_PFSOC_COMPUTE_CPU_COUNT; 52856f6e31eSBin Meng mc->min_cpus = MICROCHIP_PFSOC_MANAGEMENT_CPU_COUNT + 1; 52956f6e31eSBin Meng mc->default_cpus = mc->min_cpus; 530f03100d7SBin Meng 531f03100d7SBin Meng /* 532f03100d7SBin Meng * Map 513 MiB high memory, the mimimum required high memory size, because 533f03100d7SBin Meng * HSS will do memory test against the high memory address range regardless 534f03100d7SBin Meng * of physical memory installed. 535f03100d7SBin Meng * 536f03100d7SBin Meng * See memory_tests() in mss_ddr.c in the HSS source code. 537f03100d7SBin Meng */ 538f03100d7SBin Meng mc->default_ram_size = 1537 * MiB; 53956f6e31eSBin Meng } 54056f6e31eSBin Meng 54156f6e31eSBin Meng static const TypeInfo microchip_icicle_kit_machine_typeinfo = { 54256f6e31eSBin Meng .name = MACHINE_TYPE_NAME("microchip-icicle-kit"), 54356f6e31eSBin Meng .parent = TYPE_MACHINE, 54456f6e31eSBin Meng .class_init = microchip_icicle_kit_machine_class_init, 54556f6e31eSBin Meng .instance_size = sizeof(MicrochipIcicleKitState), 54656f6e31eSBin Meng }; 54756f6e31eSBin Meng 54856f6e31eSBin Meng static void microchip_icicle_kit_machine_init_register_types(void) 54956f6e31eSBin Meng { 55056f6e31eSBin Meng type_register_static(µchip_icicle_kit_machine_typeinfo); 55156f6e31eSBin Meng } 55256f6e31eSBin Meng 55356f6e31eSBin Meng type_init(microchip_icicle_kit_machine_init_register_types) 554