xref: /qemu/hw/sd/sdhci.c (revision 9e4b27ca)
149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini  * SD Association Host Standard Specification v2.0 controller emulation
349ab747fSPaolo Bonzini  *
4598a40b3SPhilippe Mathieu-Daudé  * Datasheet: PartA2_SD_Host_Controller_Simplified_Specification_Ver2.00.pdf
5598a40b3SPhilippe Mathieu-Daudé  *
649ab747fSPaolo Bonzini  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
749ab747fSPaolo Bonzini  * Mitsyanko Igor <i.mitsyanko@samsung.com>
849ab747fSPaolo Bonzini  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
949ab747fSPaolo Bonzini  *
1049ab747fSPaolo Bonzini  * Based on MMC controller for Samsung S5PC1xx-based board emulation
1149ab747fSPaolo Bonzini  * by Alexey Merkulov and Vladimir Monakhov.
1249ab747fSPaolo Bonzini  *
1349ab747fSPaolo Bonzini  * This program is free software; you can redistribute it and/or modify it
1449ab747fSPaolo Bonzini  * under the terms of the GNU General Public License as published by the
1549ab747fSPaolo Bonzini  * Free Software Foundation; either version 2 of the License, or (at your
1649ab747fSPaolo Bonzini  * option) any later version.
1749ab747fSPaolo Bonzini  *
1849ab747fSPaolo Bonzini  * This program is distributed in the hope that it will be useful,
1949ab747fSPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
2049ab747fSPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
2149ab747fSPaolo Bonzini  * See the GNU General Public License for more details.
2249ab747fSPaolo Bonzini  *
2349ab747fSPaolo Bonzini  * You should have received a copy of the GNU General Public License along
2449ab747fSPaolo Bonzini  * with this program; if not, see <http://www.gnu.org/licenses/>.
2549ab747fSPaolo Bonzini  */
2649ab747fSPaolo Bonzini 
270430891cSPeter Maydell #include "qemu/osdep.h"
284c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h"
296ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h"
30b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
3164552b6bSMarkus Armbruster #include "hw/irq.h"
32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
3349ab747fSPaolo Bonzini #include "sysemu/dma.h"
3449ab747fSPaolo Bonzini #include "qemu/timer.h"
3549ab747fSPaolo Bonzini #include "qemu/bitops.h"
36f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
37d6454270SMarkus Armbruster #include "migration/vmstate.h"
38637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3903dd024fSPaolo Bonzini #include "qemu/log.h"
400b8fa32fSMarkus Armbruster #include "qemu/module.h"
418be487d8SPhilippe Mathieu-Daudé #include "trace.h"
42db1015e9SEduardo Habkost #include "qom/object.h"
4349ab747fSPaolo Bonzini 
4440bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
45fa34a3c5SEduardo Habkost /* This is reusing the SDBus typedef from SD_BUS */
DECLARE_INSTANCE_CHECKER(SDBus,SDHCI_BUS,TYPE_SDHCI_BUS)46fa34a3c5SEduardo Habkost DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS,
47fa34a3c5SEduardo Habkost                          TYPE_SDHCI_BUS)
4840bbc194SPeter Maydell 
49aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
50aa164fbfSPhilippe Mathieu-Daudé 
5109b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
5209b738ffSPhilippe Mathieu-Daudé {
5309b738ffSPhilippe Mathieu-Daudé     return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
5409b738ffSPhilippe Mathieu-Daudé }
5509b738ffSPhilippe Mathieu-Daudé 
566ff37c3dSPhilippe Mathieu-Daudé /* return true on error */
sdhci_check_capab_freq_range(SDHCIState * s,const char * desc,uint8_t freq,Error ** errp)576ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
586ff37c3dSPhilippe Mathieu-Daudé                                          uint8_t freq, Error **errp)
596ff37c3dSPhilippe Mathieu-Daudé {
604d67852dSPhilippe Mathieu-Daudé     if (s->sd_spec_version >= 3) {
614d67852dSPhilippe Mathieu-Daudé         return false;
624d67852dSPhilippe Mathieu-Daudé     }
636ff37c3dSPhilippe Mathieu-Daudé     switch (freq) {
646ff37c3dSPhilippe Mathieu-Daudé     case 0:
656ff37c3dSPhilippe Mathieu-Daudé     case 10 ... 63:
666ff37c3dSPhilippe Mathieu-Daudé         break;
676ff37c3dSPhilippe Mathieu-Daudé     default:
686ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "SD %s clock frequency can have value"
696ff37c3dSPhilippe Mathieu-Daudé                    "in range 0-63 only", desc);
706ff37c3dSPhilippe Mathieu-Daudé         return true;
716ff37c3dSPhilippe Mathieu-Daudé     }
726ff37c3dSPhilippe Mathieu-Daudé     return false;
736ff37c3dSPhilippe Mathieu-Daudé }
746ff37c3dSPhilippe Mathieu-Daudé 
sdhci_check_capareg(SDHCIState * s,Error ** errp)756ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp)
766ff37c3dSPhilippe Mathieu-Daudé {
776ff37c3dSPhilippe Mathieu-Daudé     uint64_t msk = s->capareg;
786ff37c3dSPhilippe Mathieu-Daudé     uint32_t val;
796ff37c3dSPhilippe Mathieu-Daudé     bool y;
806ff37c3dSPhilippe Mathieu-Daudé 
816ff37c3dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
821e23b63fSPhilippe Mathieu-Daudé     case 4:
831e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
841e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v4)", val);
851e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
861e23b63fSPhilippe Mathieu-Daudé 
871e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
881e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("UHS-II", val);
891e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
901e23b63fSPhilippe Mathieu-Daudé 
911e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
921e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA3", val);
931e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
941e23b63fSPhilippe Mathieu-Daudé 
951e23b63fSPhilippe Mathieu-Daudé     /* fallthrough */
964d67852dSPhilippe Mathieu-Daudé     case 3:
974d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
984d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("async interrupt", val);
994d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
1004d67852dSPhilippe Mathieu-Daudé 
1014d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
1024d67852dSPhilippe Mathieu-Daudé         if (val) {
1034d67852dSPhilippe Mathieu-Daudé             error_setg(errp, "slot-type not supported");
1044d67852dSPhilippe Mathieu-Daudé             return;
1054d67852dSPhilippe Mathieu-Daudé         }
1064d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("slot type", val);
1074d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
1084d67852dSPhilippe Mathieu-Daudé 
1094d67852dSPhilippe Mathieu-Daudé         if (val != 2) {
1104d67852dSPhilippe Mathieu-Daudé             val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
1114d67852dSPhilippe Mathieu-Daudé             trace_sdhci_capareg("8-bit bus", val);
1124d67852dSPhilippe Mathieu-Daudé         }
1134d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
1144d67852dSPhilippe Mathieu-Daudé 
1154d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
1164d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("bus speed mask", val);
1174d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
1184d67852dSPhilippe Mathieu-Daudé 
1194d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
1204d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("driver strength mask", val);
1214d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
1224d67852dSPhilippe Mathieu-Daudé 
1234d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
1244d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("timer re-tuning", val);
1254d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
1264d67852dSPhilippe Mathieu-Daudé 
1274d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
1284d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("use SDR50 tuning", val);
1294d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
1304d67852dSPhilippe Mathieu-Daudé 
1314d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
1324d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("re-tuning mode", val);
1334d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
1344d67852dSPhilippe Mathieu-Daudé 
1354d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
1364d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("clock multiplier", val);
1374d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
1384d67852dSPhilippe Mathieu-Daudé 
1394d67852dSPhilippe Mathieu-Daudé     /* fallthrough */
1406ff37c3dSPhilippe Mathieu-Daudé     case 2: /* default version */
1410540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
1420540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA2", val);
1430540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
1440540fba9SPhilippe Mathieu-Daudé 
1450540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
1460540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA1", val);
1470540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
1480540fba9SPhilippe Mathieu-Daudé 
1490540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
1501e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v3)", val);
1510540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
1526ff37c3dSPhilippe Mathieu-Daudé 
1536ff37c3dSPhilippe Mathieu-Daudé     /* fallthrough */
1546ff37c3dSPhilippe Mathieu-Daudé     case 1:
1556ff37c3dSPhilippe Mathieu-Daudé         y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
1566ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
1576ff37c3dSPhilippe Mathieu-Daudé 
1586ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
1596ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
1606ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
1616ff37c3dSPhilippe Mathieu-Daudé             return;
1626ff37c3dSPhilippe Mathieu-Daudé         }
1636ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
1646ff37c3dSPhilippe Mathieu-Daudé 
1656ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
1666ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
1676ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
1686ff37c3dSPhilippe Mathieu-Daudé             return;
1696ff37c3dSPhilippe Mathieu-Daudé         }
1706ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
1716ff37c3dSPhilippe Mathieu-Daudé 
1726ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
1736ff37c3dSPhilippe Mathieu-Daudé         if (val >= 3) {
1746ff37c3dSPhilippe Mathieu-Daudé             error_setg(errp, "block size can be 512, 1024 or 2048 only");
1756ff37c3dSPhilippe Mathieu-Daudé             return;
1766ff37c3dSPhilippe Mathieu-Daudé         }
1776ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
1786ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
1796ff37c3dSPhilippe Mathieu-Daudé 
1806ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
1816ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("high speed", val);
1826ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
1836ff37c3dSPhilippe Mathieu-Daudé 
1846ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
1856ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("SDMA", val);
1866ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
1876ff37c3dSPhilippe Mathieu-Daudé 
1886ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
1896ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("suspend/resume", val);
1906ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
1916ff37c3dSPhilippe Mathieu-Daudé 
1926ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
1936ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.3v", val);
1946ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
1956ff37c3dSPhilippe Mathieu-Daudé 
1966ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
1976ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.0v", val);
1986ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
1996ff37c3dSPhilippe Mathieu-Daudé 
2006ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
2016ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("1.8v", val);
2026ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
2036ff37c3dSPhilippe Mathieu-Daudé         break;
2046ff37c3dSPhilippe Mathieu-Daudé 
2056ff37c3dSPhilippe Mathieu-Daudé     default:
2066ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
2076ff37c3dSPhilippe Mathieu-Daudé     }
2086ff37c3dSPhilippe Mathieu-Daudé     if (msk) {
2096ff37c3dSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP,
2106ff37c3dSPhilippe Mathieu-Daudé                       "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
2116ff37c3dSPhilippe Mathieu-Daudé     }
2126ff37c3dSPhilippe Mathieu-Daudé }
2136ff37c3dSPhilippe Mathieu-Daudé 
sdhci_slotint(SDHCIState * s)21449ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s)
21549ab747fSPaolo Bonzini {
21649ab747fSPaolo Bonzini     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
21749ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
21849ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
21949ab747fSPaolo Bonzini }
22049ab747fSPaolo Bonzini 
2212bd9ae7eSPhilippe Mathieu-Daudé /* Return true if IRQ was pending and delivered */
sdhci_update_irq(SDHCIState * s)2222bd9ae7eSPhilippe Mathieu-Daudé static bool sdhci_update_irq(SDHCIState *s)
22349ab747fSPaolo Bonzini {
2242bd9ae7eSPhilippe Mathieu-Daudé     bool pending = sdhci_slotint(s);
2252bd9ae7eSPhilippe Mathieu-Daudé 
2262bd9ae7eSPhilippe Mathieu-Daudé     qemu_set_irq(s->irq, pending);
2272bd9ae7eSPhilippe Mathieu-Daudé 
2282bd9ae7eSPhilippe Mathieu-Daudé     return pending;
22949ab747fSPaolo Bonzini }
23049ab747fSPaolo Bonzini 
sdhci_raise_insertion_irq(void * opaque)23149ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque)
23249ab747fSPaolo Bonzini {
23349ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
23449ab747fSPaolo Bonzini 
23549ab747fSPaolo Bonzini     if (s->norintsts & SDHC_NIS_REMOVE) {
236bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
237bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
23849ab747fSPaolo Bonzini     } else {
23949ab747fSPaolo Bonzini         s->prnsts = 0x1ff0000;
24049ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_INSERT) {
24149ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_INSERT;
24249ab747fSPaolo Bonzini         }
24349ab747fSPaolo Bonzini         sdhci_update_irq(s);
24449ab747fSPaolo Bonzini     }
24549ab747fSPaolo Bonzini }
24649ab747fSPaolo Bonzini 
sdhci_set_inserted(DeviceState * dev,bool level)24740bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
24849ab747fSPaolo Bonzini {
24940bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
25049ab747fSPaolo Bonzini 
2518be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
25249ab747fSPaolo Bonzini     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
25349ab747fSPaolo Bonzini         /* Give target some time to notice card ejection */
254bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
255bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
25649ab747fSPaolo Bonzini     } else {
25749ab747fSPaolo Bonzini         if (level) {
25849ab747fSPaolo Bonzini             s->prnsts = 0x1ff0000;
25949ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_INSERT) {
26049ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_INSERT;
26149ab747fSPaolo Bonzini             }
26249ab747fSPaolo Bonzini         } else {
26349ab747fSPaolo Bonzini             s->prnsts = 0x1fa0000;
26449ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
26549ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
26649ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_REMOVE) {
26749ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_REMOVE;
26849ab747fSPaolo Bonzini             }
26949ab747fSPaolo Bonzini         }
27049ab747fSPaolo Bonzini         sdhci_update_irq(s);
27149ab747fSPaolo Bonzini     }
27249ab747fSPaolo Bonzini }
27349ab747fSPaolo Bonzini 
sdhci_set_readonly(DeviceState * dev,bool level)27440bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
27549ab747fSPaolo Bonzini {
27640bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
27749ab747fSPaolo Bonzini 
27849ab747fSPaolo Bonzini     if (level) {
27949ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_WRITE_PROTECT;
28049ab747fSPaolo Bonzini     } else {
28149ab747fSPaolo Bonzini         /* Write enabled */
28249ab747fSPaolo Bonzini         s->prnsts |= SDHC_WRITE_PROTECT;
28349ab747fSPaolo Bonzini     }
28449ab747fSPaolo Bonzini }
28549ab747fSPaolo Bonzini 
sdhci_reset(SDHCIState * s)28649ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s)
28749ab747fSPaolo Bonzini {
28840bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
28940bbc194SPeter Maydell 
290bc72ad67SAlex Bligh     timer_del(s->insert_timer);
291bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
292aceb5b06SPhilippe Mathieu-Daudé 
293aceb5b06SPhilippe Mathieu-Daudé     /* Set all registers to 0. Capabilities/Version registers are not cleared
29449ab747fSPaolo Bonzini      * and assumed to always preserve their value, given to them during
29549ab747fSPaolo Bonzini      * initialization */
29649ab747fSPaolo Bonzini     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
29749ab747fSPaolo Bonzini 
29840bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
29940bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
30040bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
30140bbc194SPeter Maydell 
30249ab747fSPaolo Bonzini     s->data_count = 0;
30349ab747fSPaolo Bonzini     s->stopped_state = sdhc_not_stopped;
3040a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
30549ab747fSPaolo Bonzini }
30649ab747fSPaolo Bonzini 
sdhci_poweron_reset(DeviceState * dev)3078b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
3088b41c305SPeter Maydell {
3098b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
3108b41c305SPeter Maydell      * commanded via device register apart from handling of the
3118b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
3128b41c305SPeter Maydell      */
3138b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
3148b41c305SPeter Maydell 
3158b41c305SPeter Maydell     sdhci_reset(s);
3168b41c305SPeter Maydell 
3178b41c305SPeter Maydell     if (s->pending_insert_quirk) {
3188b41c305SPeter Maydell         s->pending_insert_state = true;
3198b41c305SPeter Maydell     }
3208b41c305SPeter Maydell }
3218b41c305SPeter Maydell 
322d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
32349ab747fSPaolo Bonzini 
324946df4d5SLu Gao #define BLOCK_SIZE_MASK (4 * KiB - 1)
325946df4d5SLu Gao 
sdhci_send_command(SDHCIState * s)32649ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s)
32749ab747fSPaolo Bonzini {
32849ab747fSPaolo Bonzini     SDRequest request;
32949ab747fSPaolo Bonzini     uint8_t response[16];
33049ab747fSPaolo Bonzini     int rlen;
331b263d8f9SBin Meng     bool timeout = false;
33249ab747fSPaolo Bonzini 
33349ab747fSPaolo Bonzini     s->errintsts = 0;
33449ab747fSPaolo Bonzini     s->acmd12errsts = 0;
33549ab747fSPaolo Bonzini     request.cmd = s->cmdreg >> 8;
33649ab747fSPaolo Bonzini     request.arg = s->argument;
3378be487d8SPhilippe Mathieu-Daudé 
3388be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
33940bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
34049ab747fSPaolo Bonzini 
34149ab747fSPaolo Bonzini     if (s->cmdreg & SDHC_CMD_RESPONSE) {
34249ab747fSPaolo Bonzini         if (rlen == 4) {
343b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(response);
34449ab747fSPaolo Bonzini             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
3458be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
34649ab747fSPaolo Bonzini         } else if (rlen == 16) {
347b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(&response[11]);
348b3141c06SPhilippe Mathieu-Daudé             s->rspreg[1] = ldl_be_p(&response[7]);
349b3141c06SPhilippe Mathieu-Daudé             s->rspreg[2] = ldl_be_p(&response[3]);
35049ab747fSPaolo Bonzini             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
35149ab747fSPaolo Bonzini                             response[2];
3528be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
3538be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
35449ab747fSPaolo Bonzini         } else {
355b263d8f9SBin Meng             timeout = true;
3568be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
35749ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
35849ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
35949ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
36049ab747fSPaolo Bonzini             }
36149ab747fSPaolo Bonzini         }
36249ab747fSPaolo Bonzini 
363fd1e5c81SAndrey Smirnov         if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
364fd1e5c81SAndrey Smirnov             (s->norintstsen & SDHC_NISEN_TRSCMP) &&
36549ab747fSPaolo Bonzini             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
36649ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_TRSCMP;
36749ab747fSPaolo Bonzini         }
36849ab747fSPaolo Bonzini     }
36949ab747fSPaolo Bonzini 
37049ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
37149ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_CMDCMP;
37249ab747fSPaolo Bonzini     }
37349ab747fSPaolo Bonzini 
37449ab747fSPaolo Bonzini     sdhci_update_irq(s);
37549ab747fSPaolo Bonzini 
376946df4d5SLu Gao     if (!timeout && (s->blksize & BLOCK_SIZE_MASK) &&
377946df4d5SLu Gao         (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
378656f416cSPeter Crosthwaite         s->data_count = 0;
379d368ba43SKevin O'Connor         sdhci_data_transfer(s);
38049ab747fSPaolo Bonzini     }
38149ab747fSPaolo Bonzini }
38249ab747fSPaolo Bonzini 
sdhci_end_transfer(SDHCIState * s)38349ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s)
38449ab747fSPaolo Bonzini {
38549ab747fSPaolo Bonzini     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
38649ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
38749ab747fSPaolo Bonzini         SDRequest request;
38849ab747fSPaolo Bonzini         uint8_t response[16];
38949ab747fSPaolo Bonzini 
39049ab747fSPaolo Bonzini         request.cmd = 0x0C;
39149ab747fSPaolo Bonzini         request.arg = 0;
3928be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
39340bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
39449ab747fSPaolo Bonzini         /* Auto CMD12 response goes to the upper Response register */
395b3141c06SPhilippe Mathieu-Daudé         s->rspreg[3] = ldl_be_p(response);
39649ab747fSPaolo Bonzini     }
39749ab747fSPaolo Bonzini 
39849ab747fSPaolo Bonzini     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
39949ab747fSPaolo Bonzini             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
40049ab747fSPaolo Bonzini             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
40149ab747fSPaolo Bonzini 
40249ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
40349ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_TRSCMP;
40449ab747fSPaolo Bonzini     }
40549ab747fSPaolo Bonzini 
40649ab747fSPaolo Bonzini     sdhci_update_irq(s);
40749ab747fSPaolo Bonzini }
40849ab747fSPaolo Bonzini 
40949ab747fSPaolo Bonzini /*
41049ab747fSPaolo Bonzini  * Programmed i/o data transfer
41149ab747fSPaolo Bonzini  */
41249ab747fSPaolo Bonzini 
41349ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
sdhci_read_block_from_card(SDHCIState * s)41449ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s)
41549ab747fSPaolo Bonzini {
416ea55a221SPhilippe Mathieu-Daudé     const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
41749ab747fSPaolo Bonzini 
41849ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) &&
41949ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
42049ab747fSPaolo Bonzini         return;
42149ab747fSPaolo Bonzini     }
42249ab747fSPaolo Bonzini 
423ea55a221SPhilippe Mathieu-Daudé     if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
42408022a91SPhilippe Mathieu-Daudé         /* Device is not in tuning */
425618e0be1SPhilippe Mathieu-Daudé         sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size);
426ea55a221SPhilippe Mathieu-Daudé     }
427ea55a221SPhilippe Mathieu-Daudé 
428ea55a221SPhilippe Mathieu-Daudé     if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
42908022a91SPhilippe Mathieu-Daudé         /* Device is in tuning */
430ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
431ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
432ea55a221SPhilippe Mathieu-Daudé         s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
433ea55a221SPhilippe Mathieu-Daudé                        SDHC_DATA_INHIBIT);
434ea55a221SPhilippe Mathieu-Daudé         goto read_done;
43549ab747fSPaolo Bonzini     }
43649ab747fSPaolo Bonzini 
43749ab747fSPaolo Bonzini     /* New data now available for READ through Buffer Port Register */
43849ab747fSPaolo Bonzini     s->prnsts |= SDHC_DATA_AVAILABLE;
43949ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
44049ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_RBUFRDY;
44149ab747fSPaolo Bonzini     }
44249ab747fSPaolo Bonzini 
44349ab747fSPaolo Bonzini     /* Clear DAT line active status if that was the last block */
44449ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
44549ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
44649ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
44749ab747fSPaolo Bonzini     }
44849ab747fSPaolo Bonzini 
44949ab747fSPaolo Bonzini     /* If stop at block gap request was set and it's not the last block of
45049ab747fSPaolo Bonzini      * data - generate Block Event interrupt */
45149ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
45249ab747fSPaolo Bonzini             s->blkcnt != 1)    {
45349ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
45449ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
45549ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
45649ab747fSPaolo Bonzini         }
45749ab747fSPaolo Bonzini     }
45849ab747fSPaolo Bonzini 
459ea55a221SPhilippe Mathieu-Daudé read_done:
46049ab747fSPaolo Bonzini     sdhci_update_irq(s);
46149ab747fSPaolo Bonzini }
46249ab747fSPaolo Bonzini 
46349ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
sdhci_read_dataport(SDHCIState * s,unsigned size)46449ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
46549ab747fSPaolo Bonzini {
46649ab747fSPaolo Bonzini     uint32_t value = 0;
46749ab747fSPaolo Bonzini     int i;
46849ab747fSPaolo Bonzini 
46949ab747fSPaolo Bonzini     /* first check that a valid data exists in host controller input buffer */
47049ab747fSPaolo Bonzini     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
4718be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
47249ab747fSPaolo Bonzini         return 0;
47349ab747fSPaolo Bonzini     }
47449ab747fSPaolo Bonzini 
47549ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
476*9e4b27caSPhilippe Mathieu-Daudé         assert(s->data_count < s->buf_maxsz);
47749ab747fSPaolo Bonzini         value |= s->fifo_buffer[s->data_count] << i * 8;
47849ab747fSPaolo Bonzini         s->data_count++;
47949ab747fSPaolo Bonzini         /* check if we've read all valid data (blksize bytes) from buffer */
480bf8ec38eSPhilippe Mathieu-Daudé         if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
4818be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
48249ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
48349ab747fSPaolo Bonzini             s->data_count = 0;  /* next buff read must start at position [0] */
48449ab747fSPaolo Bonzini 
48549ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
48649ab747fSPaolo Bonzini                 s->blkcnt--;
48749ab747fSPaolo Bonzini             }
48849ab747fSPaolo Bonzini 
48949ab747fSPaolo Bonzini             /* if that was the last block of data */
49049ab747fSPaolo Bonzini             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
49149ab747fSPaolo Bonzini                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
49249ab747fSPaolo Bonzini                  /* stop at gap request */
49349ab747fSPaolo Bonzini                 (s->stopped_state == sdhc_gap_read &&
49449ab747fSPaolo Bonzini                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
495d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
49649ab747fSPaolo Bonzini             } else { /* if there are more data, read next block from card */
497d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
49849ab747fSPaolo Bonzini             }
49949ab747fSPaolo Bonzini             break;
50049ab747fSPaolo Bonzini         }
50149ab747fSPaolo Bonzini     }
50249ab747fSPaolo Bonzini 
50349ab747fSPaolo Bonzini     return value;
50449ab747fSPaolo Bonzini }
50549ab747fSPaolo Bonzini 
50649ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */
sdhci_write_block_to_card(SDHCIState * s)50749ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s)
50849ab747fSPaolo Bonzini {
50949ab747fSPaolo Bonzini     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
51049ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
51149ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_WBUFRDY;
51249ab747fSPaolo Bonzini         }
51349ab747fSPaolo Bonzini         sdhci_update_irq(s);
51449ab747fSPaolo Bonzini         return;
51549ab747fSPaolo Bonzini     }
51649ab747fSPaolo Bonzini 
51749ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
51849ab747fSPaolo Bonzini         if (s->blkcnt == 0) {
51949ab747fSPaolo Bonzini             return;
52049ab747fSPaolo Bonzini         } else {
52149ab747fSPaolo Bonzini             s->blkcnt--;
52249ab747fSPaolo Bonzini         }
52349ab747fSPaolo Bonzini     }
52449ab747fSPaolo Bonzini 
52562a21be6SPhilippe Mathieu-Daudé     sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK);
52649ab747fSPaolo Bonzini 
52749ab747fSPaolo Bonzini     /* Next data can be written through BUFFER DATORT register */
52849ab747fSPaolo Bonzini     s->prnsts |= SDHC_SPACE_AVAILABLE;
52949ab747fSPaolo Bonzini 
53049ab747fSPaolo Bonzini     /* Finish transfer if that was the last block of data */
53149ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
53249ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) &&
53349ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
534d368ba43SKevin O'Connor         sdhci_end_transfer(s);
535dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
536dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
53749ab747fSPaolo Bonzini     }
53849ab747fSPaolo Bonzini 
53949ab747fSPaolo Bonzini     /* Generate Block Gap Event if requested and if not the last block */
54049ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
54149ab747fSPaolo Bonzini             s->blkcnt > 0) {
54249ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DOING_WRITE;
54349ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
54449ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
54549ab747fSPaolo Bonzini         }
546d368ba43SKevin O'Connor         sdhci_end_transfer(s);
54749ab747fSPaolo Bonzini     }
54849ab747fSPaolo Bonzini 
54949ab747fSPaolo Bonzini     sdhci_update_irq(s);
55049ab747fSPaolo Bonzini }
55149ab747fSPaolo Bonzini 
55249ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port
55349ab747fSPaolo Bonzini  * register */
sdhci_write_dataport(SDHCIState * s,uint32_t value,unsigned size)55449ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
55549ab747fSPaolo Bonzini {
55649ab747fSPaolo Bonzini     unsigned i;
55749ab747fSPaolo Bonzini 
55849ab747fSPaolo Bonzini     /* Check that there is free space left in a buffer */
55949ab747fSPaolo Bonzini     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
5608be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
56149ab747fSPaolo Bonzini         return;
56249ab747fSPaolo Bonzini     }
56349ab747fSPaolo Bonzini 
56449ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
565*9e4b27caSPhilippe Mathieu-Daudé         assert(s->data_count < s->buf_maxsz);
56649ab747fSPaolo Bonzini         s->fifo_buffer[s->data_count] = value & 0xFF;
56749ab747fSPaolo Bonzini         s->data_count++;
56849ab747fSPaolo Bonzini         value >>= 8;
569bf8ec38eSPhilippe Mathieu-Daudé         if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
5708be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
57149ab747fSPaolo Bonzini             s->data_count = 0;
57249ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
57349ab747fSPaolo Bonzini             if (s->prnsts & SDHC_DOING_WRITE) {
574d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
57549ab747fSPaolo Bonzini             }
57649ab747fSPaolo Bonzini         }
57749ab747fSPaolo Bonzini     }
57849ab747fSPaolo Bonzini }
57949ab747fSPaolo Bonzini 
58049ab747fSPaolo Bonzini /*
58149ab747fSPaolo Bonzini  * Single DMA data transfer
58249ab747fSPaolo Bonzini  */
58349ab747fSPaolo Bonzini 
58449ab747fSPaolo Bonzini /* Multi block SDMA transfer */
sdhci_sdma_transfer_multi_blocks(SDHCIState * s)58549ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
58649ab747fSPaolo Bonzini {
58749ab747fSPaolo Bonzini     bool page_aligned = false;
588618e0be1SPhilippe Mathieu-Daudé     unsigned int begin;
589bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
590bf8ec38eSPhilippe Mathieu-Daudé     uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
59149ab747fSPaolo Bonzini     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
59249ab747fSPaolo Bonzini 
5936e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
5946e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
5956e86d903SPrasad J Pandit         return;
5966e86d903SPrasad J Pandit     }
5976e86d903SPrasad J Pandit 
59849ab747fSPaolo Bonzini     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
59949ab747fSPaolo Bonzini      * possible stop at page boundary if initial address is not page aligned,
60049ab747fSPaolo Bonzini      * allow them to work properly */
60149ab747fSPaolo Bonzini     if ((s->sdmasysad % boundary_chk) == 0) {
60249ab747fSPaolo Bonzini         page_aligned = true;
60349ab747fSPaolo Bonzini     }
60449ab747fSPaolo Bonzini 
6058bc1f1aaSBin Meng     s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
60649ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
6078bc1f1aaSBin Meng         s->prnsts |= SDHC_DOING_READ;
60849ab747fSPaolo Bonzini         while (s->blkcnt) {
60949ab747fSPaolo Bonzini             if (s->data_count == 0) {
610618e0be1SPhilippe Mathieu-Daudé                 sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
61149ab747fSPaolo Bonzini             }
61249ab747fSPaolo Bonzini             begin = s->data_count;
61349ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
61449ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
61549ab747fSPaolo Bonzini                 boundary_count = 0;
61649ab747fSPaolo Bonzini              } else {
61749ab747fSPaolo Bonzini                 s->data_count = block_size;
61849ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
61949ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
62049ab747fSPaolo Bonzini                     s->blkcnt--;
62149ab747fSPaolo Bonzini                 }
62249ab747fSPaolo Bonzini             }
623ba06fe8aSPhilippe Mathieu-Daudé             dma_memory_write(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin],
624ba06fe8aSPhilippe Mathieu-Daudé                              s->data_count - begin, MEMTXATTRS_UNSPECIFIED);
62549ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
62649ab747fSPaolo Bonzini             if (s->data_count == block_size) {
62749ab747fSPaolo Bonzini                 s->data_count = 0;
62849ab747fSPaolo Bonzini             }
62949ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
63049ab747fSPaolo Bonzini                 break;
63149ab747fSPaolo Bonzini             }
63249ab747fSPaolo Bonzini         }
63349ab747fSPaolo Bonzini     } else {
6348bc1f1aaSBin Meng         s->prnsts |= SDHC_DOING_WRITE;
63549ab747fSPaolo Bonzini         while (s->blkcnt) {
63649ab747fSPaolo Bonzini             begin = s->data_count;
63749ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
63849ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
63949ab747fSPaolo Bonzini                 boundary_count = 0;
64049ab747fSPaolo Bonzini              } else {
64149ab747fSPaolo Bonzini                 s->data_count = block_size;
64249ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
64349ab747fSPaolo Bonzini             }
644ba06fe8aSPhilippe Mathieu-Daudé             dma_memory_read(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin],
645ba06fe8aSPhilippe Mathieu-Daudé                             s->data_count - begin, MEMTXATTRS_UNSPECIFIED);
64649ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
64749ab747fSPaolo Bonzini             if (s->data_count == block_size) {
64862a21be6SPhilippe Mathieu-Daudé                 sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
64949ab747fSPaolo Bonzini                 s->data_count = 0;
65049ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
65149ab747fSPaolo Bonzini                     s->blkcnt--;
65249ab747fSPaolo Bonzini                 }
65349ab747fSPaolo Bonzini             }
65449ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
65549ab747fSPaolo Bonzini                 break;
65649ab747fSPaolo Bonzini             }
65749ab747fSPaolo Bonzini         }
65849ab747fSPaolo Bonzini     }
65949ab747fSPaolo Bonzini 
66049ab747fSPaolo Bonzini     if (s->blkcnt == 0) {
661d368ba43SKevin O'Connor         sdhci_end_transfer(s);
66249ab747fSPaolo Bonzini     } else {
66349ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_DMA) {
66449ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_DMA;
66549ab747fSPaolo Bonzini         }
66649ab747fSPaolo Bonzini         sdhci_update_irq(s);
66749ab747fSPaolo Bonzini     }
66849ab747fSPaolo Bonzini }
66949ab747fSPaolo Bonzini 
67049ab747fSPaolo Bonzini /* single block SDMA transfer */
sdhci_sdma_transfer_single_block(SDHCIState * s)67149ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s)
67249ab747fSPaolo Bonzini {
673bf8ec38eSPhilippe Mathieu-Daudé     uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
67449ab747fSPaolo Bonzini 
67549ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
676618e0be1SPhilippe Mathieu-Daudé         sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt);
677ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt,
678ba06fe8aSPhilippe Mathieu-Daudé                          MEMTXATTRS_UNSPECIFIED);
67949ab747fSPaolo Bonzini     } else {
680ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt,
681ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
68262a21be6SPhilippe Mathieu-Daudé         sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt);
68349ab747fSPaolo Bonzini     }
68449ab747fSPaolo Bonzini     s->blkcnt--;
68549ab747fSPaolo Bonzini 
686d368ba43SKevin O'Connor     sdhci_end_transfer(s);
68749ab747fSPaolo Bonzini }
68849ab747fSPaolo Bonzini 
68949ab747fSPaolo Bonzini typedef struct ADMADescr {
69049ab747fSPaolo Bonzini     hwaddr addr;
69149ab747fSPaolo Bonzini     uint16_t length;
69249ab747fSPaolo Bonzini     uint8_t attr;
69349ab747fSPaolo Bonzini     uint8_t incr;
69449ab747fSPaolo Bonzini } ADMADescr;
69549ab747fSPaolo Bonzini 
get_adma_description(SDHCIState * s,ADMADescr * dscr)69649ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
69749ab747fSPaolo Bonzini {
69849ab747fSPaolo Bonzini     uint32_t adma1 = 0;
69949ab747fSPaolo Bonzini     uint64_t adma2 = 0;
70049ab747fSPaolo Bonzini     hwaddr entry_addr = (hwaddr)s->admasysaddr;
70106c5120bSPhilippe Mathieu-Daudé     switch (SDHC_DMA_TYPE(s->hostctl1)) {
70249ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_32:
703ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2),
704ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
70549ab747fSPaolo Bonzini         adma2 = le64_to_cpu(adma2);
70649ab747fSPaolo Bonzini         /* The spec does not specify endianness of descriptor table.
70749ab747fSPaolo Bonzini          * We currently assume that it is LE.
70849ab747fSPaolo Bonzini          */
70949ab747fSPaolo Bonzini         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
71049ab747fSPaolo Bonzini         dscr->length = (uint16_t)extract64(adma2, 16, 16);
71149ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
71249ab747fSPaolo Bonzini         dscr->incr = 8;
71349ab747fSPaolo Bonzini         break;
71449ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA1_32:
715ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1),
716ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
71749ab747fSPaolo Bonzini         adma1 = le32_to_cpu(adma1);
71849ab747fSPaolo Bonzini         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
71949ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
72049ab747fSPaolo Bonzini         dscr->incr = 4;
72149ab747fSPaolo Bonzini         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
72249ab747fSPaolo Bonzini             dscr->length = (uint16_t)extract32(adma1, 12, 16);
72349ab747fSPaolo Bonzini         } else {
7244c8f9735SPhilippe Mathieu-Daudé             dscr->length = 4 * KiB;
72549ab747fSPaolo Bonzini         }
72649ab747fSPaolo Bonzini         break;
72749ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_64:
728ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1,
729ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
730ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2,
731ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
73249ab747fSPaolo Bonzini         dscr->length = le16_to_cpu(dscr->length);
733ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8,
734ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
73504654b5aSSai Pavan Boddu         dscr->addr = le64_to_cpu(dscr->addr);
73604654b5aSSai Pavan Boddu         dscr->attr &= (uint8_t) ~0xC0;
73749ab747fSPaolo Bonzini         dscr->incr = 12;
73849ab747fSPaolo Bonzini         break;
73949ab747fSPaolo Bonzini     }
74049ab747fSPaolo Bonzini }
74149ab747fSPaolo Bonzini 
74249ab747fSPaolo Bonzini /* Advanced DMA data transfer */
74349ab747fSPaolo Bonzini 
sdhci_do_adma(SDHCIState * s)74449ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s)
74549ab747fSPaolo Bonzini {
746618e0be1SPhilippe Mathieu-Daudé     unsigned int begin, length;
747bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
748799f7f01SPhilippe Mathieu-Daudé     const MemTxAttrs attrs = { .memory = true };
7498be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
75078e619cbSPhilippe Mathieu-Daudé     MemTxResult res;
75149ab747fSPaolo Bonzini     int i;
75249ab747fSPaolo Bonzini 
7536a9e5cc6SPhilippe Mathieu-Daudé     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN && !s->blkcnt) {
7546a9e5cc6SPhilippe Mathieu-Daudé         /* Stop Multiple Transfer */
7556a9e5cc6SPhilippe Mathieu-Daudé         sdhci_end_transfer(s);
7566a9e5cc6SPhilippe Mathieu-Daudé         return;
7576a9e5cc6SPhilippe Mathieu-Daudé     }
7586a9e5cc6SPhilippe Mathieu-Daudé 
75949ab747fSPaolo Bonzini     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
76049ab747fSPaolo Bonzini         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
76149ab747fSPaolo Bonzini 
76249ab747fSPaolo Bonzini         get_adma_description(s, &dscr);
7638be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
76449ab747fSPaolo Bonzini 
76549ab747fSPaolo Bonzini         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
76649ab747fSPaolo Bonzini             /* Indicate that error occurred in ST_FDS state */
76749ab747fSPaolo Bonzini             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
76849ab747fSPaolo Bonzini             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
76949ab747fSPaolo Bonzini 
77049ab747fSPaolo Bonzini             /* Generate ADMA error interrupt */
77149ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
77249ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_ADMAERR;
77349ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
77449ab747fSPaolo Bonzini             }
77549ab747fSPaolo Bonzini 
77649ab747fSPaolo Bonzini             sdhci_update_irq(s);
77749ab747fSPaolo Bonzini             return;
77849ab747fSPaolo Bonzini         }
77949ab747fSPaolo Bonzini 
7804c8f9735SPhilippe Mathieu-Daudé         length = dscr.length ? dscr.length : 64 * KiB;
78149ab747fSPaolo Bonzini 
78249ab747fSPaolo Bonzini         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
78349ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
784bc6f2899SBin Meng             s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
78549ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_READ) {
786bc6f2899SBin Meng                 s->prnsts |= SDHC_DOING_READ;
78749ab747fSPaolo Bonzini                 while (length) {
78849ab747fSPaolo Bonzini                     if (s->data_count == 0) {
789618e0be1SPhilippe Mathieu-Daudé                         sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
79049ab747fSPaolo Bonzini                     }
79149ab747fSPaolo Bonzini                     begin = s->data_count;
79249ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
79349ab747fSPaolo Bonzini                         s->data_count = length + begin;
79449ab747fSPaolo Bonzini                         length = 0;
79549ab747fSPaolo Bonzini                      } else {
79649ab747fSPaolo Bonzini                         s->data_count = block_size;
79749ab747fSPaolo Bonzini                         length -= block_size - begin;
79849ab747fSPaolo Bonzini                     }
79978e619cbSPhilippe Mathieu-Daudé                     res = dma_memory_write(s->dma_as, dscr.addr,
80049ab747fSPaolo Bonzini                                            &s->fifo_buffer[begin],
801ba06fe8aSPhilippe Mathieu-Daudé                                            s->data_count - begin,
802799f7f01SPhilippe Mathieu-Daudé                                            attrs);
80378e619cbSPhilippe Mathieu-Daudé                     if (res != MEMTX_OK) {
80478e619cbSPhilippe Mathieu-Daudé                         break;
80578e619cbSPhilippe Mathieu-Daudé                     }
80649ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
80749ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
80849ab747fSPaolo Bonzini                         s->data_count = 0;
80949ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
81049ab747fSPaolo Bonzini                             s->blkcnt--;
81149ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
81249ab747fSPaolo Bonzini                                 break;
81349ab747fSPaolo Bonzini                             }
81449ab747fSPaolo Bonzini                         }
81549ab747fSPaolo Bonzini                     }
81649ab747fSPaolo Bonzini                 }
81749ab747fSPaolo Bonzini             } else {
818bc6f2899SBin Meng                 s->prnsts |= SDHC_DOING_WRITE;
81949ab747fSPaolo Bonzini                 while (length) {
82049ab747fSPaolo Bonzini                     begin = s->data_count;
82149ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
82249ab747fSPaolo Bonzini                         s->data_count = length + begin;
82349ab747fSPaolo Bonzini                         length = 0;
82449ab747fSPaolo Bonzini                      } else {
82549ab747fSPaolo Bonzini                         s->data_count = block_size;
82649ab747fSPaolo Bonzini                         length -= block_size - begin;
82749ab747fSPaolo Bonzini                     }
82878e619cbSPhilippe Mathieu-Daudé                     res = dma_memory_read(s->dma_as, dscr.addr,
8299db11cefSPeter Crosthwaite                                           &s->fifo_buffer[begin],
830ba06fe8aSPhilippe Mathieu-Daudé                                           s->data_count - begin,
831799f7f01SPhilippe Mathieu-Daudé                                           attrs);
83278e619cbSPhilippe Mathieu-Daudé                     if (res != MEMTX_OK) {
83378e619cbSPhilippe Mathieu-Daudé                         break;
83478e619cbSPhilippe Mathieu-Daudé                     }
83549ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
83649ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
83762a21be6SPhilippe Mathieu-Daudé                         sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
83849ab747fSPaolo Bonzini                         s->data_count = 0;
83949ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
84049ab747fSPaolo Bonzini                             s->blkcnt--;
84149ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
84249ab747fSPaolo Bonzini                                 break;
84349ab747fSPaolo Bonzini                             }
84449ab747fSPaolo Bonzini                         }
84549ab747fSPaolo Bonzini                     }
84649ab747fSPaolo Bonzini                 }
84749ab747fSPaolo Bonzini             }
84878e619cbSPhilippe Mathieu-Daudé             if (res != MEMTX_OK) {
84978e619cbSPhilippe Mathieu-Daudé                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
85078e619cbSPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
85178e619cbSPhilippe Mathieu-Daudé                     s->errintsts |= SDHC_EIS_ADMAERR;
85278e619cbSPhilippe Mathieu-Daudé                     s->norintsts |= SDHC_NIS_ERR;
85378e619cbSPhilippe Mathieu-Daudé                 }
85478e619cbSPhilippe Mathieu-Daudé                 sdhci_update_irq(s);
85578e619cbSPhilippe Mathieu-Daudé             } else {
85649ab747fSPaolo Bonzini                 s->admasysaddr += dscr.incr;
85778e619cbSPhilippe Mathieu-Daudé             }
85849ab747fSPaolo Bonzini             break;
85949ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
86049ab747fSPaolo Bonzini             s->admasysaddr = dscr.addr;
8618be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
86249ab747fSPaolo Bonzini             break;
86349ab747fSPaolo Bonzini         default:
86449ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
86549ab747fSPaolo Bonzini             break;
86649ab747fSPaolo Bonzini         }
86749ab747fSPaolo Bonzini 
8681d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
8698be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
8701d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
8711d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
8721d32c26fSPeter Crosthwaite             }
8731d32c26fSPeter Crosthwaite 
8749321c1f2SPhilippe Mathieu-Daudé             if (sdhci_update_irq(s) && !(dscr.attr & SDHC_ADMA_ATTR_END)) {
8759321c1f2SPhilippe Mathieu-Daudé                 /* IRQ delivered, reschedule current transfer */
8769321c1f2SPhilippe Mathieu-Daudé                 break;
8779321c1f2SPhilippe Mathieu-Daudé             }
8781d32c26fSPeter Crosthwaite         }
8791d32c26fSPeter Crosthwaite 
88049ab747fSPaolo Bonzini         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
88149ab747fSPaolo Bonzini         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
88249ab747fSPaolo Bonzini                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
8838be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
88449ab747fSPaolo Bonzini             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
88549ab747fSPaolo Bonzini                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
88649ab747fSPaolo Bonzini                 s->blkcnt != 0)) {
8878be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
88849ab747fSPaolo Bonzini                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
88949ab747fSPaolo Bonzini                         SDHC_ADMAERR_STATE_ST_TFR;
89049ab747fSPaolo Bonzini                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
8918be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
89249ab747fSPaolo Bonzini                     s->errintsts |= SDHC_EIS_ADMAERR;
89349ab747fSPaolo Bonzini                     s->norintsts |= SDHC_NIS_ERR;
89449ab747fSPaolo Bonzini                 }
89549ab747fSPaolo Bonzini 
89649ab747fSPaolo Bonzini                 sdhci_update_irq(s);
89749ab747fSPaolo Bonzini             }
898d368ba43SKevin O'Connor             sdhci_end_transfer(s);
89949ab747fSPaolo Bonzini             return;
90049ab747fSPaolo Bonzini         }
90149ab747fSPaolo Bonzini 
90249ab747fSPaolo Bonzini     }
90349ab747fSPaolo Bonzini 
90449ab747fSPaolo Bonzini     /* we have unfinished business - reschedule to continue ADMA */
905bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
906bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
90749ab747fSPaolo Bonzini }
90849ab747fSPaolo Bonzini 
90949ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */
91049ab747fSPaolo Bonzini 
sdhci_data_transfer(void * opaque)911d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
91249ab747fSPaolo Bonzini {
913d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
91449ab747fSPaolo Bonzini 
91549ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_DMA) {
91606c5120bSPhilippe Mathieu-Daudé         switch (SDHC_DMA_TYPE(s->hostctl1)) {
91749ab747fSPaolo Bonzini         case SDHC_CTRL_SDMA:
91849ab747fSPaolo Bonzini             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
919d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
92049ab747fSPaolo Bonzini             } else {
921d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
92249ab747fSPaolo Bonzini             }
92349ab747fSPaolo Bonzini 
92449ab747fSPaolo Bonzini             break;
92549ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA1_32:
9260540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
9278be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
92849ab747fSPaolo Bonzini                 break;
92949ab747fSPaolo Bonzini             }
93049ab747fSPaolo Bonzini 
931d368ba43SKevin O'Connor             sdhci_do_adma(s);
93249ab747fSPaolo Bonzini             break;
93349ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_32:
9340540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
9358be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
93649ab747fSPaolo Bonzini                 break;
93749ab747fSPaolo Bonzini             }
93849ab747fSPaolo Bonzini 
939d368ba43SKevin O'Connor             sdhci_do_adma(s);
94049ab747fSPaolo Bonzini             break;
94149ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_64:
9420540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
9430540fba9SPhilippe Mathieu-Daudé                     !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
9448be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
94549ab747fSPaolo Bonzini                 break;
94649ab747fSPaolo Bonzini             }
94749ab747fSPaolo Bonzini 
948d368ba43SKevin O'Connor             sdhci_do_adma(s);
94949ab747fSPaolo Bonzini             break;
95049ab747fSPaolo Bonzini         default:
9518be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
95249ab747fSPaolo Bonzini             break;
95349ab747fSPaolo Bonzini         }
95449ab747fSPaolo Bonzini     } else {
95540bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
95649ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
95749ab747fSPaolo Bonzini                     SDHC_DAT_LINE_ACTIVE;
958d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
95949ab747fSPaolo Bonzini         } else {
96049ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
96149ab747fSPaolo Bonzini                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
962d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
96349ab747fSPaolo Bonzini         }
96449ab747fSPaolo Bonzini     }
96549ab747fSPaolo Bonzini }
96649ab747fSPaolo Bonzini 
sdhci_can_issue_command(SDHCIState * s)96749ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s)
96849ab747fSPaolo Bonzini {
9696890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
97049ab747fSPaolo Bonzini         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
97149ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
97249ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
97349ab747fSPaolo Bonzini         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
97449ab747fSPaolo Bonzini         return false;
97549ab747fSPaolo Bonzini     }
97649ab747fSPaolo Bonzini 
97749ab747fSPaolo Bonzini     return true;
97849ab747fSPaolo Bonzini }
97949ab747fSPaolo Bonzini 
98049ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and
98149ab747fSPaolo Bonzini  * continuous manner */
98249ab747fSPaolo Bonzini static inline bool
sdhci_buff_access_is_sequential(SDHCIState * s,unsigned byte_num)98349ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
98449ab747fSPaolo Bonzini {
98549ab747fSPaolo Bonzini     if ((s->data_count & 0x3) != byte_num) {
9868be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
98749ab747fSPaolo Bonzini                           "is prohibited\n");
98849ab747fSPaolo Bonzini         return false;
98949ab747fSPaolo Bonzini     }
99049ab747fSPaolo Bonzini     return true;
99149ab747fSPaolo Bonzini }
99249ab747fSPaolo Bonzini 
sdhci_resume_pending_transfer(SDHCIState * s)99345e5dc43SPhilippe Mathieu-Daudé static void sdhci_resume_pending_transfer(SDHCIState *s)
99445e5dc43SPhilippe Mathieu-Daudé {
99545e5dc43SPhilippe Mathieu-Daudé     timer_del(s->transfer_timer);
99645e5dc43SPhilippe Mathieu-Daudé     sdhci_data_transfer(s);
99745e5dc43SPhilippe Mathieu-Daudé }
99845e5dc43SPhilippe Mathieu-Daudé 
sdhci_read(void * opaque,hwaddr offset,unsigned size)999d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
100049ab747fSPaolo Bonzini {
1001d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
100249ab747fSPaolo Bonzini     uint32_t ret = 0;
100349ab747fSPaolo Bonzini 
100445e5dc43SPhilippe Mathieu-Daudé     if (timer_pending(s->transfer_timer)) {
100545e5dc43SPhilippe Mathieu-Daudé         sdhci_resume_pending_transfer(s);
100645e5dc43SPhilippe Mathieu-Daudé     }
100745e5dc43SPhilippe Mathieu-Daudé 
100849ab747fSPaolo Bonzini     switch (offset & ~0x3) {
100949ab747fSPaolo Bonzini     case SDHC_SYSAD:
101049ab747fSPaolo Bonzini         ret = s->sdmasysad;
101149ab747fSPaolo Bonzini         break;
101249ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
101349ab747fSPaolo Bonzini         ret = s->blksize | (s->blkcnt << 16);
101449ab747fSPaolo Bonzini         break;
101549ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
101649ab747fSPaolo Bonzini         ret = s->argument;
101749ab747fSPaolo Bonzini         break;
101849ab747fSPaolo Bonzini     case SDHC_TRNMOD:
101949ab747fSPaolo Bonzini         ret = s->trnmod | (s->cmdreg << 16);
102049ab747fSPaolo Bonzini         break;
102149ab747fSPaolo Bonzini     case SDHC_RSPREG0 ... SDHC_RSPREG3:
102249ab747fSPaolo Bonzini         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
102349ab747fSPaolo Bonzini         break;
102449ab747fSPaolo Bonzini     case  SDHC_BDATA:
102549ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1026d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
10278be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
102849ab747fSPaolo Bonzini             return ret;
102949ab747fSPaolo Bonzini         }
103049ab747fSPaolo Bonzini         break;
103149ab747fSPaolo Bonzini     case SDHC_PRNSTS:
103249ab747fSPaolo Bonzini         ret = s->prnsts;
1033da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
1034da346922SPhilippe Mathieu-Daudé                          sdbus_get_dat_lines(&s->sdbus));
1035da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
1036da346922SPhilippe Mathieu-Daudé                          sdbus_get_cmd_line(&s->sdbus));
103749ab747fSPaolo Bonzini         break;
103849ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
103906c5120bSPhilippe Mathieu-Daudé         ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
104049ab747fSPaolo Bonzini               (s->wakcon << 24);
104149ab747fSPaolo Bonzini         break;
104249ab747fSPaolo Bonzini     case SDHC_CLKCON:
104349ab747fSPaolo Bonzini         ret = s->clkcon | (s->timeoutcon << 16);
104449ab747fSPaolo Bonzini         break;
104549ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
104649ab747fSPaolo Bonzini         ret = s->norintsts | (s->errintsts << 16);
104749ab747fSPaolo Bonzini         break;
104849ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
104949ab747fSPaolo Bonzini         ret = s->norintstsen | (s->errintstsen << 16);
105049ab747fSPaolo Bonzini         break;
105149ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
105249ab747fSPaolo Bonzini         ret = s->norintsigen | (s->errintsigen << 16);
105349ab747fSPaolo Bonzini         break;
105449ab747fSPaolo Bonzini     case SDHC_ACMD12ERRSTS:
1055ea55a221SPhilippe Mathieu-Daudé         ret = s->acmd12errsts | (s->hostctl2 << 16);
105649ab747fSPaolo Bonzini         break;
1057cd209421SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
10585efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->capareg;
10595efc9016SPhilippe Mathieu-Daudé         break;
10605efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
10615efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->capareg >> 32);
106249ab747fSPaolo Bonzini         break;
106349ab747fSPaolo Bonzini     case SDHC_MAXCURR:
10645efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->maxcurr;
10655efc9016SPhilippe Mathieu-Daudé         break;
10665efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
10675efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->maxcurr >> 32);
106849ab747fSPaolo Bonzini         break;
106949ab747fSPaolo Bonzini     case SDHC_ADMAERR:
107049ab747fSPaolo Bonzini         ret =  s->admaerr;
107149ab747fSPaolo Bonzini         break;
107249ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
107349ab747fSPaolo Bonzini         ret = (uint32_t)s->admasysaddr;
107449ab747fSPaolo Bonzini         break;
107549ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
107649ab747fSPaolo Bonzini         ret = (uint32_t)(s->admasysaddr >> 32);
107749ab747fSPaolo Bonzini         break;
107849ab747fSPaolo Bonzini     case SDHC_SLOT_INT_STATUS:
1079aceb5b06SPhilippe Mathieu-Daudé         ret = (s->version << 16) | sdhci_slotint(s);
108049ab747fSPaolo Bonzini         break;
108149ab747fSPaolo Bonzini     default:
108200b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
108300b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
108449ab747fSPaolo Bonzini         break;
108549ab747fSPaolo Bonzini     }
108649ab747fSPaolo Bonzini 
108749ab747fSPaolo Bonzini     ret >>= (offset & 0x3) * 8;
108849ab747fSPaolo Bonzini     ret &= (1ULL << (size * 8)) - 1;
10898be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
109049ab747fSPaolo Bonzini     return ret;
109149ab747fSPaolo Bonzini }
109249ab747fSPaolo Bonzini 
sdhci_blkgap_write(SDHCIState * s,uint8_t value)109349ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
109449ab747fSPaolo Bonzini {
109549ab747fSPaolo Bonzini     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
109649ab747fSPaolo Bonzini         return;
109749ab747fSPaolo Bonzini     }
109849ab747fSPaolo Bonzini     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
109949ab747fSPaolo Bonzini 
110049ab747fSPaolo Bonzini     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
110149ab747fSPaolo Bonzini             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
110249ab747fSPaolo Bonzini         if (s->stopped_state == sdhc_gap_read) {
110349ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
1104d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
110549ab747fSPaolo Bonzini         } else {
110649ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
1107d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
110849ab747fSPaolo Bonzini         }
110949ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
111049ab747fSPaolo Bonzini     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
111149ab747fSPaolo Bonzini         if (s->prnsts & SDHC_DOING_READ) {
111249ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_read;
111349ab747fSPaolo Bonzini         } else if (s->prnsts & SDHC_DOING_WRITE) {
111449ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_write;
111549ab747fSPaolo Bonzini         }
111649ab747fSPaolo Bonzini     }
111749ab747fSPaolo Bonzini }
111849ab747fSPaolo Bonzini 
sdhci_reset_write(SDHCIState * s,uint8_t value)111949ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
112049ab747fSPaolo Bonzini {
112149ab747fSPaolo Bonzini     switch (value) {
112249ab747fSPaolo Bonzini     case SDHC_RESET_ALL:
1123d368ba43SKevin O'Connor         sdhci_reset(s);
112449ab747fSPaolo Bonzini         break;
112549ab747fSPaolo Bonzini     case SDHC_RESET_CMD:
112649ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_CMD_INHIBIT;
112749ab747fSPaolo Bonzini         s->norintsts &= ~SDHC_NIS_CMDCMP;
112849ab747fSPaolo Bonzini         break;
112949ab747fSPaolo Bonzini     case SDHC_RESET_DATA:
113049ab747fSPaolo Bonzini         s->data_count = 0;
113149ab747fSPaolo Bonzini         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
113249ab747fSPaolo Bonzini                 SDHC_DOING_READ | SDHC_DOING_WRITE |
113349ab747fSPaolo Bonzini                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
113449ab747fSPaolo Bonzini         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
113549ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
113649ab747fSPaolo Bonzini         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
113749ab747fSPaolo Bonzini                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
113849ab747fSPaolo Bonzini         break;
113949ab747fSPaolo Bonzini     }
114049ab747fSPaolo Bonzini }
114149ab747fSPaolo Bonzini 
114249ab747fSPaolo Bonzini static void
sdhci_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)1143d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
114449ab747fSPaolo Bonzini {
1145d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
114649ab747fSPaolo Bonzini     unsigned shift =  8 * (offset & 0x3);
114749ab747fSPaolo Bonzini     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
1148d368ba43SKevin O'Connor     uint32_t value = val;
114949ab747fSPaolo Bonzini     value <<= shift;
115049ab747fSPaolo Bonzini 
115145e5dc43SPhilippe Mathieu-Daudé     if (timer_pending(s->transfer_timer)) {
115245e5dc43SPhilippe Mathieu-Daudé         sdhci_resume_pending_transfer(s);
115345e5dc43SPhilippe Mathieu-Daudé     }
115445e5dc43SPhilippe Mathieu-Daudé 
115549ab747fSPaolo Bonzini     switch (offset & ~0x3) {
115649ab747fSPaolo Bonzini     case SDHC_SYSAD:
11578be45cc9SBin Meng         if (!TRANSFERRING_DATA(s->prnsts)) {
115849ab747fSPaolo Bonzini             s->sdmasysad = (s->sdmasysad & mask) | value;
115949ab747fSPaolo Bonzini             MASKED_WRITE(s->sdmasysad, mask, value);
116049ab747fSPaolo Bonzini             /* Writing to last byte of sdmasysad might trigger transfer */
1161946df4d5SLu Gao             if (!(mask & 0xFF000000) && s->blkcnt &&
1162946df4d5SLu Gao                 (s->blksize & BLOCK_SIZE_MASK) &&
11638be45cc9SBin Meng                 SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
116445ba9f76SPrasad J Pandit                 if (s->trnmod & SDHC_TRNS_MULTI) {
1165d368ba43SKevin O'Connor                     sdhci_sdma_transfer_multi_blocks(s);
116645ba9f76SPrasad J Pandit                 } else {
116745ba9f76SPrasad J Pandit                     sdhci_sdma_transfer_single_block(s);
116845ba9f76SPrasad J Pandit                 }
116949ab747fSPaolo Bonzini             }
11708be45cc9SBin Meng         }
117149ab747fSPaolo Bonzini         break;
117249ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
117349ab747fSPaolo Bonzini         if (!TRANSFERRING_DATA(s->prnsts)) {
1174cffb446eSBin Meng             uint16_t blksize = s->blksize;
1175cffb446eSBin Meng 
1176946df4d5SLu Gao             /*
1177946df4d5SLu Gao              * [14:12] SDMA Buffer Boundary
1178946df4d5SLu Gao              * [11:00] Transfer Block Size
1179946df4d5SLu Gao              */
1180946df4d5SLu Gao             MASKED_WRITE(s->blksize, mask, extract32(value, 0, 15));
118149ab747fSPaolo Bonzini             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
11829201bb9aSAlistair Francis 
11839201bb9aSAlistair Francis             /* Limit block size to the maximum buffer size */
11849201bb9aSAlistair Francis             if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
118578ee6bd0SPhilippe Mathieu-Daudé                 qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than "
11869227cc52SPhilippe Mathieu-Daudé                               "the maximum buffer 0x%x\n", __func__, s->blksize,
11879201bb9aSAlistair Francis                               s->buf_maxsz);
11889201bb9aSAlistair Francis 
11899201bb9aSAlistair Francis                 s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
11909201bb9aSAlistair Francis             }
1191cffb446eSBin Meng 
1192cffb446eSBin Meng             /*
1193cffb446eSBin Meng              * If the block size is programmed to a different value from
1194cffb446eSBin Meng              * the previous one, reset the data pointer of s->fifo_buffer[]
1195cffb446eSBin Meng              * so that s->fifo_buffer[] can be filled in using the new block
1196cffb446eSBin Meng              * size in the next transfer.
1197cffb446eSBin Meng              */
1198cffb446eSBin Meng             if (blksize != s->blksize) {
1199cffb446eSBin Meng                 s->data_count = 0;
1200cffb446eSBin Meng             }
12015cd7aa34SBin Meng         }
12029201bb9aSAlistair Francis 
120349ab747fSPaolo Bonzini         break;
120449ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
120549ab747fSPaolo Bonzini         MASKED_WRITE(s->argument, mask, value);
120649ab747fSPaolo Bonzini         break;
120749ab747fSPaolo Bonzini     case SDHC_TRNMOD:
120849ab747fSPaolo Bonzini         /* DMA can be enabled only if it is supported as indicated by
120949ab747fSPaolo Bonzini          * capabilities register */
12106ff37c3dSPhilippe Mathieu-Daudé         if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
121149ab747fSPaolo Bonzini             value &= ~SDHC_TRNS_DMA;
121249ab747fSPaolo Bonzini         }
1213*9e4b27caSPhilippe Mathieu-Daudé 
1214*9e4b27caSPhilippe Mathieu-Daudé         /* TRNMOD writes are inhibited while Command Inhibit (DAT) is true */
1215*9e4b27caSPhilippe Mathieu-Daudé         if (s->prnsts & SDHC_DATA_INHIBIT) {
1216*9e4b27caSPhilippe Mathieu-Daudé             mask |= 0xffff;
1217*9e4b27caSPhilippe Mathieu-Daudé         }
1218*9e4b27caSPhilippe Mathieu-Daudé 
121924bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
122049ab747fSPaolo Bonzini         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
122149ab747fSPaolo Bonzini 
122249ab747fSPaolo Bonzini         /* Writing to the upper byte of CMDREG triggers SD command generation */
1223d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
122449ab747fSPaolo Bonzini             break;
122549ab747fSPaolo Bonzini         }
122649ab747fSPaolo Bonzini 
1227d368ba43SKevin O'Connor         sdhci_send_command(s);
122849ab747fSPaolo Bonzini         break;
122949ab747fSPaolo Bonzini     case  SDHC_BDATA:
123049ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1231d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
123249ab747fSPaolo Bonzini         }
123349ab747fSPaolo Bonzini         break;
123449ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
123549ab747fSPaolo Bonzini         if (!(mask & 0xFF0000)) {
123649ab747fSPaolo Bonzini             sdhci_blkgap_write(s, value >> 16);
123749ab747fSPaolo Bonzini         }
123806c5120bSPhilippe Mathieu-Daudé         MASKED_WRITE(s->hostctl1, mask, value);
123949ab747fSPaolo Bonzini         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
124049ab747fSPaolo Bonzini         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
124149ab747fSPaolo Bonzini         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
124249ab747fSPaolo Bonzini                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
124349ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
124449ab747fSPaolo Bonzini         }
124549ab747fSPaolo Bonzini         break;
124649ab747fSPaolo Bonzini     case SDHC_CLKCON:
124749ab747fSPaolo Bonzini         if (!(mask & 0xFF000000)) {
124849ab747fSPaolo Bonzini             sdhci_reset_write(s, value >> 24);
124949ab747fSPaolo Bonzini         }
125049ab747fSPaolo Bonzini         MASKED_WRITE(s->clkcon, mask, value);
125149ab747fSPaolo Bonzini         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
125249ab747fSPaolo Bonzini         if (s->clkcon & SDHC_CLOCK_INT_EN) {
125349ab747fSPaolo Bonzini             s->clkcon |= SDHC_CLOCK_INT_STABLE;
125449ab747fSPaolo Bonzini         } else {
125549ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
125649ab747fSPaolo Bonzini         }
125749ab747fSPaolo Bonzini         break;
125849ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
125949ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_CARDINT) {
126049ab747fSPaolo Bonzini             value &= ~SDHC_NIS_CARDINT;
126149ab747fSPaolo Bonzini         }
126249ab747fSPaolo Bonzini         s->norintsts &= mask | ~value;
126349ab747fSPaolo Bonzini         s->errintsts &= (mask >> 16) | ~(value >> 16);
126449ab747fSPaolo Bonzini         if (s->errintsts) {
126549ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
126649ab747fSPaolo Bonzini         } else {
126749ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
126849ab747fSPaolo Bonzini         }
126949ab747fSPaolo Bonzini         sdhci_update_irq(s);
127049ab747fSPaolo Bonzini         break;
127149ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
127249ab747fSPaolo Bonzini         MASKED_WRITE(s->norintstsen, mask, value);
127349ab747fSPaolo Bonzini         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
127449ab747fSPaolo Bonzini         s->norintsts &= s->norintstsen;
127549ab747fSPaolo Bonzini         s->errintsts &= s->errintstsen;
127649ab747fSPaolo Bonzini         if (s->errintsts) {
127749ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
127849ab747fSPaolo Bonzini         } else {
127949ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
128049ab747fSPaolo Bonzini         }
12810a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
12820a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
12830a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
12840a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
12850a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
12860a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
12870a7ac9f9SAndrew Baumann         }
128849ab747fSPaolo Bonzini         sdhci_update_irq(s);
128949ab747fSPaolo Bonzini         break;
129049ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
129149ab747fSPaolo Bonzini         MASKED_WRITE(s->norintsigen, mask, value);
129249ab747fSPaolo Bonzini         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
129349ab747fSPaolo Bonzini         sdhci_update_irq(s);
129449ab747fSPaolo Bonzini         break;
129549ab747fSPaolo Bonzini     case SDHC_ADMAERR:
129649ab747fSPaolo Bonzini         MASKED_WRITE(s->admaerr, mask, value);
129749ab747fSPaolo Bonzini         break;
129849ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
129949ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
130049ab747fSPaolo Bonzini                 (uint64_t)mask)) | (uint64_t)value;
130149ab747fSPaolo Bonzini         break;
130249ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
130349ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
130449ab747fSPaolo Bonzini                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
130549ab747fSPaolo Bonzini         break;
130649ab747fSPaolo Bonzini     case SDHC_FEAER:
130749ab747fSPaolo Bonzini         s->acmd12errsts |= value;
130849ab747fSPaolo Bonzini         s->errintsts |= (value >> 16) & s->errintstsen;
130949ab747fSPaolo Bonzini         if (s->acmd12errsts) {
131049ab747fSPaolo Bonzini             s->errintsts |= SDHC_EIS_CMD12ERR;
131149ab747fSPaolo Bonzini         }
131249ab747fSPaolo Bonzini         if (s->errintsts) {
131349ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
131449ab747fSPaolo Bonzini         }
131549ab747fSPaolo Bonzini         sdhci_update_irq(s);
131649ab747fSPaolo Bonzini         break;
13175d2c0464SAndrey Smirnov     case SDHC_ACMD12ERRSTS:
13180034ebe6SPhilippe Mathieu-Daudé         MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
13190034ebe6SPhilippe Mathieu-Daudé         if (s->uhs_mode >= UHS_I) {
13200034ebe6SPhilippe Mathieu-Daudé             MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
13210034ebe6SPhilippe Mathieu-Daudé 
13220034ebe6SPhilippe Mathieu-Daudé             if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
13230034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
13240034ebe6SPhilippe Mathieu-Daudé             } else {
13250034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
13260034ebe6SPhilippe Mathieu-Daudé             }
13270034ebe6SPhilippe Mathieu-Daudé         }
13285d2c0464SAndrey Smirnov         break;
13295efc9016SPhilippe Mathieu-Daudé 
13305efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
13315efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
13325efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR:
13335efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
13345efc9016SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
13355efc9016SPhilippe Mathieu-Daudé                       " <- 0x%08x read-only\n", size, offset, value >> shift);
13365efc9016SPhilippe Mathieu-Daudé         break;
13375efc9016SPhilippe Mathieu-Daudé 
133849ab747fSPaolo Bonzini     default:
133900b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
134000b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
134149ab747fSPaolo Bonzini         break;
134249ab747fSPaolo Bonzini     }
13438be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
13448be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
134549ab747fSPaolo Bonzini }
134649ab747fSPaolo Bonzini 
1347c0a55a0cSPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_mmio_le_ops = {
1348d368ba43SKevin O'Connor     .read = sdhci_read,
1349d368ba43SKevin O'Connor     .write = sdhci_write,
135049ab747fSPaolo Bonzini     .valid = {
135149ab747fSPaolo Bonzini         .min_access_size = 1,
135249ab747fSPaolo Bonzini         .max_access_size = 4,
135349ab747fSPaolo Bonzini         .unaligned = false
135449ab747fSPaolo Bonzini     },
135549ab747fSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
135649ab747fSPaolo Bonzini };
135749ab747fSPaolo Bonzini 
1358c0a55a0cSPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_mmio_be_ops = {
1359c0a55a0cSPhilippe Mathieu-Daudé     .read = sdhci_read,
1360c0a55a0cSPhilippe Mathieu-Daudé     .write = sdhci_write,
1361c0a55a0cSPhilippe Mathieu-Daudé     .impl = {
1362c0a55a0cSPhilippe Mathieu-Daudé         .min_access_size = 4,
1363c0a55a0cSPhilippe Mathieu-Daudé         .max_access_size = 4,
1364c0a55a0cSPhilippe Mathieu-Daudé     },
1365c0a55a0cSPhilippe Mathieu-Daudé     .valid = {
1366c0a55a0cSPhilippe Mathieu-Daudé         .min_access_size = 1,
1367c0a55a0cSPhilippe Mathieu-Daudé         .max_access_size = 4,
1368c0a55a0cSPhilippe Mathieu-Daudé         .unaligned = false
1369c0a55a0cSPhilippe Mathieu-Daudé     },
1370c0a55a0cSPhilippe Mathieu-Daudé     .endianness = DEVICE_BIG_ENDIAN,
1371c0a55a0cSPhilippe Mathieu-Daudé };
1372c0a55a0cSPhilippe Mathieu-Daudé 
sdhci_init_readonly_registers(SDHCIState * s,Error ** errp)1373aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
1374aceb5b06SPhilippe Mathieu-Daudé {
1375de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
13766ff37c3dSPhilippe Mathieu-Daudé 
13774d67852dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
13784d67852dSPhilippe Mathieu-Daudé     case 2 ... 3:
13794d67852dSPhilippe Mathieu-Daudé         break;
13804d67852dSPhilippe Mathieu-Daudé     default:
13814d67852dSPhilippe Mathieu-Daudé         error_setg(errp, "Only Spec v2/v3 are supported");
1382aceb5b06SPhilippe Mathieu-Daudé         return;
1383aceb5b06SPhilippe Mathieu-Daudé     }
1384aceb5b06SPhilippe Mathieu-Daudé     s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
13856ff37c3dSPhilippe Mathieu-Daudé 
1386de1b3800SVladimir Sementsov-Ogievskiy     sdhci_check_capareg(s, errp);
1387de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
13886ff37c3dSPhilippe Mathieu-Daudé         return;
13896ff37c3dSPhilippe Mathieu-Daudé     }
1390aceb5b06SPhilippe Mathieu-Daudé }
1391aceb5b06SPhilippe Mathieu-Daudé 
1392b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1393b635d98cSPhilippe Mathieu-Daudé 
sdhci_initfn(SDHCIState * s)1394ce864603SThomas Huth void sdhci_initfn(SDHCIState *s)
139549ab747fSPaolo Bonzini {
1396d637e1dcSPeter Maydell     qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
139749ab747fSPaolo Bonzini 
1398bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1399d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
14003b830790SBernhard Beschow 
14013b830790SBernhard Beschow     s->io_ops = &sdhci_mmio_le_ops;
140249ab747fSPaolo Bonzini }
140349ab747fSPaolo Bonzini 
sdhci_uninitfn(SDHCIState * s)1404ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s)
140549ab747fSPaolo Bonzini {
1406bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1407bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
140849ab747fSPaolo Bonzini 
140949ab747fSPaolo Bonzini     g_free(s->fifo_buffer);
141049ab747fSPaolo Bonzini     s->fifo_buffer = NULL;
141149ab747fSPaolo Bonzini }
141249ab747fSPaolo Bonzini 
sdhci_common_realize(SDHCIState * s,Error ** errp)1413ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp)
141425367498SPhilippe Mathieu-Daudé {
1415de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
1416aceb5b06SPhilippe Mathieu-Daudé 
1417c0a55a0cSPhilippe Mathieu-Daudé     switch (s->endianness) {
1418c0a55a0cSPhilippe Mathieu-Daudé     case DEVICE_LITTLE_ENDIAN:
14193b830790SBernhard Beschow         /* s->io_ops is little endian by default */
1420c0a55a0cSPhilippe Mathieu-Daudé         break;
1421c0a55a0cSPhilippe Mathieu-Daudé     case DEVICE_BIG_ENDIAN:
14223b830790SBernhard Beschow         if (s->io_ops != &sdhci_mmio_le_ops) {
14233b830790SBernhard Beschow             error_setg(errp, "SD controller doesn't support big endianness");
14243b830790SBernhard Beschow             return;
14253b830790SBernhard Beschow         }
1426c0a55a0cSPhilippe Mathieu-Daudé         s->io_ops = &sdhci_mmio_be_ops;
1427c0a55a0cSPhilippe Mathieu-Daudé         break;
1428c0a55a0cSPhilippe Mathieu-Daudé     default:
1429c0a55a0cSPhilippe Mathieu-Daudé         error_setg(errp, "Incorrect endianness");
1430c0a55a0cSPhilippe Mathieu-Daudé         return;
1431c0a55a0cSPhilippe Mathieu-Daudé     }
1432c0a55a0cSPhilippe Mathieu-Daudé 
1433de1b3800SVladimir Sementsov-Ogievskiy     sdhci_init_readonly_registers(s, errp);
1434de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
1435aceb5b06SPhilippe Mathieu-Daudé         return;
1436aceb5b06SPhilippe Mathieu-Daudé     }
1437c0a55a0cSPhilippe Mathieu-Daudé 
143825367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
143925367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
144025367498SPhilippe Mathieu-Daudé 
1441c0983085SPeter Maydell     memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
144225367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
144325367498SPhilippe Mathieu-Daudé }
144425367498SPhilippe Mathieu-Daudé 
sdhci_common_unrealize(SDHCIState * s)1445b69c3c21SMarkus Armbruster void sdhci_common_unrealize(SDHCIState *s)
14468b7455c7SPhilippe Mathieu-Daudé {
14478b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
14488b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
14498b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
14508b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
14518b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
14528b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
14538b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
14548b7455c7SPhilippe Mathieu-Daudé }
14558b7455c7SPhilippe Mathieu-Daudé 
sdhci_pending_insert_vmstate_needed(void * opaque)14560a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
14570a7ac9f9SAndrew Baumann {
14580a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
14590a7ac9f9SAndrew Baumann 
14600a7ac9f9SAndrew Baumann     return s->pending_insert_state;
14610a7ac9f9SAndrew Baumann }
14620a7ac9f9SAndrew Baumann 
14630a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
14640a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
14650a7ac9f9SAndrew Baumann     .version_id = 1,
14660a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
14670a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
1468307119baSRichard Henderson     .fields = (const VMStateField[]) {
14690a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
14700a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
14710a7ac9f9SAndrew Baumann     },
14720a7ac9f9SAndrew Baumann };
14730a7ac9f9SAndrew Baumann 
147449ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = {
147549ab747fSPaolo Bonzini     .name = "sdhci",
147649ab747fSPaolo Bonzini     .version_id = 1,
147749ab747fSPaolo Bonzini     .minimum_version_id = 1,
1478307119baSRichard Henderson     .fields = (const VMStateField[]) {
147949ab747fSPaolo Bonzini         VMSTATE_UINT32(sdmasysad, SDHCIState),
148049ab747fSPaolo Bonzini         VMSTATE_UINT16(blksize, SDHCIState),
148149ab747fSPaolo Bonzini         VMSTATE_UINT16(blkcnt, SDHCIState),
148249ab747fSPaolo Bonzini         VMSTATE_UINT32(argument, SDHCIState),
148349ab747fSPaolo Bonzini         VMSTATE_UINT16(trnmod, SDHCIState),
148449ab747fSPaolo Bonzini         VMSTATE_UINT16(cmdreg, SDHCIState),
148549ab747fSPaolo Bonzini         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
148649ab747fSPaolo Bonzini         VMSTATE_UINT32(prnsts, SDHCIState),
148706c5120bSPhilippe Mathieu-Daudé         VMSTATE_UINT8(hostctl1, SDHCIState),
148849ab747fSPaolo Bonzini         VMSTATE_UINT8(pwrcon, SDHCIState),
148949ab747fSPaolo Bonzini         VMSTATE_UINT8(blkgap, SDHCIState),
149049ab747fSPaolo Bonzini         VMSTATE_UINT8(wakcon, SDHCIState),
149149ab747fSPaolo Bonzini         VMSTATE_UINT16(clkcon, SDHCIState),
149249ab747fSPaolo Bonzini         VMSTATE_UINT8(timeoutcon, SDHCIState),
149349ab747fSPaolo Bonzini         VMSTATE_UINT8(admaerr, SDHCIState),
149449ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsts, SDHCIState),
149549ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsts, SDHCIState),
149649ab747fSPaolo Bonzini         VMSTATE_UINT16(norintstsen, SDHCIState),
149749ab747fSPaolo Bonzini         VMSTATE_UINT16(errintstsen, SDHCIState),
149849ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsigen, SDHCIState),
149949ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsigen, SDHCIState),
150049ab747fSPaolo Bonzini         VMSTATE_UINT16(acmd12errsts, SDHCIState),
150149ab747fSPaolo Bonzini         VMSTATE_UINT16(data_count, SDHCIState),
150249ab747fSPaolo Bonzini         VMSTATE_UINT64(admasysaddr, SDHCIState),
150349ab747fSPaolo Bonzini         VMSTATE_UINT8(stopped_state, SDHCIState),
150459046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1505e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1506e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
150749ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
15080a7ac9f9SAndrew Baumann     },
1509307119baSRichard Henderson     .subsections = (const VMStateDescription * const []) {
15100a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
15110a7ac9f9SAndrew Baumann         NULL
15120a7ac9f9SAndrew Baumann     },
151349ab747fSPaolo Bonzini };
151449ab747fSPaolo Bonzini 
sdhci_common_class_init(ObjectClass * klass,void * data)1515ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data)
15161c92c505SPhilippe Mathieu-Daudé {
15171c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
15181c92c505SPhilippe Mathieu-Daudé 
15191c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
15201c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
15211c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
15221c92c505SPhilippe Mathieu-Daudé }
15231c92c505SPhilippe Mathieu-Daudé 
1524b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1525b635d98cSPhilippe Mathieu-Daudé 
15265ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1527b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
15280a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
15290a7ac9f9SAndrew Baumann                      false),
153060765b6cSPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", SDHCIState,
153160765b6cSPhilippe Mathieu-Daudé                      dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
15325ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
15335ec911c3SKevin O'Connor };
15345ec911c3SKevin O'Connor 
sdhci_sysbus_init(Object * obj)15357302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
153649ab747fSPaolo Bonzini {
15377302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
15385ec911c3SKevin O'Connor 
153940bbc194SPeter Maydell     sdhci_initfn(s);
15407302dcd6SKevin O'Connor }
15417302dcd6SKevin O'Connor 
sdhci_sysbus_finalize(Object * obj)15427302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
15437302dcd6SKevin O'Connor {
15447302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
154560765b6cSPhilippe Mathieu-Daudé 
154660765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
154760765b6cSPhilippe Mathieu-Daudé         object_unparent(OBJECT(s->dma_mr));
154860765b6cSPhilippe Mathieu-Daudé     }
154960765b6cSPhilippe Mathieu-Daudé 
15507302dcd6SKevin O'Connor     sdhci_uninitfn(s);
15517302dcd6SKevin O'Connor }
15527302dcd6SKevin O'Connor 
sdhci_sysbus_realize(DeviceState * dev,Error ** errp)15537302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error **errp)
15547302dcd6SKevin O'Connor {
1555de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
15567302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
155749ab747fSPaolo Bonzini     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
155849ab747fSPaolo Bonzini 
1559de1b3800SVladimir Sementsov-Ogievskiy     sdhci_common_realize(s, errp);
1560de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
156125367498SPhilippe Mathieu-Daudé         return;
156225367498SPhilippe Mathieu-Daudé     }
156325367498SPhilippe Mathieu-Daudé 
156460765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
156502e57e1cSPhilippe Mathieu-Daudé         s->dma_as = &s->sysbus_dma_as;
156660765b6cSPhilippe Mathieu-Daudé         address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
156760765b6cSPhilippe Mathieu-Daudé     } else {
156860765b6cSPhilippe Mathieu-Daudé         /* use system_memory() if property "dma" not set */
1569dd55c485SPhilippe Mathieu-Daudé         s->dma_as = &address_space_memory;
157060765b6cSPhilippe Mathieu-Daudé     }
1571dd55c485SPhilippe Mathieu-Daudé 
157249ab747fSPaolo Bonzini     sysbus_init_irq(sbd, &s->irq);
1573fd1e5c81SAndrey Smirnov 
157449ab747fSPaolo Bonzini     sysbus_init_mmio(sbd, &s->iomem);
157549ab747fSPaolo Bonzini }
157649ab747fSPaolo Bonzini 
sdhci_sysbus_unrealize(DeviceState * dev)1577b69c3c21SMarkus Armbruster static void sdhci_sysbus_unrealize(DeviceState *dev)
15788b7455c7SPhilippe Mathieu-Daudé {
15798b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
15808b7455c7SPhilippe Mathieu-Daudé 
1581b69c3c21SMarkus Armbruster     sdhci_common_unrealize(s);
158260765b6cSPhilippe Mathieu-Daudé 
158360765b6cSPhilippe Mathieu-Daudé      if (s->dma_mr) {
158460765b6cSPhilippe Mathieu-Daudé         address_space_destroy(s->dma_as);
158560765b6cSPhilippe Mathieu-Daudé     }
15868b7455c7SPhilippe Mathieu-Daudé }
15878b7455c7SPhilippe Mathieu-Daudé 
sdhci_sysbus_class_init(ObjectClass * klass,void * data)15887302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
158949ab747fSPaolo Bonzini {
159049ab747fSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
159149ab747fSPaolo Bonzini 
15924f67d30bSMarc-André Lureau     device_class_set_props(dc, sdhci_sysbus_properties);
15937302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
15948b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
15951c92c505SPhilippe Mathieu-Daudé 
15961c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
159749ab747fSPaolo Bonzini }
159849ab747fSPaolo Bonzini 
15997302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
16007302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
160149ab747fSPaolo Bonzini     .parent = TYPE_SYS_BUS_DEVICE,
160249ab747fSPaolo Bonzini     .instance_size = sizeof(SDHCIState),
16037302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
16047302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
16057302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
160649ab747fSPaolo Bonzini };
160749ab747fSPaolo Bonzini 
1608b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1609b635d98cSPhilippe Mathieu-Daudé 
sdhci_bus_class_init(ObjectClass * klass,void * data)161040bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
161140bbc194SPeter Maydell {
161240bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
161340bbc194SPeter Maydell 
161440bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
161540bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
161640bbc194SPeter Maydell }
161740bbc194SPeter Maydell 
161840bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
161940bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
162040bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
162140bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
162240bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
162340bbc194SPeter Maydell };
162440bbc194SPeter Maydell 
1625efadc818SPhilippe Mathieu-Daudé /* --- qdev i.MX eSDHC --- */
1626efadc818SPhilippe Mathieu-Daudé 
16271e76667fSBernhard Beschow #define USDHC_MIX_CTRL                  0x48
1628c038e574SBernhard Beschow 
16291e76667fSBernhard Beschow #define USDHC_VENDOR_SPEC               0xc0
16301e76667fSBernhard Beschow #define USDHC_IMX_FRC_SDCLK_ON          (1 << 8)
1631c038e574SBernhard Beschow 
16321e76667fSBernhard Beschow #define USDHC_DLL_CTRL                  0x60
1633c038e574SBernhard Beschow 
16341e76667fSBernhard Beschow #define USDHC_TUNING_CTRL               0xcc
16351e76667fSBernhard Beschow #define USDHC_TUNE_CTRL_STATUS          0x68
16361e76667fSBernhard Beschow #define USDHC_WTMK_LVL                  0x44
1637c038e574SBernhard Beschow 
1638c038e574SBernhard Beschow /* Undocumented register used by guests working around erratum ERR004536 */
16391e76667fSBernhard Beschow #define USDHC_UNDOCUMENTED_REG27        0x6c
1640c038e574SBernhard Beschow 
16411e76667fSBernhard Beschow #define USDHC_CTRL_4BITBUS              (0x1 << 1)
16421e76667fSBernhard Beschow #define USDHC_CTRL_8BITBUS              (0x2 << 1)
1643c038e574SBernhard Beschow 
16441e76667fSBernhard Beschow #define USDHC_PRNSTS_SDSTB              (1 << 3)
1645c038e574SBernhard Beschow 
usdhc_read(void * opaque,hwaddr offset,unsigned size)1646fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1647fd1e5c81SAndrey Smirnov {
1648fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1649fd1e5c81SAndrey Smirnov     uint32_t ret;
165006c5120bSPhilippe Mathieu-Daudé     uint16_t hostctl1;
1651fd1e5c81SAndrey Smirnov 
1652fd1e5c81SAndrey Smirnov     switch (offset) {
1653fd1e5c81SAndrey Smirnov     default:
1654fd1e5c81SAndrey Smirnov         return sdhci_read(opaque, offset, size);
1655fd1e5c81SAndrey Smirnov 
1656fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1657fd1e5c81SAndrey Smirnov         /*
1658fd1e5c81SAndrey Smirnov          * For a detailed explanation on the following bit
1659fd1e5c81SAndrey Smirnov          * manipulation code see comments in a similar part of
1660fd1e5c81SAndrey Smirnov          * usdhc_write()
1661fd1e5c81SAndrey Smirnov          */
166206c5120bSPhilippe Mathieu-Daudé         hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
1663fd1e5c81SAndrey Smirnov 
166406c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
16651e76667fSBernhard Beschow             hostctl1 |= USDHC_CTRL_8BITBUS;
1666fd1e5c81SAndrey Smirnov         }
1667fd1e5c81SAndrey Smirnov 
166806c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
16691e76667fSBernhard Beschow             hostctl1 |= USDHC_CTRL_4BITBUS;
1670fd1e5c81SAndrey Smirnov         }
1671fd1e5c81SAndrey Smirnov 
167206c5120bSPhilippe Mathieu-Daudé         ret  = hostctl1;
1673fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->blkgap << 16;
1674fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->wakcon << 24;
1675fd1e5c81SAndrey Smirnov 
1676fd1e5c81SAndrey Smirnov         break;
1677fd1e5c81SAndrey Smirnov 
16786bfd06daSHans-Erik Floryd     case SDHC_PRNSTS:
16796bfd06daSHans-Erik Floryd         /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
16801e76667fSBernhard Beschow         ret = sdhci_read(opaque, offset, size) & ~USDHC_PRNSTS_SDSTB;
16816bfd06daSHans-Erik Floryd         if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
16821e76667fSBernhard Beschow             ret |= USDHC_PRNSTS_SDSTB;
16836bfd06daSHans-Erik Floryd         }
16846bfd06daSHans-Erik Floryd         break;
16856bfd06daSHans-Erik Floryd 
16861e76667fSBernhard Beschow     case USDHC_VENDOR_SPEC:
16873b2d8176SGuenter Roeck         ret = s->vendor_spec;
16883b2d8176SGuenter Roeck         break;
16891e76667fSBernhard Beschow     case USDHC_DLL_CTRL:
16901e76667fSBernhard Beschow     case USDHC_TUNE_CTRL_STATUS:
16911e76667fSBernhard Beschow     case USDHC_UNDOCUMENTED_REG27:
16921e76667fSBernhard Beschow     case USDHC_TUNING_CTRL:
16931e76667fSBernhard Beschow     case USDHC_MIX_CTRL:
16941e76667fSBernhard Beschow     case USDHC_WTMK_LVL:
1695fd1e5c81SAndrey Smirnov         ret = 0;
1696fd1e5c81SAndrey Smirnov         break;
1697fd1e5c81SAndrey Smirnov     }
1698fd1e5c81SAndrey Smirnov 
1699fd1e5c81SAndrey Smirnov     return ret;
1700fd1e5c81SAndrey Smirnov }
1701fd1e5c81SAndrey Smirnov 
1702fd1e5c81SAndrey Smirnov static void
usdhc_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)1703fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1704fd1e5c81SAndrey Smirnov {
1705fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
170606c5120bSPhilippe Mathieu-Daudé     uint8_t hostctl1;
1707fd1e5c81SAndrey Smirnov     uint32_t value = (uint32_t)val;
1708fd1e5c81SAndrey Smirnov 
1709fd1e5c81SAndrey Smirnov     switch (offset) {
17101e76667fSBernhard Beschow     case USDHC_DLL_CTRL:
17111e76667fSBernhard Beschow     case USDHC_TUNE_CTRL_STATUS:
17121e76667fSBernhard Beschow     case USDHC_UNDOCUMENTED_REG27:
17131e76667fSBernhard Beschow     case USDHC_TUNING_CTRL:
17141e76667fSBernhard Beschow     case USDHC_WTMK_LVL:
17153b2d8176SGuenter Roeck         break;
17163b2d8176SGuenter Roeck 
17171e76667fSBernhard Beschow     case USDHC_VENDOR_SPEC:
17183b2d8176SGuenter Roeck         s->vendor_spec = value;
17193b2d8176SGuenter Roeck         switch (s->vendor) {
17203b2d8176SGuenter Roeck         case SDHCI_VENDOR_IMX:
17211e76667fSBernhard Beschow             if (value & USDHC_IMX_FRC_SDCLK_ON) {
17223b2d8176SGuenter Roeck                 s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF;
17233b2d8176SGuenter Roeck             } else {
17243b2d8176SGuenter Roeck                 s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF;
17253b2d8176SGuenter Roeck             }
17263b2d8176SGuenter Roeck             break;
17273b2d8176SGuenter Roeck         default:
17283b2d8176SGuenter Roeck             break;
17293b2d8176SGuenter Roeck         }
1730fd1e5c81SAndrey Smirnov         break;
1731fd1e5c81SAndrey Smirnov 
1732fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1733fd1e5c81SAndrey Smirnov         /*
1734fd1e5c81SAndrey Smirnov          * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1735fd1e5c81SAndrey Smirnov          *
1736fd1e5c81SAndrey Smirnov          *       7         6     5      4      3      2        1      0
1737fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1738fd1e5c81SAndrey Smirnov          * | Card      | Card   | Endian | DATA3     | Data     | Led     |
1739fd1e5c81SAndrey Smirnov          * | Detect    | Detect | Mode   | as Card   | Transfer | Control |
1740fd1e5c81SAndrey Smirnov          * | Signal    | Test   |        | Detection | Width    |         |
1741fd1e5c81SAndrey Smirnov          * | Selection | Level  |        | Pin       |          |         |
1742fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1743fd1e5c81SAndrey Smirnov          *
1744fd1e5c81SAndrey Smirnov          * and 0x29
1745fd1e5c81SAndrey Smirnov          *
1746fd1e5c81SAndrey Smirnov          *  15      10 9    8
1747fd1e5c81SAndrey Smirnov          * |----------+------|
1748fd1e5c81SAndrey Smirnov          * | Reserved | DMA  |
1749fd1e5c81SAndrey Smirnov          * |          | Sel. |
1750fd1e5c81SAndrey Smirnov          * |          |      |
1751fd1e5c81SAndrey Smirnov          * |----------+------|
1752fd1e5c81SAndrey Smirnov          *
1753fd1e5c81SAndrey Smirnov          * and here's what SDCHI spec expects those offsets to be:
1754fd1e5c81SAndrey Smirnov          *
1755fd1e5c81SAndrey Smirnov          * 0x28 (Host Control Register)
1756fd1e5c81SAndrey Smirnov          *
1757fd1e5c81SAndrey Smirnov          *     7        6         5       4  3      2         1        0
1758fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1759fd1e5c81SAndrey Smirnov          * | Card   | Card   | Extended | DMA  | High   | Data     | LED     |
1760fd1e5c81SAndrey Smirnov          * | Detect | Detect | Data     | Sel. | Speed  | Transfer | Control |
1761fd1e5c81SAndrey Smirnov          * | Signal | Test   | Transfer |      | Enable | Width    |         |
1762fd1e5c81SAndrey Smirnov          * | Sel.   | Level  | Width    |      |        |          |         |
1763fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1764fd1e5c81SAndrey Smirnov          *
1765fd1e5c81SAndrey Smirnov          * and 0x29 (Power Control Register)
1766fd1e5c81SAndrey Smirnov          *
1767fd1e5c81SAndrey Smirnov          * |----------------------------------|
1768fd1e5c81SAndrey Smirnov          * | Power Control Register           |
1769fd1e5c81SAndrey Smirnov          * |                                  |
1770fd1e5c81SAndrey Smirnov          * | Description omitted,             |
1771fd1e5c81SAndrey Smirnov          * | since it has no analog in ESDHCI |
1772fd1e5c81SAndrey Smirnov          * |                                  |
1773fd1e5c81SAndrey Smirnov          * |----------------------------------|
1774fd1e5c81SAndrey Smirnov          *
1775fd1e5c81SAndrey Smirnov          * Since offsets 0x2A and 0x2B should be compatible between
1776fd1e5c81SAndrey Smirnov          * both IP specs we only need to reconcile least 16-bit of the
1777fd1e5c81SAndrey Smirnov          * word we've been given.
1778fd1e5c81SAndrey Smirnov          */
1779fd1e5c81SAndrey Smirnov 
1780fd1e5c81SAndrey Smirnov         /*
1781fd1e5c81SAndrey Smirnov          * First, save bits 7 6 and 0 since they are identical
1782fd1e5c81SAndrey Smirnov          */
178306c5120bSPhilippe Mathieu-Daudé         hostctl1 = value & (SDHC_CTRL_LED |
1784fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_INS |
1785fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_EN);
1786fd1e5c81SAndrey Smirnov         /*
1787fd1e5c81SAndrey Smirnov          * Second, split "Data Transfer Width" from bits 2 and 1 in to
1788fd1e5c81SAndrey Smirnov          * bits 5 and 1
1789fd1e5c81SAndrey Smirnov          */
17901e76667fSBernhard Beschow         if (value & USDHC_CTRL_8BITBUS) {
179106c5120bSPhilippe Mathieu-Daudé             hostctl1 |= SDHC_CTRL_8BITBUS;
1792fd1e5c81SAndrey Smirnov         }
1793fd1e5c81SAndrey Smirnov 
17941e76667fSBernhard Beschow         if (value & USDHC_CTRL_4BITBUS) {
17951e76667fSBernhard Beschow             hostctl1 |= USDHC_CTRL_4BITBUS;
1796fd1e5c81SAndrey Smirnov         }
1797fd1e5c81SAndrey Smirnov 
1798fd1e5c81SAndrey Smirnov         /*
1799fd1e5c81SAndrey Smirnov          * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1800fd1e5c81SAndrey Smirnov          */
180106c5120bSPhilippe Mathieu-Daudé         hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
1802fd1e5c81SAndrey Smirnov 
1803fd1e5c81SAndrey Smirnov         /*
1804fd1e5c81SAndrey Smirnov          * Now place the corrected value into low 16-bit of the value
1805fd1e5c81SAndrey Smirnov          * we are going to give standard SDHCI write function
1806fd1e5c81SAndrey Smirnov          *
1807fd1e5c81SAndrey Smirnov          * NOTE: This transformation should be the inverse of what can
1808fd1e5c81SAndrey Smirnov          * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1809fd1e5c81SAndrey Smirnov          * kernel
1810fd1e5c81SAndrey Smirnov          */
1811fd1e5c81SAndrey Smirnov         value &= ~UINT16_MAX;
181206c5120bSPhilippe Mathieu-Daudé         value |= hostctl1;
1813fd1e5c81SAndrey Smirnov         value |= (uint16_t)s->pwrcon << 8;
1814fd1e5c81SAndrey Smirnov 
1815fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, value, size);
1816fd1e5c81SAndrey Smirnov         break;
1817fd1e5c81SAndrey Smirnov 
18181e76667fSBernhard Beschow     case USDHC_MIX_CTRL:
1819fd1e5c81SAndrey Smirnov         /*
1820fd1e5c81SAndrey Smirnov          * So, when SD/MMC stack in Linux tries to write to "Transfer
1821fd1e5c81SAndrey Smirnov          * Mode Register", ESDHC i.MX quirk code will translate it
1822fd1e5c81SAndrey Smirnov          * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1823fd1e5c81SAndrey Smirnov          * order to get where we started
1824fd1e5c81SAndrey Smirnov          *
1825fd1e5c81SAndrey Smirnov          * Note that Auto CMD23 Enable bit is located in a wrong place
1826fd1e5c81SAndrey Smirnov          * on i.MX, but since it is not used by QEMU we do not care.
1827fd1e5c81SAndrey Smirnov          *
1828fd1e5c81SAndrey Smirnov          * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1829b8d09982SMichael Tokarev          * here because it will result in a call to
1830fd1e5c81SAndrey Smirnov          * sdhci_send_command(s) which we don't want.
1831fd1e5c81SAndrey Smirnov          *
1832fd1e5c81SAndrey Smirnov          */
1833fd1e5c81SAndrey Smirnov         s->trnmod = value & UINT16_MAX;
1834fd1e5c81SAndrey Smirnov         break;
1835fd1e5c81SAndrey Smirnov     case SDHC_TRNMOD:
1836fd1e5c81SAndrey Smirnov         /*
1837fd1e5c81SAndrey Smirnov          * Similar to above, but this time a write to "Command
1838fd1e5c81SAndrey Smirnov          * Register" will be translated into a 4-byte write to
1839fd1e5c81SAndrey Smirnov          * "Transfer Mode register" where lower 16-bit of value would
1840fd1e5c81SAndrey Smirnov          * be set to zero. So what we do is fill those bits with
1841fd1e5c81SAndrey Smirnov          * cached value from s->trnmod and let the SDHCI
1842fd1e5c81SAndrey Smirnov          * infrastructure handle the rest
1843fd1e5c81SAndrey Smirnov          */
1844fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val | s->trnmod, size);
1845fd1e5c81SAndrey Smirnov         break;
1846fd1e5c81SAndrey Smirnov     case SDHC_BLKSIZE:
1847fd1e5c81SAndrey Smirnov         /*
1848fd1e5c81SAndrey Smirnov          * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1849fd1e5c81SAndrey Smirnov          * Linux driver will try to zero this field out which will
1850fd1e5c81SAndrey Smirnov          * break the rest of SDHCI emulation.
1851fd1e5c81SAndrey Smirnov          *
1852fd1e5c81SAndrey Smirnov          * Linux defaults to maximum possible setting (512K boundary)
1853fd1e5c81SAndrey Smirnov          * and it seems to be the only option that i.MX IP implements,
1854fd1e5c81SAndrey Smirnov          * so we artificially set it to that value.
1855fd1e5c81SAndrey Smirnov          */
1856fd1e5c81SAndrey Smirnov         val |= 0x7 << 12;
1857fd1e5c81SAndrey Smirnov         /* FALLTHROUGH */
1858fd1e5c81SAndrey Smirnov     default:
1859fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val, size);
1860fd1e5c81SAndrey Smirnov         break;
1861fd1e5c81SAndrey Smirnov     }
1862fd1e5c81SAndrey Smirnov }
1863fd1e5c81SAndrey Smirnov 
1864fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = {
1865fd1e5c81SAndrey Smirnov     .read = usdhc_read,
1866fd1e5c81SAndrey Smirnov     .write = usdhc_write,
1867fd1e5c81SAndrey Smirnov     .valid = {
1868fd1e5c81SAndrey Smirnov         .min_access_size = 1,
1869fd1e5c81SAndrey Smirnov         .max_access_size = 4,
1870fd1e5c81SAndrey Smirnov         .unaligned = false
1871fd1e5c81SAndrey Smirnov     },
1872fd1e5c81SAndrey Smirnov     .endianness = DEVICE_LITTLE_ENDIAN,
1873fd1e5c81SAndrey Smirnov };
1874fd1e5c81SAndrey Smirnov 
imx_usdhc_init(Object * obj)1875fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj)
1876fd1e5c81SAndrey Smirnov {
1877fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(obj);
1878fd1e5c81SAndrey Smirnov 
1879fd1e5c81SAndrey Smirnov     s->io_ops = &usdhc_mmio_ops;
1880fd1e5c81SAndrey Smirnov     s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1881fd1e5c81SAndrey Smirnov }
1882fd1e5c81SAndrey Smirnov 
1883fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = {
1884fd1e5c81SAndrey Smirnov     .name = TYPE_IMX_USDHC,
1885fd1e5c81SAndrey Smirnov     .parent = TYPE_SYSBUS_SDHCI,
1886fd1e5c81SAndrey Smirnov     .instance_init = imx_usdhc_init,
1887fd1e5c81SAndrey Smirnov };
1888fd1e5c81SAndrey Smirnov 
1889c85fba50SPhilippe Mathieu-Daudé /* --- qdev Samsung s3c --- */
1890c85fba50SPhilippe Mathieu-Daudé 
1891c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL2      0x80
1892c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL3      0x84
1893c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL4      0x8c
1894c85fba50SPhilippe Mathieu-Daudé 
sdhci_s3c_read(void * opaque,hwaddr offset,unsigned size)1895c85fba50SPhilippe Mathieu-Daudé static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
1896c85fba50SPhilippe Mathieu-Daudé {
1897c85fba50SPhilippe Mathieu-Daudé     uint64_t ret;
1898c85fba50SPhilippe Mathieu-Daudé 
1899c85fba50SPhilippe Mathieu-Daudé     switch (offset) {
1900c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL2:
1901c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL3:
1902c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL4:
1903c85fba50SPhilippe Mathieu-Daudé         /* ignore */
1904c85fba50SPhilippe Mathieu-Daudé         ret = 0;
1905c85fba50SPhilippe Mathieu-Daudé         break;
1906c85fba50SPhilippe Mathieu-Daudé     default:
1907c85fba50SPhilippe Mathieu-Daudé         ret = sdhci_read(opaque, offset, size);
1908c85fba50SPhilippe Mathieu-Daudé         break;
1909c85fba50SPhilippe Mathieu-Daudé     }
1910c85fba50SPhilippe Mathieu-Daudé 
1911c85fba50SPhilippe Mathieu-Daudé     return ret;
1912c85fba50SPhilippe Mathieu-Daudé }
1913c85fba50SPhilippe Mathieu-Daudé 
sdhci_s3c_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)1914c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
1915c85fba50SPhilippe Mathieu-Daudé                             unsigned size)
1916c85fba50SPhilippe Mathieu-Daudé {
1917c85fba50SPhilippe Mathieu-Daudé     switch (offset) {
1918c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL2:
1919c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL3:
1920c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL4:
1921c85fba50SPhilippe Mathieu-Daudé         /* ignore */
1922c85fba50SPhilippe Mathieu-Daudé         break;
1923c85fba50SPhilippe Mathieu-Daudé     default:
1924c85fba50SPhilippe Mathieu-Daudé         sdhci_write(opaque, offset, val, size);
1925c85fba50SPhilippe Mathieu-Daudé         break;
1926c85fba50SPhilippe Mathieu-Daudé     }
1927c85fba50SPhilippe Mathieu-Daudé }
1928c85fba50SPhilippe Mathieu-Daudé 
1929c85fba50SPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_s3c_mmio_ops = {
1930c85fba50SPhilippe Mathieu-Daudé     .read = sdhci_s3c_read,
1931c85fba50SPhilippe Mathieu-Daudé     .write = sdhci_s3c_write,
1932c85fba50SPhilippe Mathieu-Daudé     .valid = {
1933c85fba50SPhilippe Mathieu-Daudé         .min_access_size = 1,
1934c85fba50SPhilippe Mathieu-Daudé         .max_access_size = 4,
1935c85fba50SPhilippe Mathieu-Daudé         .unaligned = false
1936c85fba50SPhilippe Mathieu-Daudé     },
1937c85fba50SPhilippe Mathieu-Daudé     .endianness = DEVICE_LITTLE_ENDIAN,
1938c85fba50SPhilippe Mathieu-Daudé };
1939c85fba50SPhilippe Mathieu-Daudé 
sdhci_s3c_init(Object * obj)1940c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_init(Object *obj)
1941c85fba50SPhilippe Mathieu-Daudé {
1942c85fba50SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(obj);
1943c85fba50SPhilippe Mathieu-Daudé 
1944c85fba50SPhilippe Mathieu-Daudé     s->io_ops = &sdhci_s3c_mmio_ops;
1945c85fba50SPhilippe Mathieu-Daudé }
1946c85fba50SPhilippe Mathieu-Daudé 
1947c85fba50SPhilippe Mathieu-Daudé static const TypeInfo sdhci_s3c_info = {
1948c85fba50SPhilippe Mathieu-Daudé     .name = TYPE_S3C_SDHCI  ,
1949c85fba50SPhilippe Mathieu-Daudé     .parent = TYPE_SYSBUS_SDHCI,
1950c85fba50SPhilippe Mathieu-Daudé     .instance_init = sdhci_s3c_init,
1951c85fba50SPhilippe Mathieu-Daudé };
1952c85fba50SPhilippe Mathieu-Daudé 
sdhci_register_types(void)195349ab747fSPaolo Bonzini static void sdhci_register_types(void)
195449ab747fSPaolo Bonzini {
19557302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
195640bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1957fd1e5c81SAndrey Smirnov     type_register_static(&imx_usdhc_info);
1958c85fba50SPhilippe Mathieu-Daudé     type_register_static(&sdhci_s3c_info);
195949ab747fSPaolo Bonzini }
196049ab747fSPaolo Bonzini 
196149ab747fSPaolo Bonzini type_init(sdhci_register_types)
1962