xref: /qemu/hw/sd/sdhci.c (revision 0430891c)
149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini  * SD Association Host Standard Specification v2.0 controller emulation
349ab747fSPaolo Bonzini  *
449ab747fSPaolo Bonzini  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
549ab747fSPaolo Bonzini  * Mitsyanko Igor <i.mitsyanko@samsung.com>
649ab747fSPaolo Bonzini  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
749ab747fSPaolo Bonzini  *
849ab747fSPaolo Bonzini  * Based on MMC controller for Samsung S5PC1xx-based board emulation
949ab747fSPaolo Bonzini  * by Alexey Merkulov and Vladimir Monakhov.
1049ab747fSPaolo Bonzini  *
1149ab747fSPaolo Bonzini  * This program is free software; you can redistribute it and/or modify it
1249ab747fSPaolo Bonzini  * under the terms of the GNU General Public License as published by the
1349ab747fSPaolo Bonzini  * Free Software Foundation; either version 2 of the License, or (at your
1449ab747fSPaolo Bonzini  * option) any later version.
1549ab747fSPaolo Bonzini  *
1649ab747fSPaolo Bonzini  * This program is distributed in the hope that it will be useful,
1749ab747fSPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1849ab747fSPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
1949ab747fSPaolo Bonzini  * See the GNU General Public License for more details.
2049ab747fSPaolo Bonzini  *
2149ab747fSPaolo Bonzini  * You should have received a copy of the GNU General Public License along
2249ab747fSPaolo Bonzini  * with this program; if not, see <http://www.gnu.org/licenses/>.
2349ab747fSPaolo Bonzini  */
2449ab747fSPaolo Bonzini 
25*0430891cSPeter Maydell #include "qemu/osdep.h"
2649ab747fSPaolo Bonzini #include "hw/hw.h"
27fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
2849ab747fSPaolo Bonzini #include "sysemu/blockdev.h"
2949ab747fSPaolo Bonzini #include "sysemu/dma.h"
3049ab747fSPaolo Bonzini #include "qemu/timer.h"
3149ab747fSPaolo Bonzini #include "qemu/bitops.h"
32637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3349ab747fSPaolo Bonzini 
3449ab747fSPaolo Bonzini /* host controller debug messages */
3549ab747fSPaolo Bonzini #ifndef SDHC_DEBUG
3649ab747fSPaolo Bonzini #define SDHC_DEBUG                        0
3749ab747fSPaolo Bonzini #endif
3849ab747fSPaolo Bonzini 
3949ab747fSPaolo Bonzini #define DPRINT_L1(fmt, args...) \
407af0fc99SSai Pavan Boddu     do { \
417af0fc99SSai Pavan Boddu         if (SDHC_DEBUG) { \
427af0fc99SSai Pavan Boddu             fprintf(stderr, "QEMU SDHC: " fmt, ## args); \
437af0fc99SSai Pavan Boddu         } \
447af0fc99SSai Pavan Boddu     } while (0)
4549ab747fSPaolo Bonzini #define DPRINT_L2(fmt, args...) \
467af0fc99SSai Pavan Boddu     do { \
477af0fc99SSai Pavan Boddu         if (SDHC_DEBUG > 1) { \
487af0fc99SSai Pavan Boddu             fprintf(stderr, "QEMU SDHC: " fmt, ## args); \
497af0fc99SSai Pavan Boddu         } \
507af0fc99SSai Pavan Boddu     } while (0)
5149ab747fSPaolo Bonzini #define ERRPRINT(fmt, args...) \
527af0fc99SSai Pavan Boddu     do { \
537af0fc99SSai Pavan Boddu         if (SDHC_DEBUG) { \
547af0fc99SSai Pavan Boddu             fprintf(stderr, "QEMU SDHC ERROR: " fmt, ## args); \
557af0fc99SSai Pavan Boddu         } \
567af0fc99SSai Pavan Boddu     } while (0)
5749ab747fSPaolo Bonzini 
5849ab747fSPaolo Bonzini /* Default SD/MMC host controller features information, which will be
5949ab747fSPaolo Bonzini  * presented in CAPABILITIES register of generic SD host controller at reset.
6049ab747fSPaolo Bonzini  * If not stated otherwise:
6149ab747fSPaolo Bonzini  * 0 - not supported, 1 - supported, other - prohibited.
6249ab747fSPaolo Bonzini  */
6349ab747fSPaolo Bonzini #define SDHC_CAPAB_64BITBUS       0ul        /* 64-bit System Bus Support */
6449ab747fSPaolo Bonzini #define SDHC_CAPAB_18V            1ul        /* Voltage support 1.8v */
6549ab747fSPaolo Bonzini #define SDHC_CAPAB_30V            0ul        /* Voltage support 3.0v */
6649ab747fSPaolo Bonzini #define SDHC_CAPAB_33V            1ul        /* Voltage support 3.3v */
6749ab747fSPaolo Bonzini #define SDHC_CAPAB_SUSPRESUME     0ul        /* Suspend/resume support */
6849ab747fSPaolo Bonzini #define SDHC_CAPAB_SDMA           1ul        /* SDMA support */
6949ab747fSPaolo Bonzini #define SDHC_CAPAB_HIGHSPEED      1ul        /* High speed support */
7049ab747fSPaolo Bonzini #define SDHC_CAPAB_ADMA1          1ul        /* ADMA1 support */
7149ab747fSPaolo Bonzini #define SDHC_CAPAB_ADMA2          1ul        /* ADMA2 support */
7249ab747fSPaolo Bonzini /* Maximum host controller R/W buffers size
7349ab747fSPaolo Bonzini  * Possible values: 512, 1024, 2048 bytes */
7449ab747fSPaolo Bonzini #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul
7549ab747fSPaolo Bonzini /* Maximum clock frequency for SDclock in MHz
7649ab747fSPaolo Bonzini  * value in range 10-63 MHz, 0 - not defined */
77c7ff8daaSKevin O'Connor #define SDHC_CAPAB_BASECLKFREQ    52ul
7849ab747fSPaolo Bonzini #define SDHC_CAPAB_TOUNIT         1ul  /* Timeout clock unit 0 - kHz, 1 - MHz */
7949ab747fSPaolo Bonzini /* Timeout clock frequency 1-63, 0 - not defined */
80c7ff8daaSKevin O'Connor #define SDHC_CAPAB_TOCLKFREQ      52ul
8149ab747fSPaolo Bonzini 
8249ab747fSPaolo Bonzini /* Now check all parameters and calculate CAPABILITIES REGISTER value */
8349ab747fSPaolo Bonzini #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 ||     \
8449ab747fSPaolo Bonzini     SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 ||  \
8549ab747fSPaolo Bonzini     SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\
8649ab747fSPaolo Bonzini     SDHC_CAPAB_TOUNIT > 1
8749ab747fSPaolo Bonzini #error Capabilities features can have value 0 or 1 only!
8849ab747fSPaolo Bonzini #endif
8949ab747fSPaolo Bonzini 
9049ab747fSPaolo Bonzini #if SDHC_CAPAB_MAXBLOCKLENGTH == 512
9149ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 0ul
9249ab747fSPaolo Bonzini #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024
9349ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 1ul
9449ab747fSPaolo Bonzini #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048
9549ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 2ul
9649ab747fSPaolo Bonzini #else
9749ab747fSPaolo Bonzini #error Max host controller block size can have value 512, 1024 or 2048 only!
9849ab747fSPaolo Bonzini #endif
9949ab747fSPaolo Bonzini 
10049ab747fSPaolo Bonzini #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \
10149ab747fSPaolo Bonzini     SDHC_CAPAB_BASECLKFREQ > 63
10249ab747fSPaolo Bonzini #error SDclock frequency can have value in range 0, 10-63 only!
10349ab747fSPaolo Bonzini #endif
10449ab747fSPaolo Bonzini 
10549ab747fSPaolo Bonzini #if SDHC_CAPAB_TOCLKFREQ > 63
10649ab747fSPaolo Bonzini #error Timeout clock frequency can have value in range 0-63 only!
10749ab747fSPaolo Bonzini #endif
10849ab747fSPaolo Bonzini 
10949ab747fSPaolo Bonzini #define SDHC_CAPAB_REG_DEFAULT                                 \
11049ab747fSPaolo Bonzini    ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) |     \
11149ab747fSPaolo Bonzini     (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) |          \
11249ab747fSPaolo Bonzini     (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) |  \
11349ab747fSPaolo Bonzini     (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) |  \
11449ab747fSPaolo Bonzini     (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) |      \
11549ab747fSPaolo Bonzini     (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \
11649ab747fSPaolo Bonzini     (SDHC_CAPAB_TOCLKFREQ))
11749ab747fSPaolo Bonzini 
11849ab747fSPaolo Bonzini #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
11949ab747fSPaolo Bonzini 
12049ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s)
12149ab747fSPaolo Bonzini {
12249ab747fSPaolo Bonzini     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
12349ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
12449ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
12549ab747fSPaolo Bonzini }
12649ab747fSPaolo Bonzini 
12749ab747fSPaolo Bonzini static inline void sdhci_update_irq(SDHCIState *s)
12849ab747fSPaolo Bonzini {
12949ab747fSPaolo Bonzini     qemu_set_irq(s->irq, sdhci_slotint(s));
13049ab747fSPaolo Bonzini }
13149ab747fSPaolo Bonzini 
13249ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque)
13349ab747fSPaolo Bonzini {
13449ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
13549ab747fSPaolo Bonzini 
13649ab747fSPaolo Bonzini     if (s->norintsts & SDHC_NIS_REMOVE) {
137bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
138bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
13949ab747fSPaolo Bonzini     } else {
14049ab747fSPaolo Bonzini         s->prnsts = 0x1ff0000;
14149ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_INSERT) {
14249ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_INSERT;
14349ab747fSPaolo Bonzini         }
14449ab747fSPaolo Bonzini         sdhci_update_irq(s);
14549ab747fSPaolo Bonzini     }
14649ab747fSPaolo Bonzini }
14749ab747fSPaolo Bonzini 
14849ab747fSPaolo Bonzini static void sdhci_insert_eject_cb(void *opaque, int irq, int level)
14949ab747fSPaolo Bonzini {
15049ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
15149ab747fSPaolo Bonzini     DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject");
15249ab747fSPaolo Bonzini 
15349ab747fSPaolo Bonzini     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
15449ab747fSPaolo Bonzini         /* Give target some time to notice card ejection */
155bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
156bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
15749ab747fSPaolo Bonzini     } else {
15849ab747fSPaolo Bonzini         if (level) {
15949ab747fSPaolo Bonzini             s->prnsts = 0x1ff0000;
16049ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_INSERT) {
16149ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_INSERT;
16249ab747fSPaolo Bonzini             }
16349ab747fSPaolo Bonzini         } else {
16449ab747fSPaolo Bonzini             s->prnsts = 0x1fa0000;
16549ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
16649ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
16749ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_REMOVE) {
16849ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_REMOVE;
16949ab747fSPaolo Bonzini             }
17049ab747fSPaolo Bonzini         }
17149ab747fSPaolo Bonzini         sdhci_update_irq(s);
17249ab747fSPaolo Bonzini     }
17349ab747fSPaolo Bonzini }
17449ab747fSPaolo Bonzini 
17549ab747fSPaolo Bonzini static void sdhci_card_readonly_cb(void *opaque, int irq, int level)
17649ab747fSPaolo Bonzini {
17749ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
17849ab747fSPaolo Bonzini 
17949ab747fSPaolo Bonzini     if (level) {
18049ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_WRITE_PROTECT;
18149ab747fSPaolo Bonzini     } else {
18249ab747fSPaolo Bonzini         /* Write enabled */
18349ab747fSPaolo Bonzini         s->prnsts |= SDHC_WRITE_PROTECT;
18449ab747fSPaolo Bonzini     }
18549ab747fSPaolo Bonzini }
18649ab747fSPaolo Bonzini 
18749ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s)
18849ab747fSPaolo Bonzini {
189bc72ad67SAlex Bligh     timer_del(s->insert_timer);
190bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
19149ab747fSPaolo Bonzini     /* Set all registers to 0. Capabilities registers are not cleared
19249ab747fSPaolo Bonzini      * and assumed to always preserve their value, given to them during
19349ab747fSPaolo Bonzini      * initialization */
19449ab747fSPaolo Bonzini     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
19549ab747fSPaolo Bonzini 
19672369755SAndrew Baumann     if (!s->noeject_quirk) {
19749ab747fSPaolo Bonzini         sd_set_cb(s->card, s->ro_cb, s->eject_cb);
19872369755SAndrew Baumann     }
19949ab747fSPaolo Bonzini     s->data_count = 0;
20049ab747fSPaolo Bonzini     s->stopped_state = sdhc_not_stopped;
20149ab747fSPaolo Bonzini }
20249ab747fSPaolo Bonzini 
203d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
20449ab747fSPaolo Bonzini 
20549ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s)
20649ab747fSPaolo Bonzini {
20749ab747fSPaolo Bonzini     SDRequest request;
20849ab747fSPaolo Bonzini     uint8_t response[16];
20949ab747fSPaolo Bonzini     int rlen;
21049ab747fSPaolo Bonzini 
21149ab747fSPaolo Bonzini     s->errintsts = 0;
21249ab747fSPaolo Bonzini     s->acmd12errsts = 0;
21349ab747fSPaolo Bonzini     request.cmd = s->cmdreg >> 8;
21449ab747fSPaolo Bonzini     request.arg = s->argument;
21549ab747fSPaolo Bonzini     DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg);
21649ab747fSPaolo Bonzini     rlen = sd_do_command(s->card, &request, response);
21749ab747fSPaolo Bonzini 
21849ab747fSPaolo Bonzini     if (s->cmdreg & SDHC_CMD_RESPONSE) {
21949ab747fSPaolo Bonzini         if (rlen == 4) {
22049ab747fSPaolo Bonzini             s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
22149ab747fSPaolo Bonzini                            (response[2] << 8)  |  response[3];
22249ab747fSPaolo Bonzini             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
22349ab747fSPaolo Bonzini             DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]);
22449ab747fSPaolo Bonzini         } else if (rlen == 16) {
22549ab747fSPaolo Bonzini             s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
22649ab747fSPaolo Bonzini                            (response[13] << 8) |  response[14];
22749ab747fSPaolo Bonzini             s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
22849ab747fSPaolo Bonzini                            (response[9] << 8)  |  response[10];
22949ab747fSPaolo Bonzini             s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
23049ab747fSPaolo Bonzini                            (response[5] << 8)  |  response[6];
23149ab747fSPaolo Bonzini             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
23249ab747fSPaolo Bonzini                             response[2];
23349ab747fSPaolo Bonzini             DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.."
23449ab747fSPaolo Bonzini                   "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n",
23549ab747fSPaolo Bonzini                   s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]);
23649ab747fSPaolo Bonzini         } else {
23749ab747fSPaolo Bonzini             ERRPRINT("Timeout waiting for command response\n");
23849ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
23949ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
24049ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
24149ab747fSPaolo Bonzini             }
24249ab747fSPaolo Bonzini         }
24349ab747fSPaolo Bonzini 
24449ab747fSPaolo Bonzini         if ((s->norintstsen & SDHC_NISEN_TRSCMP) &&
24549ab747fSPaolo Bonzini             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
24649ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_TRSCMP;
24749ab747fSPaolo Bonzini         }
24849ab747fSPaolo Bonzini     }
24949ab747fSPaolo Bonzini 
25049ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
25149ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_CMDCMP;
25249ab747fSPaolo Bonzini     }
25349ab747fSPaolo Bonzini 
25449ab747fSPaolo Bonzini     sdhci_update_irq(s);
25549ab747fSPaolo Bonzini 
25649ab747fSPaolo Bonzini     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
257656f416cSPeter Crosthwaite         s->data_count = 0;
258d368ba43SKevin O'Connor         sdhci_data_transfer(s);
25949ab747fSPaolo Bonzini     }
26049ab747fSPaolo Bonzini }
26149ab747fSPaolo Bonzini 
26249ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s)
26349ab747fSPaolo Bonzini {
26449ab747fSPaolo Bonzini     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
26549ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
26649ab747fSPaolo Bonzini         SDRequest request;
26749ab747fSPaolo Bonzini         uint8_t response[16];
26849ab747fSPaolo Bonzini 
26949ab747fSPaolo Bonzini         request.cmd = 0x0C;
27049ab747fSPaolo Bonzini         request.arg = 0;
27149ab747fSPaolo Bonzini         DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg);
27249ab747fSPaolo Bonzini         sd_do_command(s->card, &request, response);
27349ab747fSPaolo Bonzini         /* Auto CMD12 response goes to the upper Response register */
27449ab747fSPaolo Bonzini         s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
27549ab747fSPaolo Bonzini                 (response[2] << 8) | response[3];
27649ab747fSPaolo Bonzini     }
27749ab747fSPaolo Bonzini 
27849ab747fSPaolo Bonzini     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
27949ab747fSPaolo Bonzini             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
28049ab747fSPaolo Bonzini             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
28149ab747fSPaolo Bonzini 
28249ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
28349ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_TRSCMP;
28449ab747fSPaolo Bonzini     }
28549ab747fSPaolo Bonzini 
28649ab747fSPaolo Bonzini     sdhci_update_irq(s);
28749ab747fSPaolo Bonzini }
28849ab747fSPaolo Bonzini 
28949ab747fSPaolo Bonzini /*
29049ab747fSPaolo Bonzini  * Programmed i/o data transfer
29149ab747fSPaolo Bonzini  */
29249ab747fSPaolo Bonzini 
29349ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
29449ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s)
29549ab747fSPaolo Bonzini {
29649ab747fSPaolo Bonzini     int index = 0;
29749ab747fSPaolo Bonzini 
29849ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) &&
29949ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
30049ab747fSPaolo Bonzini         return;
30149ab747fSPaolo Bonzini     }
30249ab747fSPaolo Bonzini 
30349ab747fSPaolo Bonzini     for (index = 0; index < (s->blksize & 0x0fff); index++) {
30449ab747fSPaolo Bonzini         s->fifo_buffer[index] = sd_read_data(s->card);
30549ab747fSPaolo Bonzini     }
30649ab747fSPaolo Bonzini 
30749ab747fSPaolo Bonzini     /* New data now available for READ through Buffer Port Register */
30849ab747fSPaolo Bonzini     s->prnsts |= SDHC_DATA_AVAILABLE;
30949ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
31049ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_RBUFRDY;
31149ab747fSPaolo Bonzini     }
31249ab747fSPaolo Bonzini 
31349ab747fSPaolo Bonzini     /* Clear DAT line active status if that was the last block */
31449ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
31549ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
31649ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
31749ab747fSPaolo Bonzini     }
31849ab747fSPaolo Bonzini 
31949ab747fSPaolo Bonzini     /* If stop at block gap request was set and it's not the last block of
32049ab747fSPaolo Bonzini      * data - generate Block Event interrupt */
32149ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
32249ab747fSPaolo Bonzini             s->blkcnt != 1)    {
32349ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
32449ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
32549ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
32649ab747fSPaolo Bonzini         }
32749ab747fSPaolo Bonzini     }
32849ab747fSPaolo Bonzini 
32949ab747fSPaolo Bonzini     sdhci_update_irq(s);
33049ab747fSPaolo Bonzini }
33149ab747fSPaolo Bonzini 
33249ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
33349ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
33449ab747fSPaolo Bonzini {
33549ab747fSPaolo Bonzini     uint32_t value = 0;
33649ab747fSPaolo Bonzini     int i;
33749ab747fSPaolo Bonzini 
33849ab747fSPaolo Bonzini     /* first check that a valid data exists in host controller input buffer */
33949ab747fSPaolo Bonzini     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
34049ab747fSPaolo Bonzini         ERRPRINT("Trying to read from empty buffer\n");
34149ab747fSPaolo Bonzini         return 0;
34249ab747fSPaolo Bonzini     }
34349ab747fSPaolo Bonzini 
34449ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
34549ab747fSPaolo Bonzini         value |= s->fifo_buffer[s->data_count] << i * 8;
34649ab747fSPaolo Bonzini         s->data_count++;
34749ab747fSPaolo Bonzini         /* check if we've read all valid data (blksize bytes) from buffer */
34849ab747fSPaolo Bonzini         if ((s->data_count) >= (s->blksize & 0x0fff)) {
34949ab747fSPaolo Bonzini             DPRINT_L2("All %u bytes of data have been read from input buffer\n",
35049ab747fSPaolo Bonzini                     s->data_count);
35149ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
35249ab747fSPaolo Bonzini             s->data_count = 0;  /* next buff read must start at position [0] */
35349ab747fSPaolo Bonzini 
35449ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
35549ab747fSPaolo Bonzini                 s->blkcnt--;
35649ab747fSPaolo Bonzini             }
35749ab747fSPaolo Bonzini 
35849ab747fSPaolo Bonzini             /* if that was the last block of data */
35949ab747fSPaolo Bonzini             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
36049ab747fSPaolo Bonzini                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
36149ab747fSPaolo Bonzini                  /* stop at gap request */
36249ab747fSPaolo Bonzini                 (s->stopped_state == sdhc_gap_read &&
36349ab747fSPaolo Bonzini                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
364d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
36549ab747fSPaolo Bonzini             } else { /* if there are more data, read next block from card */
366d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
36749ab747fSPaolo Bonzini             }
36849ab747fSPaolo Bonzini             break;
36949ab747fSPaolo Bonzini         }
37049ab747fSPaolo Bonzini     }
37149ab747fSPaolo Bonzini 
37249ab747fSPaolo Bonzini     return value;
37349ab747fSPaolo Bonzini }
37449ab747fSPaolo Bonzini 
37549ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */
37649ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s)
37749ab747fSPaolo Bonzini {
37849ab747fSPaolo Bonzini     int index = 0;
37949ab747fSPaolo Bonzini 
38049ab747fSPaolo Bonzini     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
38149ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
38249ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_WBUFRDY;
38349ab747fSPaolo Bonzini         }
38449ab747fSPaolo Bonzini         sdhci_update_irq(s);
38549ab747fSPaolo Bonzini         return;
38649ab747fSPaolo Bonzini     }
38749ab747fSPaolo Bonzini 
38849ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
38949ab747fSPaolo Bonzini         if (s->blkcnt == 0) {
39049ab747fSPaolo Bonzini             return;
39149ab747fSPaolo Bonzini         } else {
39249ab747fSPaolo Bonzini             s->blkcnt--;
39349ab747fSPaolo Bonzini         }
39449ab747fSPaolo Bonzini     }
39549ab747fSPaolo Bonzini 
39649ab747fSPaolo Bonzini     for (index = 0; index < (s->blksize & 0x0fff); index++) {
39749ab747fSPaolo Bonzini         sd_write_data(s->card, s->fifo_buffer[index]);
39849ab747fSPaolo Bonzini     }
39949ab747fSPaolo Bonzini 
40049ab747fSPaolo Bonzini     /* Next data can be written through BUFFER DATORT register */
40149ab747fSPaolo Bonzini     s->prnsts |= SDHC_SPACE_AVAILABLE;
40249ab747fSPaolo Bonzini 
40349ab747fSPaolo Bonzini     /* Finish transfer if that was the last block of data */
40449ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
40549ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) &&
40649ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
407d368ba43SKevin O'Connor         sdhci_end_transfer(s);
408dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
409dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
41049ab747fSPaolo Bonzini     }
41149ab747fSPaolo Bonzini 
41249ab747fSPaolo Bonzini     /* Generate Block Gap Event if requested and if not the last block */
41349ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
41449ab747fSPaolo Bonzini             s->blkcnt > 0) {
41549ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DOING_WRITE;
41649ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
41749ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
41849ab747fSPaolo Bonzini         }
419d368ba43SKevin O'Connor         sdhci_end_transfer(s);
42049ab747fSPaolo Bonzini     }
42149ab747fSPaolo Bonzini 
42249ab747fSPaolo Bonzini     sdhci_update_irq(s);
42349ab747fSPaolo Bonzini }
42449ab747fSPaolo Bonzini 
42549ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port
42649ab747fSPaolo Bonzini  * register */
42749ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
42849ab747fSPaolo Bonzini {
42949ab747fSPaolo Bonzini     unsigned i;
43049ab747fSPaolo Bonzini 
43149ab747fSPaolo Bonzini     /* Check that there is free space left in a buffer */
43249ab747fSPaolo Bonzini     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
43349ab747fSPaolo Bonzini         ERRPRINT("Can't write to data buffer: buffer full\n");
43449ab747fSPaolo Bonzini         return;
43549ab747fSPaolo Bonzini     }
43649ab747fSPaolo Bonzini 
43749ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
43849ab747fSPaolo Bonzini         s->fifo_buffer[s->data_count] = value & 0xFF;
43949ab747fSPaolo Bonzini         s->data_count++;
44049ab747fSPaolo Bonzini         value >>= 8;
44149ab747fSPaolo Bonzini         if (s->data_count >= (s->blksize & 0x0fff)) {
44249ab747fSPaolo Bonzini             DPRINT_L2("write buffer filled with %u bytes of data\n",
44349ab747fSPaolo Bonzini                     s->data_count);
44449ab747fSPaolo Bonzini             s->data_count = 0;
44549ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
44649ab747fSPaolo Bonzini             if (s->prnsts & SDHC_DOING_WRITE) {
447d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
44849ab747fSPaolo Bonzini             }
44949ab747fSPaolo Bonzini         }
45049ab747fSPaolo Bonzini     }
45149ab747fSPaolo Bonzini }
45249ab747fSPaolo Bonzini 
45349ab747fSPaolo Bonzini /*
45449ab747fSPaolo Bonzini  * Single DMA data transfer
45549ab747fSPaolo Bonzini  */
45649ab747fSPaolo Bonzini 
45749ab747fSPaolo Bonzini /* Multi block SDMA transfer */
45849ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
45949ab747fSPaolo Bonzini {
46049ab747fSPaolo Bonzini     bool page_aligned = false;
46149ab747fSPaolo Bonzini     unsigned int n, begin;
46249ab747fSPaolo Bonzini     const uint16_t block_size = s->blksize & 0x0fff;
46349ab747fSPaolo Bonzini     uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12);
46449ab747fSPaolo Bonzini     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
46549ab747fSPaolo Bonzini 
46649ab747fSPaolo Bonzini     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
46749ab747fSPaolo Bonzini      * possible stop at page boundary if initial address is not page aligned,
46849ab747fSPaolo Bonzini      * allow them to work properly */
46949ab747fSPaolo Bonzini     if ((s->sdmasysad % boundary_chk) == 0) {
47049ab747fSPaolo Bonzini         page_aligned = true;
47149ab747fSPaolo Bonzini     }
47249ab747fSPaolo Bonzini 
47349ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
47449ab747fSPaolo Bonzini         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
47549ab747fSPaolo Bonzini                 SDHC_DAT_LINE_ACTIVE;
47649ab747fSPaolo Bonzini         while (s->blkcnt) {
47749ab747fSPaolo Bonzini             if (s->data_count == 0) {
47849ab747fSPaolo Bonzini                 for (n = 0; n < block_size; n++) {
47949ab747fSPaolo Bonzini                     s->fifo_buffer[n] = sd_read_data(s->card);
48049ab747fSPaolo Bonzini                 }
48149ab747fSPaolo Bonzini             }
48249ab747fSPaolo Bonzini             begin = s->data_count;
48349ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
48449ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
48549ab747fSPaolo Bonzini                 boundary_count = 0;
48649ab747fSPaolo Bonzini              } else {
48749ab747fSPaolo Bonzini                 s->data_count = block_size;
48849ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
48949ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
49049ab747fSPaolo Bonzini                     s->blkcnt--;
49149ab747fSPaolo Bonzini                 }
49249ab747fSPaolo Bonzini             }
493df32fd1cSPaolo Bonzini             dma_memory_write(&address_space_memory, s->sdmasysad,
49449ab747fSPaolo Bonzini                              &s->fifo_buffer[begin], s->data_count - begin);
49549ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
49649ab747fSPaolo Bonzini             if (s->data_count == block_size) {
49749ab747fSPaolo Bonzini                 s->data_count = 0;
49849ab747fSPaolo Bonzini             }
49949ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
50049ab747fSPaolo Bonzini                 break;
50149ab747fSPaolo Bonzini             }
50249ab747fSPaolo Bonzini         }
50349ab747fSPaolo Bonzini     } else {
50449ab747fSPaolo Bonzini         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
50549ab747fSPaolo Bonzini                 SDHC_DAT_LINE_ACTIVE;
50649ab747fSPaolo Bonzini         while (s->blkcnt) {
50749ab747fSPaolo Bonzini             begin = s->data_count;
50849ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
50949ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
51049ab747fSPaolo Bonzini                 boundary_count = 0;
51149ab747fSPaolo Bonzini              } else {
51249ab747fSPaolo Bonzini                 s->data_count = block_size;
51349ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
51449ab747fSPaolo Bonzini             }
515df32fd1cSPaolo Bonzini             dma_memory_read(&address_space_memory, s->sdmasysad,
51649ab747fSPaolo Bonzini                             &s->fifo_buffer[begin], s->data_count);
51749ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
51849ab747fSPaolo Bonzini             if (s->data_count == block_size) {
51949ab747fSPaolo Bonzini                 for (n = 0; n < block_size; n++) {
52049ab747fSPaolo Bonzini                     sd_write_data(s->card, s->fifo_buffer[n]);
52149ab747fSPaolo Bonzini                 }
52249ab747fSPaolo Bonzini                 s->data_count = 0;
52349ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
52449ab747fSPaolo Bonzini                     s->blkcnt--;
52549ab747fSPaolo Bonzini                 }
52649ab747fSPaolo Bonzini             }
52749ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
52849ab747fSPaolo Bonzini                 break;
52949ab747fSPaolo Bonzini             }
53049ab747fSPaolo Bonzini         }
53149ab747fSPaolo Bonzini     }
53249ab747fSPaolo Bonzini 
53349ab747fSPaolo Bonzini     if (s->blkcnt == 0) {
534d368ba43SKevin O'Connor         sdhci_end_transfer(s);
53549ab747fSPaolo Bonzini     } else {
53649ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_DMA) {
53749ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_DMA;
53849ab747fSPaolo Bonzini         }
53949ab747fSPaolo Bonzini         sdhci_update_irq(s);
54049ab747fSPaolo Bonzini     }
54149ab747fSPaolo Bonzini }
54249ab747fSPaolo Bonzini 
54349ab747fSPaolo Bonzini /* single block SDMA transfer */
54449ab747fSPaolo Bonzini 
54549ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s)
54649ab747fSPaolo Bonzini {
54749ab747fSPaolo Bonzini     int n;
54849ab747fSPaolo Bonzini     uint32_t datacnt = s->blksize & 0x0fff;
54949ab747fSPaolo Bonzini 
55049ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
55149ab747fSPaolo Bonzini         for (n = 0; n < datacnt; n++) {
55249ab747fSPaolo Bonzini             s->fifo_buffer[n] = sd_read_data(s->card);
55349ab747fSPaolo Bonzini         }
554df32fd1cSPaolo Bonzini         dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer,
55549ab747fSPaolo Bonzini                          datacnt);
55649ab747fSPaolo Bonzini     } else {
557df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer,
55849ab747fSPaolo Bonzini                         datacnt);
55949ab747fSPaolo Bonzini         for (n = 0; n < datacnt; n++) {
56049ab747fSPaolo Bonzini             sd_write_data(s->card, s->fifo_buffer[n]);
56149ab747fSPaolo Bonzini         }
56249ab747fSPaolo Bonzini     }
56349ab747fSPaolo Bonzini 
56449ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
56549ab747fSPaolo Bonzini         s->blkcnt--;
56649ab747fSPaolo Bonzini     }
56749ab747fSPaolo Bonzini 
568d368ba43SKevin O'Connor     sdhci_end_transfer(s);
56949ab747fSPaolo Bonzini }
57049ab747fSPaolo Bonzini 
57149ab747fSPaolo Bonzini typedef struct ADMADescr {
57249ab747fSPaolo Bonzini     hwaddr addr;
57349ab747fSPaolo Bonzini     uint16_t length;
57449ab747fSPaolo Bonzini     uint8_t attr;
57549ab747fSPaolo Bonzini     uint8_t incr;
57649ab747fSPaolo Bonzini } ADMADescr;
57749ab747fSPaolo Bonzini 
57849ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
57949ab747fSPaolo Bonzini {
58049ab747fSPaolo Bonzini     uint32_t adma1 = 0;
58149ab747fSPaolo Bonzini     uint64_t adma2 = 0;
58249ab747fSPaolo Bonzini     hwaddr entry_addr = (hwaddr)s->admasysaddr;
58349ab747fSPaolo Bonzini     switch (SDHC_DMA_TYPE(s->hostctl)) {
58449ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_32:
585df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2,
58649ab747fSPaolo Bonzini                         sizeof(adma2));
58749ab747fSPaolo Bonzini         adma2 = le64_to_cpu(adma2);
58849ab747fSPaolo Bonzini         /* The spec does not specify endianness of descriptor table.
58949ab747fSPaolo Bonzini          * We currently assume that it is LE.
59049ab747fSPaolo Bonzini          */
59149ab747fSPaolo Bonzini         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
59249ab747fSPaolo Bonzini         dscr->length = (uint16_t)extract64(adma2, 16, 16);
59349ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
59449ab747fSPaolo Bonzini         dscr->incr = 8;
59549ab747fSPaolo Bonzini         break;
59649ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA1_32:
597df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1,
59849ab747fSPaolo Bonzini                         sizeof(adma1));
59949ab747fSPaolo Bonzini         adma1 = le32_to_cpu(adma1);
60049ab747fSPaolo Bonzini         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
60149ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
60249ab747fSPaolo Bonzini         dscr->incr = 4;
60349ab747fSPaolo Bonzini         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
60449ab747fSPaolo Bonzini             dscr->length = (uint16_t)extract32(adma1, 12, 16);
60549ab747fSPaolo Bonzini         } else {
60649ab747fSPaolo Bonzini             dscr->length = 4096;
60749ab747fSPaolo Bonzini         }
60849ab747fSPaolo Bonzini         break;
60949ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_64:
610df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr,
61149ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->attr), 1);
612df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr + 2,
61349ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->length), 2);
61449ab747fSPaolo Bonzini         dscr->length = le16_to_cpu(dscr->length);
615df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr + 4,
61649ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->addr), 8);
61749ab747fSPaolo Bonzini         dscr->attr = le64_to_cpu(dscr->attr);
61849ab747fSPaolo Bonzini         dscr->attr &= 0xfffffff8;
61949ab747fSPaolo Bonzini         dscr->incr = 12;
62049ab747fSPaolo Bonzini         break;
62149ab747fSPaolo Bonzini     }
62249ab747fSPaolo Bonzini }
62349ab747fSPaolo Bonzini 
62449ab747fSPaolo Bonzini /* Advanced DMA data transfer */
62549ab747fSPaolo Bonzini 
62649ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s)
62749ab747fSPaolo Bonzini {
62849ab747fSPaolo Bonzini     unsigned int n, begin, length;
62949ab747fSPaolo Bonzini     const uint16_t block_size = s->blksize & 0x0fff;
63049ab747fSPaolo Bonzini     ADMADescr dscr;
63149ab747fSPaolo Bonzini     int i;
63249ab747fSPaolo Bonzini 
63349ab747fSPaolo Bonzini     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
63449ab747fSPaolo Bonzini         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
63549ab747fSPaolo Bonzini 
63649ab747fSPaolo Bonzini         get_adma_description(s, &dscr);
63749ab747fSPaolo Bonzini         DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n",
63849ab747fSPaolo Bonzini                 dscr.addr, dscr.length, dscr.attr);
63949ab747fSPaolo Bonzini 
64049ab747fSPaolo Bonzini         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
64149ab747fSPaolo Bonzini             /* Indicate that error occurred in ST_FDS state */
64249ab747fSPaolo Bonzini             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
64349ab747fSPaolo Bonzini             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
64449ab747fSPaolo Bonzini 
64549ab747fSPaolo Bonzini             /* Generate ADMA error interrupt */
64649ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
64749ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_ADMAERR;
64849ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
64949ab747fSPaolo Bonzini             }
65049ab747fSPaolo Bonzini 
65149ab747fSPaolo Bonzini             sdhci_update_irq(s);
65249ab747fSPaolo Bonzini             return;
65349ab747fSPaolo Bonzini         }
65449ab747fSPaolo Bonzini 
65549ab747fSPaolo Bonzini         length = dscr.length ? dscr.length : 65536;
65649ab747fSPaolo Bonzini 
65749ab747fSPaolo Bonzini         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
65849ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
65949ab747fSPaolo Bonzini 
66049ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_READ) {
66149ab747fSPaolo Bonzini                 while (length) {
66249ab747fSPaolo Bonzini                     if (s->data_count == 0) {
66349ab747fSPaolo Bonzini                         for (n = 0; n < block_size; n++) {
66449ab747fSPaolo Bonzini                             s->fifo_buffer[n] = sd_read_data(s->card);
66549ab747fSPaolo Bonzini                         }
66649ab747fSPaolo Bonzini                     }
66749ab747fSPaolo Bonzini                     begin = s->data_count;
66849ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
66949ab747fSPaolo Bonzini                         s->data_count = length + begin;
67049ab747fSPaolo Bonzini                         length = 0;
67149ab747fSPaolo Bonzini                      } else {
67249ab747fSPaolo Bonzini                         s->data_count = block_size;
67349ab747fSPaolo Bonzini                         length -= block_size - begin;
67449ab747fSPaolo Bonzini                     }
675df32fd1cSPaolo Bonzini                     dma_memory_write(&address_space_memory, dscr.addr,
67649ab747fSPaolo Bonzini                                      &s->fifo_buffer[begin],
67749ab747fSPaolo Bonzini                                      s->data_count - begin);
67849ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
67949ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
68049ab747fSPaolo Bonzini                         s->data_count = 0;
68149ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
68249ab747fSPaolo Bonzini                             s->blkcnt--;
68349ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
68449ab747fSPaolo Bonzini                                 break;
68549ab747fSPaolo Bonzini                             }
68649ab747fSPaolo Bonzini                         }
68749ab747fSPaolo Bonzini                     }
68849ab747fSPaolo Bonzini                 }
68949ab747fSPaolo Bonzini             } else {
69049ab747fSPaolo Bonzini                 while (length) {
69149ab747fSPaolo Bonzini                     begin = s->data_count;
69249ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
69349ab747fSPaolo Bonzini                         s->data_count = length + begin;
69449ab747fSPaolo Bonzini                         length = 0;
69549ab747fSPaolo Bonzini                      } else {
69649ab747fSPaolo Bonzini                         s->data_count = block_size;
69749ab747fSPaolo Bonzini                         length -= block_size - begin;
69849ab747fSPaolo Bonzini                     }
699df32fd1cSPaolo Bonzini                     dma_memory_read(&address_space_memory, dscr.addr,
7009db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
7019db11cefSPeter Crosthwaite                                     s->data_count - begin);
70249ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
70349ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
70449ab747fSPaolo Bonzini                         for (n = 0; n < block_size; n++) {
70549ab747fSPaolo Bonzini                             sd_write_data(s->card, s->fifo_buffer[n]);
70649ab747fSPaolo Bonzini                         }
70749ab747fSPaolo Bonzini                         s->data_count = 0;
70849ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
70949ab747fSPaolo Bonzini                             s->blkcnt--;
71049ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
71149ab747fSPaolo Bonzini                                 break;
71249ab747fSPaolo Bonzini                             }
71349ab747fSPaolo Bonzini                         }
71449ab747fSPaolo Bonzini                     }
71549ab747fSPaolo Bonzini                 }
71649ab747fSPaolo Bonzini             }
71749ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
71849ab747fSPaolo Bonzini             break;
71949ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
72049ab747fSPaolo Bonzini             s->admasysaddr = dscr.addr;
721be9c5ddeSSai Pavan Boddu             DPRINT_L1("ADMA link: admasysaddr=0x%" PRIx64 "\n",
722be9c5ddeSSai Pavan Boddu                       s->admasysaddr);
72349ab747fSPaolo Bonzini             break;
72449ab747fSPaolo Bonzini         default:
72549ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
72649ab747fSPaolo Bonzini             break;
72749ab747fSPaolo Bonzini         }
72849ab747fSPaolo Bonzini 
7291d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
730be9c5ddeSSai Pavan Boddu             DPRINT_L1("ADMA interrupt: admasysaddr=0x%" PRIx64 "\n",
731be9c5ddeSSai Pavan Boddu                       s->admasysaddr);
7321d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
7331d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
7341d32c26fSPeter Crosthwaite             }
7351d32c26fSPeter Crosthwaite 
7361d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
7371d32c26fSPeter Crosthwaite         }
7381d32c26fSPeter Crosthwaite 
73949ab747fSPaolo Bonzini         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
74049ab747fSPaolo Bonzini         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
74149ab747fSPaolo Bonzini                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
74249ab747fSPaolo Bonzini             DPRINT_L2("ADMA transfer completed\n");
74349ab747fSPaolo Bonzini             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
74449ab747fSPaolo Bonzini                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
74549ab747fSPaolo Bonzini                 s->blkcnt != 0)) {
74649ab747fSPaolo Bonzini                 ERRPRINT("SD/MMC host ADMA length mismatch\n");
74749ab747fSPaolo Bonzini                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
74849ab747fSPaolo Bonzini                         SDHC_ADMAERR_STATE_ST_TFR;
74949ab747fSPaolo Bonzini                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
75049ab747fSPaolo Bonzini                     ERRPRINT("Set ADMA error flag\n");
75149ab747fSPaolo Bonzini                     s->errintsts |= SDHC_EIS_ADMAERR;
75249ab747fSPaolo Bonzini                     s->norintsts |= SDHC_NIS_ERR;
75349ab747fSPaolo Bonzini                 }
75449ab747fSPaolo Bonzini 
75549ab747fSPaolo Bonzini                 sdhci_update_irq(s);
75649ab747fSPaolo Bonzini             }
757d368ba43SKevin O'Connor             sdhci_end_transfer(s);
75849ab747fSPaolo Bonzini             return;
75949ab747fSPaolo Bonzini         }
76049ab747fSPaolo Bonzini 
76149ab747fSPaolo Bonzini     }
76249ab747fSPaolo Bonzini 
76349ab747fSPaolo Bonzini     /* we have unfinished business - reschedule to continue ADMA */
764bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
765bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
76649ab747fSPaolo Bonzini }
76749ab747fSPaolo Bonzini 
76849ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */
76949ab747fSPaolo Bonzini 
770d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
77149ab747fSPaolo Bonzini {
772d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
77349ab747fSPaolo Bonzini 
77449ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_DMA) {
77549ab747fSPaolo Bonzini         switch (SDHC_DMA_TYPE(s->hostctl)) {
77649ab747fSPaolo Bonzini         case SDHC_CTRL_SDMA:
77749ab747fSPaolo Bonzini             if ((s->trnmod & SDHC_TRNS_MULTI) &&
77849ab747fSPaolo Bonzini                     (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || s->blkcnt == 0)) {
77949ab747fSPaolo Bonzini                 break;
78049ab747fSPaolo Bonzini             }
78149ab747fSPaolo Bonzini 
78249ab747fSPaolo Bonzini             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
783d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
78449ab747fSPaolo Bonzini             } else {
785d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
78649ab747fSPaolo Bonzini             }
78749ab747fSPaolo Bonzini 
78849ab747fSPaolo Bonzini             break;
78949ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA1_32:
79049ab747fSPaolo Bonzini             if (!(s->capareg & SDHC_CAN_DO_ADMA1)) {
79149ab747fSPaolo Bonzini                 ERRPRINT("ADMA1 not supported\n");
79249ab747fSPaolo Bonzini                 break;
79349ab747fSPaolo Bonzini             }
79449ab747fSPaolo Bonzini 
795d368ba43SKevin O'Connor             sdhci_do_adma(s);
79649ab747fSPaolo Bonzini             break;
79749ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_32:
79849ab747fSPaolo Bonzini             if (!(s->capareg & SDHC_CAN_DO_ADMA2)) {
79949ab747fSPaolo Bonzini                 ERRPRINT("ADMA2 not supported\n");
80049ab747fSPaolo Bonzini                 break;
80149ab747fSPaolo Bonzini             }
80249ab747fSPaolo Bonzini 
803d368ba43SKevin O'Connor             sdhci_do_adma(s);
80449ab747fSPaolo Bonzini             break;
80549ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_64:
80649ab747fSPaolo Bonzini             if (!(s->capareg & SDHC_CAN_DO_ADMA2) ||
80749ab747fSPaolo Bonzini                     !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) {
80849ab747fSPaolo Bonzini                 ERRPRINT("64 bit ADMA not supported\n");
80949ab747fSPaolo Bonzini                 break;
81049ab747fSPaolo Bonzini             }
81149ab747fSPaolo Bonzini 
812d368ba43SKevin O'Connor             sdhci_do_adma(s);
81349ab747fSPaolo Bonzini             break;
81449ab747fSPaolo Bonzini         default:
81549ab747fSPaolo Bonzini             ERRPRINT("Unsupported DMA type\n");
81649ab747fSPaolo Bonzini             break;
81749ab747fSPaolo Bonzini         }
81849ab747fSPaolo Bonzini     } else {
81949ab747fSPaolo Bonzini         if ((s->trnmod & SDHC_TRNS_READ) && sd_data_ready(s->card)) {
82049ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
82149ab747fSPaolo Bonzini                     SDHC_DAT_LINE_ACTIVE;
822d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
82349ab747fSPaolo Bonzini         } else {
82449ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
82549ab747fSPaolo Bonzini                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
826d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
82749ab747fSPaolo Bonzini         }
82849ab747fSPaolo Bonzini     }
82949ab747fSPaolo Bonzini }
83049ab747fSPaolo Bonzini 
83149ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s)
83249ab747fSPaolo Bonzini {
8336890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
83449ab747fSPaolo Bonzini         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
83549ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
83649ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
83749ab747fSPaolo Bonzini         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
83849ab747fSPaolo Bonzini         return false;
83949ab747fSPaolo Bonzini     }
84049ab747fSPaolo Bonzini 
84149ab747fSPaolo Bonzini     return true;
84249ab747fSPaolo Bonzini }
84349ab747fSPaolo Bonzini 
84449ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and
84549ab747fSPaolo Bonzini  * continuous manner */
84649ab747fSPaolo Bonzini static inline bool
84749ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
84849ab747fSPaolo Bonzini {
84949ab747fSPaolo Bonzini     if ((s->data_count & 0x3) != byte_num) {
85049ab747fSPaolo Bonzini         ERRPRINT("Non-sequential access to Buffer Data Port register"
85149ab747fSPaolo Bonzini                 "is prohibited\n");
85249ab747fSPaolo Bonzini         return false;
85349ab747fSPaolo Bonzini     }
85449ab747fSPaolo Bonzini     return true;
85549ab747fSPaolo Bonzini }
85649ab747fSPaolo Bonzini 
857d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
85849ab747fSPaolo Bonzini {
859d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
86049ab747fSPaolo Bonzini     uint32_t ret = 0;
86149ab747fSPaolo Bonzini 
86249ab747fSPaolo Bonzini     switch (offset & ~0x3) {
86349ab747fSPaolo Bonzini     case SDHC_SYSAD:
86449ab747fSPaolo Bonzini         ret = s->sdmasysad;
86549ab747fSPaolo Bonzini         break;
86649ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
86749ab747fSPaolo Bonzini         ret = s->blksize | (s->blkcnt << 16);
86849ab747fSPaolo Bonzini         break;
86949ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
87049ab747fSPaolo Bonzini         ret = s->argument;
87149ab747fSPaolo Bonzini         break;
87249ab747fSPaolo Bonzini     case SDHC_TRNMOD:
87349ab747fSPaolo Bonzini         ret = s->trnmod | (s->cmdreg << 16);
87449ab747fSPaolo Bonzini         break;
87549ab747fSPaolo Bonzini     case SDHC_RSPREG0 ... SDHC_RSPREG3:
87649ab747fSPaolo Bonzini         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
87749ab747fSPaolo Bonzini         break;
87849ab747fSPaolo Bonzini     case  SDHC_BDATA:
87949ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
880d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
881d368ba43SKevin O'Connor             DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset,
882677ff2aeSPeter Crosthwaite                       ret, ret);
88349ab747fSPaolo Bonzini             return ret;
88449ab747fSPaolo Bonzini         }
88549ab747fSPaolo Bonzini         break;
88649ab747fSPaolo Bonzini     case SDHC_PRNSTS:
88749ab747fSPaolo Bonzini         ret = s->prnsts;
88849ab747fSPaolo Bonzini         break;
88949ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
89049ab747fSPaolo Bonzini         ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) |
89149ab747fSPaolo Bonzini               (s->wakcon << 24);
89249ab747fSPaolo Bonzini         break;
89349ab747fSPaolo Bonzini     case SDHC_CLKCON:
89449ab747fSPaolo Bonzini         ret = s->clkcon | (s->timeoutcon << 16);
89549ab747fSPaolo Bonzini         break;
89649ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
89749ab747fSPaolo Bonzini         ret = s->norintsts | (s->errintsts << 16);
89849ab747fSPaolo Bonzini         break;
89949ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
90049ab747fSPaolo Bonzini         ret = s->norintstsen | (s->errintstsen << 16);
90149ab747fSPaolo Bonzini         break;
90249ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
90349ab747fSPaolo Bonzini         ret = s->norintsigen | (s->errintsigen << 16);
90449ab747fSPaolo Bonzini         break;
90549ab747fSPaolo Bonzini     case SDHC_ACMD12ERRSTS:
90649ab747fSPaolo Bonzini         ret = s->acmd12errsts;
90749ab747fSPaolo Bonzini         break;
90849ab747fSPaolo Bonzini     case SDHC_CAPAREG:
90949ab747fSPaolo Bonzini         ret = s->capareg;
91049ab747fSPaolo Bonzini         break;
91149ab747fSPaolo Bonzini     case SDHC_MAXCURR:
91249ab747fSPaolo Bonzini         ret = s->maxcurr;
91349ab747fSPaolo Bonzini         break;
91449ab747fSPaolo Bonzini     case SDHC_ADMAERR:
91549ab747fSPaolo Bonzini         ret =  s->admaerr;
91649ab747fSPaolo Bonzini         break;
91749ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
91849ab747fSPaolo Bonzini         ret = (uint32_t)s->admasysaddr;
91949ab747fSPaolo Bonzini         break;
92049ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
92149ab747fSPaolo Bonzini         ret = (uint32_t)(s->admasysaddr >> 32);
92249ab747fSPaolo Bonzini         break;
92349ab747fSPaolo Bonzini     case SDHC_SLOT_INT_STATUS:
92449ab747fSPaolo Bonzini         ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s);
92549ab747fSPaolo Bonzini         break;
92649ab747fSPaolo Bonzini     default:
927d368ba43SKevin O'Connor         ERRPRINT("bad %ub read: addr[0x%04x]\n", size, (int)offset);
92849ab747fSPaolo Bonzini         break;
92949ab747fSPaolo Bonzini     }
93049ab747fSPaolo Bonzini 
93149ab747fSPaolo Bonzini     ret >>= (offset & 0x3) * 8;
93249ab747fSPaolo Bonzini     ret &= (1ULL << (size * 8)) - 1;
933d368ba43SKevin O'Connor     DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, ret, ret);
93449ab747fSPaolo Bonzini     return ret;
93549ab747fSPaolo Bonzini }
93649ab747fSPaolo Bonzini 
93749ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
93849ab747fSPaolo Bonzini {
93949ab747fSPaolo Bonzini     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
94049ab747fSPaolo Bonzini         return;
94149ab747fSPaolo Bonzini     }
94249ab747fSPaolo Bonzini     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
94349ab747fSPaolo Bonzini 
94449ab747fSPaolo Bonzini     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
94549ab747fSPaolo Bonzini             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
94649ab747fSPaolo Bonzini         if (s->stopped_state == sdhc_gap_read) {
94749ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
948d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
94949ab747fSPaolo Bonzini         } else {
95049ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
951d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
95249ab747fSPaolo Bonzini         }
95349ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
95449ab747fSPaolo Bonzini     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
95549ab747fSPaolo Bonzini         if (s->prnsts & SDHC_DOING_READ) {
95649ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_read;
95749ab747fSPaolo Bonzini         } else if (s->prnsts & SDHC_DOING_WRITE) {
95849ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_write;
95949ab747fSPaolo Bonzini         }
96049ab747fSPaolo Bonzini     }
96149ab747fSPaolo Bonzini }
96249ab747fSPaolo Bonzini 
96349ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
96449ab747fSPaolo Bonzini {
96549ab747fSPaolo Bonzini     switch (value) {
96649ab747fSPaolo Bonzini     case SDHC_RESET_ALL:
967d368ba43SKevin O'Connor         sdhci_reset(s);
96849ab747fSPaolo Bonzini         break;
96949ab747fSPaolo Bonzini     case SDHC_RESET_CMD:
97049ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_CMD_INHIBIT;
97149ab747fSPaolo Bonzini         s->norintsts &= ~SDHC_NIS_CMDCMP;
97249ab747fSPaolo Bonzini         break;
97349ab747fSPaolo Bonzini     case SDHC_RESET_DATA:
97449ab747fSPaolo Bonzini         s->data_count = 0;
97549ab747fSPaolo Bonzini         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
97649ab747fSPaolo Bonzini                 SDHC_DOING_READ | SDHC_DOING_WRITE |
97749ab747fSPaolo Bonzini                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
97849ab747fSPaolo Bonzini         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
97949ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
98049ab747fSPaolo Bonzini         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
98149ab747fSPaolo Bonzini                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
98249ab747fSPaolo Bonzini         break;
98349ab747fSPaolo Bonzini     }
98449ab747fSPaolo Bonzini }
98549ab747fSPaolo Bonzini 
98649ab747fSPaolo Bonzini static void
987d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
98849ab747fSPaolo Bonzini {
989d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
99049ab747fSPaolo Bonzini     unsigned shift =  8 * (offset & 0x3);
99149ab747fSPaolo Bonzini     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
992d368ba43SKevin O'Connor     uint32_t value = val;
99349ab747fSPaolo Bonzini     value <<= shift;
99449ab747fSPaolo Bonzini 
99549ab747fSPaolo Bonzini     switch (offset & ~0x3) {
99649ab747fSPaolo Bonzini     case SDHC_SYSAD:
99749ab747fSPaolo Bonzini         s->sdmasysad = (s->sdmasysad & mask) | value;
99849ab747fSPaolo Bonzini         MASKED_WRITE(s->sdmasysad, mask, value);
99949ab747fSPaolo Bonzini         /* Writing to last byte of sdmasysad might trigger transfer */
100049ab747fSPaolo Bonzini         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
100149ab747fSPaolo Bonzini                 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) {
1002d368ba43SKevin O'Connor             sdhci_sdma_transfer_multi_blocks(s);
100349ab747fSPaolo Bonzini         }
100449ab747fSPaolo Bonzini         break;
100549ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
100649ab747fSPaolo Bonzini         if (!TRANSFERRING_DATA(s->prnsts)) {
100749ab747fSPaolo Bonzini             MASKED_WRITE(s->blksize, mask, value);
100849ab747fSPaolo Bonzini             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
100949ab747fSPaolo Bonzini         }
10109201bb9aSAlistair Francis 
10119201bb9aSAlistair Francis         /* Limit block size to the maximum buffer size */
10129201bb9aSAlistair Francis         if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
10139201bb9aSAlistair Francis             qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
10149201bb9aSAlistair Francis                           "the maximum buffer 0x%x", __func__, s->blksize,
10159201bb9aSAlistair Francis                           s->buf_maxsz);
10169201bb9aSAlistair Francis 
10179201bb9aSAlistair Francis             s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
10189201bb9aSAlistair Francis         }
10199201bb9aSAlistair Francis 
102049ab747fSPaolo Bonzini         break;
102149ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
102249ab747fSPaolo Bonzini         MASKED_WRITE(s->argument, mask, value);
102349ab747fSPaolo Bonzini         break;
102449ab747fSPaolo Bonzini     case SDHC_TRNMOD:
102549ab747fSPaolo Bonzini         /* DMA can be enabled only if it is supported as indicated by
102649ab747fSPaolo Bonzini          * capabilities register */
102749ab747fSPaolo Bonzini         if (!(s->capareg & SDHC_CAN_DO_DMA)) {
102849ab747fSPaolo Bonzini             value &= ~SDHC_TRNS_DMA;
102949ab747fSPaolo Bonzini         }
103049ab747fSPaolo Bonzini         MASKED_WRITE(s->trnmod, mask, value);
103149ab747fSPaolo Bonzini         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
103249ab747fSPaolo Bonzini 
103349ab747fSPaolo Bonzini         /* Writing to the upper byte of CMDREG triggers SD command generation */
1034d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
103549ab747fSPaolo Bonzini             break;
103649ab747fSPaolo Bonzini         }
103749ab747fSPaolo Bonzini 
1038d368ba43SKevin O'Connor         sdhci_send_command(s);
103949ab747fSPaolo Bonzini         break;
104049ab747fSPaolo Bonzini     case  SDHC_BDATA:
104149ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1042d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
104349ab747fSPaolo Bonzini         }
104449ab747fSPaolo Bonzini         break;
104549ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
104649ab747fSPaolo Bonzini         if (!(mask & 0xFF0000)) {
104749ab747fSPaolo Bonzini             sdhci_blkgap_write(s, value >> 16);
104849ab747fSPaolo Bonzini         }
104949ab747fSPaolo Bonzini         MASKED_WRITE(s->hostctl, mask, value);
105049ab747fSPaolo Bonzini         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
105149ab747fSPaolo Bonzini         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
105249ab747fSPaolo Bonzini         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
105349ab747fSPaolo Bonzini                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
105449ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
105549ab747fSPaolo Bonzini         }
105649ab747fSPaolo Bonzini         break;
105749ab747fSPaolo Bonzini     case SDHC_CLKCON:
105849ab747fSPaolo Bonzini         if (!(mask & 0xFF000000)) {
105949ab747fSPaolo Bonzini             sdhci_reset_write(s, value >> 24);
106049ab747fSPaolo Bonzini         }
106149ab747fSPaolo Bonzini         MASKED_WRITE(s->clkcon, mask, value);
106249ab747fSPaolo Bonzini         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
106349ab747fSPaolo Bonzini         if (s->clkcon & SDHC_CLOCK_INT_EN) {
106449ab747fSPaolo Bonzini             s->clkcon |= SDHC_CLOCK_INT_STABLE;
106549ab747fSPaolo Bonzini         } else {
106649ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
106749ab747fSPaolo Bonzini         }
106849ab747fSPaolo Bonzini         break;
106949ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
107049ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_CARDINT) {
107149ab747fSPaolo Bonzini             value &= ~SDHC_NIS_CARDINT;
107249ab747fSPaolo Bonzini         }
107349ab747fSPaolo Bonzini         s->norintsts &= mask | ~value;
107449ab747fSPaolo Bonzini         s->errintsts &= (mask >> 16) | ~(value >> 16);
107549ab747fSPaolo Bonzini         if (s->errintsts) {
107649ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
107749ab747fSPaolo Bonzini         } else {
107849ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
107949ab747fSPaolo Bonzini         }
108049ab747fSPaolo Bonzini         sdhci_update_irq(s);
108149ab747fSPaolo Bonzini         break;
108249ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
108349ab747fSPaolo Bonzini         MASKED_WRITE(s->norintstsen, mask, value);
108449ab747fSPaolo Bonzini         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
108549ab747fSPaolo Bonzini         s->norintsts &= s->norintstsen;
108649ab747fSPaolo Bonzini         s->errintsts &= s->errintstsen;
108749ab747fSPaolo Bonzini         if (s->errintsts) {
108849ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
108949ab747fSPaolo Bonzini         } else {
109049ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
109149ab747fSPaolo Bonzini         }
109249ab747fSPaolo Bonzini         sdhci_update_irq(s);
109349ab747fSPaolo Bonzini         break;
109449ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
109549ab747fSPaolo Bonzini         MASKED_WRITE(s->norintsigen, mask, value);
109649ab747fSPaolo Bonzini         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
109749ab747fSPaolo Bonzini         sdhci_update_irq(s);
109849ab747fSPaolo Bonzini         break;
109949ab747fSPaolo Bonzini     case SDHC_ADMAERR:
110049ab747fSPaolo Bonzini         MASKED_WRITE(s->admaerr, mask, value);
110149ab747fSPaolo Bonzini         break;
110249ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
110349ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
110449ab747fSPaolo Bonzini                 (uint64_t)mask)) | (uint64_t)value;
110549ab747fSPaolo Bonzini         break;
110649ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
110749ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
110849ab747fSPaolo Bonzini                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
110949ab747fSPaolo Bonzini         break;
111049ab747fSPaolo Bonzini     case SDHC_FEAER:
111149ab747fSPaolo Bonzini         s->acmd12errsts |= value;
111249ab747fSPaolo Bonzini         s->errintsts |= (value >> 16) & s->errintstsen;
111349ab747fSPaolo Bonzini         if (s->acmd12errsts) {
111449ab747fSPaolo Bonzini             s->errintsts |= SDHC_EIS_CMD12ERR;
111549ab747fSPaolo Bonzini         }
111649ab747fSPaolo Bonzini         if (s->errintsts) {
111749ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
111849ab747fSPaolo Bonzini         }
111949ab747fSPaolo Bonzini         sdhci_update_irq(s);
112049ab747fSPaolo Bonzini         break;
112149ab747fSPaolo Bonzini     default:
112249ab747fSPaolo Bonzini         ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n",
1123d368ba43SKevin O'Connor                  size, (int)offset, value >> shift, value >> shift);
112449ab747fSPaolo Bonzini         break;
112549ab747fSPaolo Bonzini     }
112649ab747fSPaolo Bonzini     DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n",
1127d368ba43SKevin O'Connor               size, (int)offset, value >> shift, value >> shift);
112849ab747fSPaolo Bonzini }
112949ab747fSPaolo Bonzini 
113049ab747fSPaolo Bonzini static const MemoryRegionOps sdhci_mmio_ops = {
1131d368ba43SKevin O'Connor     .read = sdhci_read,
1132d368ba43SKevin O'Connor     .write = sdhci_write,
113349ab747fSPaolo Bonzini     .valid = {
113449ab747fSPaolo Bonzini         .min_access_size = 1,
113549ab747fSPaolo Bonzini         .max_access_size = 4,
113649ab747fSPaolo Bonzini         .unaligned = false
113749ab747fSPaolo Bonzini     },
113849ab747fSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
113949ab747fSPaolo Bonzini };
114049ab747fSPaolo Bonzini 
114149ab747fSPaolo Bonzini static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
114249ab747fSPaolo Bonzini {
114349ab747fSPaolo Bonzini     switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) {
114449ab747fSPaolo Bonzini     case 0:
114549ab747fSPaolo Bonzini         return 512;
114649ab747fSPaolo Bonzini     case 1:
114749ab747fSPaolo Bonzini         return 1024;
114849ab747fSPaolo Bonzini     case 2:
114949ab747fSPaolo Bonzini         return 2048;
115049ab747fSPaolo Bonzini     default:
115149ab747fSPaolo Bonzini         hw_error("SDHC: unsupported value for maximum block size\n");
115249ab747fSPaolo Bonzini         return 0;
115349ab747fSPaolo Bonzini     }
115449ab747fSPaolo Bonzini }
115549ab747fSPaolo Bonzini 
11565ec911c3SKevin O'Connor static void sdhci_initfn(SDHCIState *s, BlockBackend *blk)
115749ab747fSPaolo Bonzini {
11585ec911c3SKevin O'Connor     s->card = sd_init(blk, false);
11594f8a066bSKevin Wolf     if (s->card == NULL) {
11604f8a066bSKevin Wolf         exit(1);
11614f8a066bSKevin Wolf     }
1162f3c7d038SAndreas Färber     s->eject_cb = qemu_allocate_irq(sdhci_insert_eject_cb, s, 0);
1163f3c7d038SAndreas Färber     s->ro_cb = qemu_allocate_irq(sdhci_card_readonly_cb, s, 0);
116449ab747fSPaolo Bonzini     sd_set_cb(s->card, s->ro_cb, s->eject_cb);
116549ab747fSPaolo Bonzini 
1166bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1167d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
116849ab747fSPaolo Bonzini }
116949ab747fSPaolo Bonzini 
11707302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s)
117149ab747fSPaolo Bonzini {
1172bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1173bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1174bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1175bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
1176127a4e1aSAndreas Färber     qemu_free_irq(s->eject_cb);
1177127a4e1aSAndreas Färber     qemu_free_irq(s->ro_cb);
117849ab747fSPaolo Bonzini 
117949ab747fSPaolo Bonzini     g_free(s->fifo_buffer);
118049ab747fSPaolo Bonzini     s->fifo_buffer = NULL;
118149ab747fSPaolo Bonzini }
118249ab747fSPaolo Bonzini 
118349ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = {
118449ab747fSPaolo Bonzini     .name = "sdhci",
118549ab747fSPaolo Bonzini     .version_id = 1,
118649ab747fSPaolo Bonzini     .minimum_version_id = 1,
118749ab747fSPaolo Bonzini     .fields = (VMStateField[]) {
118849ab747fSPaolo Bonzini         VMSTATE_UINT32(sdmasysad, SDHCIState),
118949ab747fSPaolo Bonzini         VMSTATE_UINT16(blksize, SDHCIState),
119049ab747fSPaolo Bonzini         VMSTATE_UINT16(blkcnt, SDHCIState),
119149ab747fSPaolo Bonzini         VMSTATE_UINT32(argument, SDHCIState),
119249ab747fSPaolo Bonzini         VMSTATE_UINT16(trnmod, SDHCIState),
119349ab747fSPaolo Bonzini         VMSTATE_UINT16(cmdreg, SDHCIState),
119449ab747fSPaolo Bonzini         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
119549ab747fSPaolo Bonzini         VMSTATE_UINT32(prnsts, SDHCIState),
119649ab747fSPaolo Bonzini         VMSTATE_UINT8(hostctl, SDHCIState),
119749ab747fSPaolo Bonzini         VMSTATE_UINT8(pwrcon, SDHCIState),
119849ab747fSPaolo Bonzini         VMSTATE_UINT8(blkgap, SDHCIState),
119949ab747fSPaolo Bonzini         VMSTATE_UINT8(wakcon, SDHCIState),
120049ab747fSPaolo Bonzini         VMSTATE_UINT16(clkcon, SDHCIState),
120149ab747fSPaolo Bonzini         VMSTATE_UINT8(timeoutcon, SDHCIState),
120249ab747fSPaolo Bonzini         VMSTATE_UINT8(admaerr, SDHCIState),
120349ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsts, SDHCIState),
120449ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsts, SDHCIState),
120549ab747fSPaolo Bonzini         VMSTATE_UINT16(norintstsen, SDHCIState),
120649ab747fSPaolo Bonzini         VMSTATE_UINT16(errintstsen, SDHCIState),
120749ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsigen, SDHCIState),
120849ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsigen, SDHCIState),
120949ab747fSPaolo Bonzini         VMSTATE_UINT16(acmd12errsts, SDHCIState),
121049ab747fSPaolo Bonzini         VMSTATE_UINT16(data_count, SDHCIState),
121149ab747fSPaolo Bonzini         VMSTATE_UINT64(admasysaddr, SDHCIState),
121249ab747fSPaolo Bonzini         VMSTATE_UINT8(stopped_state, SDHCIState),
121349ab747fSPaolo Bonzini         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, 0, buf_maxsz),
1214e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1215e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
121649ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
121749ab747fSPaolo Bonzini     }
121849ab747fSPaolo Bonzini };
121949ab747fSPaolo Bonzini 
122049ab747fSPaolo Bonzini /* Capabilities registers provide information on supported features of this
122149ab747fSPaolo Bonzini  * specific host controller implementation */
12225ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = {
122379f21707SMarkus Armbruster     /*
122479f21707SMarkus Armbruster      * We currently fuse controller and card into a single device
122579f21707SMarkus Armbruster      * model, but we intend to separate them.  For that purpose, the
122679f21707SMarkus Armbruster      * properties that belong to the card are marked as experimental.
122779f21707SMarkus Armbruster      */
122879f21707SMarkus Armbruster     DEFINE_PROP_DRIVE("x-drive", SDHCIState, blk),
1229c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT32("capareg", SDHCIState, capareg,
123049ab747fSPaolo Bonzini             SDHC_CAPAB_REG_DEFAULT),
1231c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0),
123249ab747fSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
123349ab747fSPaolo Bonzini };
123449ab747fSPaolo Bonzini 
12359af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp)
1236224d10ffSKevin O'Connor {
1237224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
1238224d10ffSKevin O'Connor     dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */
1239224d10ffSKevin O'Connor     dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */
124079f21707SMarkus Armbruster     sdhci_initfn(s, s->blk);
1241224d10ffSKevin O'Connor     s->buf_maxsz = sdhci_get_fifolen(s);
1242224d10ffSKevin O'Connor     s->fifo_buffer = g_malloc0(s->buf_maxsz);
1243224d10ffSKevin O'Connor     s->irq = pci_allocate_irq(dev);
1244224d10ffSKevin O'Connor     memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
1245224d10ffSKevin O'Connor             SDHC_REGISTERS_MAP_SIZE);
1246224d10ffSKevin O'Connor     pci_register_bar(dev, 0, 0, &s->iomem);
1247224d10ffSKevin O'Connor }
1248224d10ffSKevin O'Connor 
1249224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev)
1250224d10ffSKevin O'Connor {
1251224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
1252224d10ffSKevin O'Connor     sdhci_uninitfn(s);
1253224d10ffSKevin O'Connor }
1254224d10ffSKevin O'Connor 
1255224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data)
1256224d10ffSKevin O'Connor {
1257224d10ffSKevin O'Connor     DeviceClass *dc = DEVICE_CLASS(klass);
1258224d10ffSKevin O'Connor     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1259224d10ffSKevin O'Connor 
12609af21dbeSMarkus Armbruster     k->realize = sdhci_pci_realize;
1261224d10ffSKevin O'Connor     k->exit = sdhci_pci_exit;
1262224d10ffSKevin O'Connor     k->vendor_id = PCI_VENDOR_ID_REDHAT;
1263224d10ffSKevin O'Connor     k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI;
1264224d10ffSKevin O'Connor     k->class_id = PCI_CLASS_SYSTEM_SDHCI;
1265224d10ffSKevin O'Connor     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1266224d10ffSKevin O'Connor     dc->vmsd = &sdhci_vmstate;
12675ec911c3SKevin O'Connor     dc->props = sdhci_pci_properties;
1268224d10ffSKevin O'Connor }
1269224d10ffSKevin O'Connor 
1270224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = {
1271224d10ffSKevin O'Connor     .name = TYPE_PCI_SDHCI,
1272224d10ffSKevin O'Connor     .parent = TYPE_PCI_DEVICE,
1273224d10ffSKevin O'Connor     .instance_size = sizeof(SDHCIState),
1274224d10ffSKevin O'Connor     .class_init = sdhci_pci_class_init,
1275224d10ffSKevin O'Connor };
1276224d10ffSKevin O'Connor 
12775ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
12785ec911c3SKevin O'Connor     DEFINE_PROP_UINT32("capareg", SDHCIState, capareg,
12795ec911c3SKevin O'Connor             SDHC_CAPAB_REG_DEFAULT),
12805ec911c3SKevin O'Connor     DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0),
128172369755SAndrew Baumann     DEFINE_PROP_BOOL("noeject-quirk", SDHCIState, noeject_quirk, false),
12825ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
12835ec911c3SKevin O'Connor };
12845ec911c3SKevin O'Connor 
12857302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
128649ab747fSPaolo Bonzini {
12877302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
12885ec911c3SKevin O'Connor     DriveInfo *di;
12895ec911c3SKevin O'Connor 
12905ec911c3SKevin O'Connor     /* FIXME use a qdev drive property instead of drive_get_next() */
12915ec911c3SKevin O'Connor     di = drive_get_next(IF_SD);
12925ec911c3SKevin O'Connor     sdhci_initfn(s, di ? blk_by_legacy_dinfo(di) : NULL);
12937302dcd6SKevin O'Connor }
12947302dcd6SKevin O'Connor 
12957302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
12967302dcd6SKevin O'Connor {
12977302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
12987302dcd6SKevin O'Connor     sdhci_uninitfn(s);
12997302dcd6SKevin O'Connor }
13007302dcd6SKevin O'Connor 
13017302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
13027302dcd6SKevin O'Connor {
13037302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
130449ab747fSPaolo Bonzini     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
130549ab747fSPaolo Bonzini 
130649ab747fSPaolo Bonzini     s->buf_maxsz = sdhci_get_fifolen(s);
130749ab747fSPaolo Bonzini     s->fifo_buffer = g_malloc0(s->buf_maxsz);
130849ab747fSPaolo Bonzini     sysbus_init_irq(sbd, &s->irq);
130929776739SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
131049ab747fSPaolo Bonzini             SDHC_REGISTERS_MAP_SIZE);
131149ab747fSPaolo Bonzini     sysbus_init_mmio(sbd, &s->iomem);
131249ab747fSPaolo Bonzini }
131349ab747fSPaolo Bonzini 
13147302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
131549ab747fSPaolo Bonzini {
131649ab747fSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
131749ab747fSPaolo Bonzini 
131849ab747fSPaolo Bonzini     dc->vmsd = &sdhci_vmstate;
13195ec911c3SKevin O'Connor     dc->props = sdhci_sysbus_properties;
13207302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
13219f9bdf43SMarkus Armbruster     /* Reason: instance_init() method uses drive_get_next() */
13229f9bdf43SMarkus Armbruster     dc->cannot_instantiate_with_device_add_yet = true;
132349ab747fSPaolo Bonzini }
132449ab747fSPaolo Bonzini 
13257302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
13267302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
132749ab747fSPaolo Bonzini     .parent = TYPE_SYS_BUS_DEVICE,
132849ab747fSPaolo Bonzini     .instance_size = sizeof(SDHCIState),
13297302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
13307302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
13317302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
133249ab747fSPaolo Bonzini };
133349ab747fSPaolo Bonzini 
133449ab747fSPaolo Bonzini static void sdhci_register_types(void)
133549ab747fSPaolo Bonzini {
1336224d10ffSKevin O'Connor     type_register_static(&sdhci_pci_info);
13377302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
133849ab747fSPaolo Bonzini }
133949ab747fSPaolo Bonzini 
134049ab747fSPaolo Bonzini type_init(sdhci_register_types)
1341