xref: /qemu/hw/sd/sdhci.c (revision 49ab747f)
1*49ab747fSPaolo Bonzini /*
2*49ab747fSPaolo Bonzini  * SD Association Host Standard Specification v2.0 controller emulation
3*49ab747fSPaolo Bonzini  *
4*49ab747fSPaolo Bonzini  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5*49ab747fSPaolo Bonzini  * Mitsyanko Igor <i.mitsyanko@samsung.com>
6*49ab747fSPaolo Bonzini  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
7*49ab747fSPaolo Bonzini  *
8*49ab747fSPaolo Bonzini  * Based on MMC controller for Samsung S5PC1xx-based board emulation
9*49ab747fSPaolo Bonzini  * by Alexey Merkulov and Vladimir Monakhov.
10*49ab747fSPaolo Bonzini  *
11*49ab747fSPaolo Bonzini  * This program is free software; you can redistribute it and/or modify it
12*49ab747fSPaolo Bonzini  * under the terms of the GNU General Public License as published by the
13*49ab747fSPaolo Bonzini  * Free Software Foundation; either version 2 of the License, or (at your
14*49ab747fSPaolo Bonzini  * option) any later version.
15*49ab747fSPaolo Bonzini  *
16*49ab747fSPaolo Bonzini  * This program is distributed in the hope that it will be useful,
17*49ab747fSPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18*49ab747fSPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19*49ab747fSPaolo Bonzini  * See the GNU General Public License for more details.
20*49ab747fSPaolo Bonzini  *
21*49ab747fSPaolo Bonzini  * You should have received a copy of the GNU General Public License along
22*49ab747fSPaolo Bonzini  * with this program; if not, see <http://www.gnu.org/licenses/>.
23*49ab747fSPaolo Bonzini  */
24*49ab747fSPaolo Bonzini 
25*49ab747fSPaolo Bonzini #include "hw/hw.h"
26*49ab747fSPaolo Bonzini #include "sysemu/blockdev.h"
27*49ab747fSPaolo Bonzini #include "sysemu/dma.h"
28*49ab747fSPaolo Bonzini #include "qemu/timer.h"
29*49ab747fSPaolo Bonzini #include "block/block_int.h"
30*49ab747fSPaolo Bonzini #include "qemu/bitops.h"
31*49ab747fSPaolo Bonzini 
32*49ab747fSPaolo Bonzini #include "hw/sdhci.h"
33*49ab747fSPaolo Bonzini 
34*49ab747fSPaolo Bonzini /* host controller debug messages */
35*49ab747fSPaolo Bonzini #ifndef SDHC_DEBUG
36*49ab747fSPaolo Bonzini #define SDHC_DEBUG                        0
37*49ab747fSPaolo Bonzini #endif
38*49ab747fSPaolo Bonzini 
39*49ab747fSPaolo Bonzini #if SDHC_DEBUG == 0
40*49ab747fSPaolo Bonzini     #define DPRINT_L1(fmt, args...)       do { } while (0)
41*49ab747fSPaolo Bonzini     #define DPRINT_L2(fmt, args...)       do { } while (0)
42*49ab747fSPaolo Bonzini     #define ERRPRINT(fmt, args...)        do { } while (0)
43*49ab747fSPaolo Bonzini #elif SDHC_DEBUG == 1
44*49ab747fSPaolo Bonzini     #define DPRINT_L1(fmt, args...)       \
45*49ab747fSPaolo Bonzini         do {fprintf(stderr, "QEMU SDHC: "fmt, ## args); } while (0)
46*49ab747fSPaolo Bonzini     #define DPRINT_L2(fmt, args...)       do { } while (0)
47*49ab747fSPaolo Bonzini     #define ERRPRINT(fmt, args...)        \
48*49ab747fSPaolo Bonzini         do {fprintf(stderr, "QEMU SDHC ERROR: "fmt, ## args); } while (0)
49*49ab747fSPaolo Bonzini #else
50*49ab747fSPaolo Bonzini     #define DPRINT_L1(fmt, args...)       \
51*49ab747fSPaolo Bonzini         do {fprintf(stderr, "QEMU SDHC: "fmt, ## args); } while (0)
52*49ab747fSPaolo Bonzini     #define DPRINT_L2(fmt, args...)       \
53*49ab747fSPaolo Bonzini         do {fprintf(stderr, "QEMU SDHC: "fmt, ## args); } while (0)
54*49ab747fSPaolo Bonzini     #define ERRPRINT(fmt, args...)        \
55*49ab747fSPaolo Bonzini         do {fprintf(stderr, "QEMU SDHC ERROR: "fmt, ## args); } while (0)
56*49ab747fSPaolo Bonzini #endif
57*49ab747fSPaolo Bonzini 
58*49ab747fSPaolo Bonzini /* Default SD/MMC host controller features information, which will be
59*49ab747fSPaolo Bonzini  * presented in CAPABILITIES register of generic SD host controller at reset.
60*49ab747fSPaolo Bonzini  * If not stated otherwise:
61*49ab747fSPaolo Bonzini  * 0 - not supported, 1 - supported, other - prohibited.
62*49ab747fSPaolo Bonzini  */
63*49ab747fSPaolo Bonzini #define SDHC_CAPAB_64BITBUS       0ul        /* 64-bit System Bus Support */
64*49ab747fSPaolo Bonzini #define SDHC_CAPAB_18V            1ul        /* Voltage support 1.8v */
65*49ab747fSPaolo Bonzini #define SDHC_CAPAB_30V            0ul        /* Voltage support 3.0v */
66*49ab747fSPaolo Bonzini #define SDHC_CAPAB_33V            1ul        /* Voltage support 3.3v */
67*49ab747fSPaolo Bonzini #define SDHC_CAPAB_SUSPRESUME     0ul        /* Suspend/resume support */
68*49ab747fSPaolo Bonzini #define SDHC_CAPAB_SDMA           1ul        /* SDMA support */
69*49ab747fSPaolo Bonzini #define SDHC_CAPAB_HIGHSPEED      1ul        /* High speed support */
70*49ab747fSPaolo Bonzini #define SDHC_CAPAB_ADMA1          1ul        /* ADMA1 support */
71*49ab747fSPaolo Bonzini #define SDHC_CAPAB_ADMA2          1ul        /* ADMA2 support */
72*49ab747fSPaolo Bonzini /* Maximum host controller R/W buffers size
73*49ab747fSPaolo Bonzini  * Possible values: 512, 1024, 2048 bytes */
74*49ab747fSPaolo Bonzini #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul
75*49ab747fSPaolo Bonzini /* Maximum clock frequency for SDclock in MHz
76*49ab747fSPaolo Bonzini  * value in range 10-63 MHz, 0 - not defined */
77*49ab747fSPaolo Bonzini #define SDHC_CAPAB_BASECLKFREQ    0ul
78*49ab747fSPaolo Bonzini #define SDHC_CAPAB_TOUNIT         1ul  /* Timeout clock unit 0 - kHz, 1 - MHz */
79*49ab747fSPaolo Bonzini /* Timeout clock frequency 1-63, 0 - not defined */
80*49ab747fSPaolo Bonzini #define SDHC_CAPAB_TOCLKFREQ      0ul
81*49ab747fSPaolo Bonzini 
82*49ab747fSPaolo Bonzini /* Now check all parameters and calculate CAPABILITIES REGISTER value */
83*49ab747fSPaolo Bonzini #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 ||     \
84*49ab747fSPaolo Bonzini     SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 ||  \
85*49ab747fSPaolo Bonzini     SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\
86*49ab747fSPaolo Bonzini     SDHC_CAPAB_TOUNIT > 1
87*49ab747fSPaolo Bonzini #error Capabilities features can have value 0 or 1 only!
88*49ab747fSPaolo Bonzini #endif
89*49ab747fSPaolo Bonzini 
90*49ab747fSPaolo Bonzini #if SDHC_CAPAB_MAXBLOCKLENGTH == 512
91*49ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 0ul
92*49ab747fSPaolo Bonzini #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024
93*49ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 1ul
94*49ab747fSPaolo Bonzini #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048
95*49ab747fSPaolo Bonzini #define MAX_BLOCK_LENGTH 2ul
96*49ab747fSPaolo Bonzini #else
97*49ab747fSPaolo Bonzini #error Max host controller block size can have value 512, 1024 or 2048 only!
98*49ab747fSPaolo Bonzini #endif
99*49ab747fSPaolo Bonzini 
100*49ab747fSPaolo Bonzini #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \
101*49ab747fSPaolo Bonzini     SDHC_CAPAB_BASECLKFREQ > 63
102*49ab747fSPaolo Bonzini #error SDclock frequency can have value in range 0, 10-63 only!
103*49ab747fSPaolo Bonzini #endif
104*49ab747fSPaolo Bonzini 
105*49ab747fSPaolo Bonzini #if SDHC_CAPAB_TOCLKFREQ > 63
106*49ab747fSPaolo Bonzini #error Timeout clock frequency can have value in range 0-63 only!
107*49ab747fSPaolo Bonzini #endif
108*49ab747fSPaolo Bonzini 
109*49ab747fSPaolo Bonzini #define SDHC_CAPAB_REG_DEFAULT                                 \
110*49ab747fSPaolo Bonzini    ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) |     \
111*49ab747fSPaolo Bonzini     (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) |          \
112*49ab747fSPaolo Bonzini     (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) |  \
113*49ab747fSPaolo Bonzini     (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) |  \
114*49ab747fSPaolo Bonzini     (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) |      \
115*49ab747fSPaolo Bonzini     (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \
116*49ab747fSPaolo Bonzini     (SDHC_CAPAB_TOCLKFREQ))
117*49ab747fSPaolo Bonzini 
118*49ab747fSPaolo Bonzini #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
119*49ab747fSPaolo Bonzini 
120*49ab747fSPaolo Bonzini static uint8_t sdhci_slotint(SDHCIState *s)
121*49ab747fSPaolo Bonzini {
122*49ab747fSPaolo Bonzini     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
123*49ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
124*49ab747fSPaolo Bonzini          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
125*49ab747fSPaolo Bonzini }
126*49ab747fSPaolo Bonzini 
127*49ab747fSPaolo Bonzini static inline void sdhci_update_irq(SDHCIState *s)
128*49ab747fSPaolo Bonzini {
129*49ab747fSPaolo Bonzini     qemu_set_irq(s->irq, sdhci_slotint(s));
130*49ab747fSPaolo Bonzini }
131*49ab747fSPaolo Bonzini 
132*49ab747fSPaolo Bonzini static void sdhci_raise_insertion_irq(void *opaque)
133*49ab747fSPaolo Bonzini {
134*49ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
135*49ab747fSPaolo Bonzini 
136*49ab747fSPaolo Bonzini     if (s->norintsts & SDHC_NIS_REMOVE) {
137*49ab747fSPaolo Bonzini         qemu_mod_timer(s->insert_timer,
138*49ab747fSPaolo Bonzini                        qemu_get_clock_ns(vm_clock) + SDHC_INSERTION_DELAY);
139*49ab747fSPaolo Bonzini     } else {
140*49ab747fSPaolo Bonzini         s->prnsts = 0x1ff0000;
141*49ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_INSERT) {
142*49ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_INSERT;
143*49ab747fSPaolo Bonzini         }
144*49ab747fSPaolo Bonzini         sdhci_update_irq(s);
145*49ab747fSPaolo Bonzini     }
146*49ab747fSPaolo Bonzini }
147*49ab747fSPaolo Bonzini 
148*49ab747fSPaolo Bonzini static void sdhci_insert_eject_cb(void *opaque, int irq, int level)
149*49ab747fSPaolo Bonzini {
150*49ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
151*49ab747fSPaolo Bonzini     DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject");
152*49ab747fSPaolo Bonzini 
153*49ab747fSPaolo Bonzini     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
154*49ab747fSPaolo Bonzini         /* Give target some time to notice card ejection */
155*49ab747fSPaolo Bonzini         qemu_mod_timer(s->insert_timer,
156*49ab747fSPaolo Bonzini                        qemu_get_clock_ns(vm_clock) + SDHC_INSERTION_DELAY);
157*49ab747fSPaolo Bonzini     } else {
158*49ab747fSPaolo Bonzini         if (level) {
159*49ab747fSPaolo Bonzini             s->prnsts = 0x1ff0000;
160*49ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_INSERT) {
161*49ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_INSERT;
162*49ab747fSPaolo Bonzini             }
163*49ab747fSPaolo Bonzini         } else {
164*49ab747fSPaolo Bonzini             s->prnsts = 0x1fa0000;
165*49ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
166*49ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
167*49ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_REMOVE) {
168*49ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_REMOVE;
169*49ab747fSPaolo Bonzini             }
170*49ab747fSPaolo Bonzini         }
171*49ab747fSPaolo Bonzini         sdhci_update_irq(s);
172*49ab747fSPaolo Bonzini     }
173*49ab747fSPaolo Bonzini }
174*49ab747fSPaolo Bonzini 
175*49ab747fSPaolo Bonzini static void sdhci_card_readonly_cb(void *opaque, int irq, int level)
176*49ab747fSPaolo Bonzini {
177*49ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
178*49ab747fSPaolo Bonzini 
179*49ab747fSPaolo Bonzini     if (level) {
180*49ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_WRITE_PROTECT;
181*49ab747fSPaolo Bonzini     } else {
182*49ab747fSPaolo Bonzini         /* Write enabled */
183*49ab747fSPaolo Bonzini         s->prnsts |= SDHC_WRITE_PROTECT;
184*49ab747fSPaolo Bonzini     }
185*49ab747fSPaolo Bonzini }
186*49ab747fSPaolo Bonzini 
187*49ab747fSPaolo Bonzini static void sdhci_reset(SDHCIState *s)
188*49ab747fSPaolo Bonzini {
189*49ab747fSPaolo Bonzini     qemu_del_timer(s->insert_timer);
190*49ab747fSPaolo Bonzini     qemu_del_timer(s->transfer_timer);
191*49ab747fSPaolo Bonzini     /* Set all registers to 0. Capabilities registers are not cleared
192*49ab747fSPaolo Bonzini      * and assumed to always preserve their value, given to them during
193*49ab747fSPaolo Bonzini      * initialization */
194*49ab747fSPaolo Bonzini     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
195*49ab747fSPaolo Bonzini 
196*49ab747fSPaolo Bonzini     sd_set_cb(s->card, s->ro_cb, s->eject_cb);
197*49ab747fSPaolo Bonzini     s->data_count = 0;
198*49ab747fSPaolo Bonzini     s->stopped_state = sdhc_not_stopped;
199*49ab747fSPaolo Bonzini }
200*49ab747fSPaolo Bonzini 
201*49ab747fSPaolo Bonzini static void sdhci_do_data_transfer(void *opaque)
202*49ab747fSPaolo Bonzini {
203*49ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
204*49ab747fSPaolo Bonzini 
205*49ab747fSPaolo Bonzini     SDHCI_GET_CLASS(s)->data_transfer(s);
206*49ab747fSPaolo Bonzini }
207*49ab747fSPaolo Bonzini 
208*49ab747fSPaolo Bonzini static void sdhci_send_command(SDHCIState *s)
209*49ab747fSPaolo Bonzini {
210*49ab747fSPaolo Bonzini     SDRequest request;
211*49ab747fSPaolo Bonzini     uint8_t response[16];
212*49ab747fSPaolo Bonzini     int rlen;
213*49ab747fSPaolo Bonzini 
214*49ab747fSPaolo Bonzini     s->errintsts = 0;
215*49ab747fSPaolo Bonzini     s->acmd12errsts = 0;
216*49ab747fSPaolo Bonzini     request.cmd = s->cmdreg >> 8;
217*49ab747fSPaolo Bonzini     request.arg = s->argument;
218*49ab747fSPaolo Bonzini     DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg);
219*49ab747fSPaolo Bonzini     rlen = sd_do_command(s->card, &request, response);
220*49ab747fSPaolo Bonzini 
221*49ab747fSPaolo Bonzini     if (s->cmdreg & SDHC_CMD_RESPONSE) {
222*49ab747fSPaolo Bonzini         if (rlen == 4) {
223*49ab747fSPaolo Bonzini             s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
224*49ab747fSPaolo Bonzini                            (response[2] << 8)  |  response[3];
225*49ab747fSPaolo Bonzini             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
226*49ab747fSPaolo Bonzini             DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]);
227*49ab747fSPaolo Bonzini         } else if (rlen == 16) {
228*49ab747fSPaolo Bonzini             s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
229*49ab747fSPaolo Bonzini                            (response[13] << 8) |  response[14];
230*49ab747fSPaolo Bonzini             s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
231*49ab747fSPaolo Bonzini                            (response[9] << 8)  |  response[10];
232*49ab747fSPaolo Bonzini             s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
233*49ab747fSPaolo Bonzini                            (response[5] << 8)  |  response[6];
234*49ab747fSPaolo Bonzini             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
235*49ab747fSPaolo Bonzini                             response[2];
236*49ab747fSPaolo Bonzini             DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.."
237*49ab747fSPaolo Bonzini                   "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n",
238*49ab747fSPaolo Bonzini                   s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]);
239*49ab747fSPaolo Bonzini         } else {
240*49ab747fSPaolo Bonzini             ERRPRINT("Timeout waiting for command response\n");
241*49ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
242*49ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
243*49ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
244*49ab747fSPaolo Bonzini             }
245*49ab747fSPaolo Bonzini         }
246*49ab747fSPaolo Bonzini 
247*49ab747fSPaolo Bonzini         if ((s->norintstsen & SDHC_NISEN_TRSCMP) &&
248*49ab747fSPaolo Bonzini             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
249*49ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_TRSCMP;
250*49ab747fSPaolo Bonzini         }
251*49ab747fSPaolo Bonzini     } else if (rlen != 0 && (s->errintstsen & SDHC_EISEN_CMDIDX)) {
252*49ab747fSPaolo Bonzini         s->errintsts |= SDHC_EIS_CMDIDX;
253*49ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_ERR;
254*49ab747fSPaolo Bonzini     }
255*49ab747fSPaolo Bonzini 
256*49ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
257*49ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_CMDCMP;
258*49ab747fSPaolo Bonzini     }
259*49ab747fSPaolo Bonzini 
260*49ab747fSPaolo Bonzini     sdhci_update_irq(s);
261*49ab747fSPaolo Bonzini 
262*49ab747fSPaolo Bonzini     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
263*49ab747fSPaolo Bonzini         sdhci_do_data_transfer(s);
264*49ab747fSPaolo Bonzini     }
265*49ab747fSPaolo Bonzini }
266*49ab747fSPaolo Bonzini 
267*49ab747fSPaolo Bonzini static void sdhci_end_transfer(SDHCIState *s)
268*49ab747fSPaolo Bonzini {
269*49ab747fSPaolo Bonzini     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
270*49ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
271*49ab747fSPaolo Bonzini         SDRequest request;
272*49ab747fSPaolo Bonzini         uint8_t response[16];
273*49ab747fSPaolo Bonzini 
274*49ab747fSPaolo Bonzini         request.cmd = 0x0C;
275*49ab747fSPaolo Bonzini         request.arg = 0;
276*49ab747fSPaolo Bonzini         DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg);
277*49ab747fSPaolo Bonzini         sd_do_command(s->card, &request, response);
278*49ab747fSPaolo Bonzini         /* Auto CMD12 response goes to the upper Response register */
279*49ab747fSPaolo Bonzini         s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
280*49ab747fSPaolo Bonzini                 (response[2] << 8) | response[3];
281*49ab747fSPaolo Bonzini     }
282*49ab747fSPaolo Bonzini 
283*49ab747fSPaolo Bonzini     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
284*49ab747fSPaolo Bonzini             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
285*49ab747fSPaolo Bonzini             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
286*49ab747fSPaolo Bonzini 
287*49ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
288*49ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_TRSCMP;
289*49ab747fSPaolo Bonzini     }
290*49ab747fSPaolo Bonzini 
291*49ab747fSPaolo Bonzini     sdhci_update_irq(s);
292*49ab747fSPaolo Bonzini }
293*49ab747fSPaolo Bonzini 
294*49ab747fSPaolo Bonzini /*
295*49ab747fSPaolo Bonzini  * Programmed i/o data transfer
296*49ab747fSPaolo Bonzini  */
297*49ab747fSPaolo Bonzini 
298*49ab747fSPaolo Bonzini /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
299*49ab747fSPaolo Bonzini static void sdhci_read_block_from_card(SDHCIState *s)
300*49ab747fSPaolo Bonzini {
301*49ab747fSPaolo Bonzini     int index = 0;
302*49ab747fSPaolo Bonzini 
303*49ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) &&
304*49ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
305*49ab747fSPaolo Bonzini         return;
306*49ab747fSPaolo Bonzini     }
307*49ab747fSPaolo Bonzini 
308*49ab747fSPaolo Bonzini     for (index = 0; index < (s->blksize & 0x0fff); index++) {
309*49ab747fSPaolo Bonzini         s->fifo_buffer[index] = sd_read_data(s->card);
310*49ab747fSPaolo Bonzini     }
311*49ab747fSPaolo Bonzini 
312*49ab747fSPaolo Bonzini     /* New data now available for READ through Buffer Port Register */
313*49ab747fSPaolo Bonzini     s->prnsts |= SDHC_DATA_AVAILABLE;
314*49ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
315*49ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_RBUFRDY;
316*49ab747fSPaolo Bonzini     }
317*49ab747fSPaolo Bonzini 
318*49ab747fSPaolo Bonzini     /* Clear DAT line active status if that was the last block */
319*49ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
320*49ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
321*49ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
322*49ab747fSPaolo Bonzini     }
323*49ab747fSPaolo Bonzini 
324*49ab747fSPaolo Bonzini     /* If stop at block gap request was set and it's not the last block of
325*49ab747fSPaolo Bonzini      * data - generate Block Event interrupt */
326*49ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
327*49ab747fSPaolo Bonzini             s->blkcnt != 1)    {
328*49ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
329*49ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
330*49ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
331*49ab747fSPaolo Bonzini         }
332*49ab747fSPaolo Bonzini     }
333*49ab747fSPaolo Bonzini 
334*49ab747fSPaolo Bonzini     sdhci_update_irq(s);
335*49ab747fSPaolo Bonzini }
336*49ab747fSPaolo Bonzini 
337*49ab747fSPaolo Bonzini /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
338*49ab747fSPaolo Bonzini static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
339*49ab747fSPaolo Bonzini {
340*49ab747fSPaolo Bonzini     uint32_t value = 0;
341*49ab747fSPaolo Bonzini     int i;
342*49ab747fSPaolo Bonzini 
343*49ab747fSPaolo Bonzini     /* first check that a valid data exists in host controller input buffer */
344*49ab747fSPaolo Bonzini     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
345*49ab747fSPaolo Bonzini         ERRPRINT("Trying to read from empty buffer\n");
346*49ab747fSPaolo Bonzini         return 0;
347*49ab747fSPaolo Bonzini     }
348*49ab747fSPaolo Bonzini 
349*49ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
350*49ab747fSPaolo Bonzini         value |= s->fifo_buffer[s->data_count] << i * 8;
351*49ab747fSPaolo Bonzini         s->data_count++;
352*49ab747fSPaolo Bonzini         /* check if we've read all valid data (blksize bytes) from buffer */
353*49ab747fSPaolo Bonzini         if ((s->data_count) >= (s->blksize & 0x0fff)) {
354*49ab747fSPaolo Bonzini             DPRINT_L2("All %u bytes of data have been read from input buffer\n",
355*49ab747fSPaolo Bonzini                     s->data_count);
356*49ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
357*49ab747fSPaolo Bonzini             s->data_count = 0;  /* next buff read must start at position [0] */
358*49ab747fSPaolo Bonzini 
359*49ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
360*49ab747fSPaolo Bonzini                 s->blkcnt--;
361*49ab747fSPaolo Bonzini             }
362*49ab747fSPaolo Bonzini 
363*49ab747fSPaolo Bonzini             /* if that was the last block of data */
364*49ab747fSPaolo Bonzini             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
365*49ab747fSPaolo Bonzini                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
366*49ab747fSPaolo Bonzini                  /* stop at gap request */
367*49ab747fSPaolo Bonzini                 (s->stopped_state == sdhc_gap_read &&
368*49ab747fSPaolo Bonzini                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
369*49ab747fSPaolo Bonzini                 SDHCI_GET_CLASS(s)->end_data_transfer(s);
370*49ab747fSPaolo Bonzini             } else { /* if there are more data, read next block from card */
371*49ab747fSPaolo Bonzini                 SDHCI_GET_CLASS(s)->read_block_from_card(s);
372*49ab747fSPaolo Bonzini             }
373*49ab747fSPaolo Bonzini             break;
374*49ab747fSPaolo Bonzini         }
375*49ab747fSPaolo Bonzini     }
376*49ab747fSPaolo Bonzini 
377*49ab747fSPaolo Bonzini     return value;
378*49ab747fSPaolo Bonzini }
379*49ab747fSPaolo Bonzini 
380*49ab747fSPaolo Bonzini /* Write data from host controller FIFO to card */
381*49ab747fSPaolo Bonzini static void sdhci_write_block_to_card(SDHCIState *s)
382*49ab747fSPaolo Bonzini {
383*49ab747fSPaolo Bonzini     int index = 0;
384*49ab747fSPaolo Bonzini 
385*49ab747fSPaolo Bonzini     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
386*49ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
387*49ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_WBUFRDY;
388*49ab747fSPaolo Bonzini         }
389*49ab747fSPaolo Bonzini         sdhci_update_irq(s);
390*49ab747fSPaolo Bonzini         return;
391*49ab747fSPaolo Bonzini     }
392*49ab747fSPaolo Bonzini 
393*49ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
394*49ab747fSPaolo Bonzini         if (s->blkcnt == 0) {
395*49ab747fSPaolo Bonzini             return;
396*49ab747fSPaolo Bonzini         } else {
397*49ab747fSPaolo Bonzini             s->blkcnt--;
398*49ab747fSPaolo Bonzini         }
399*49ab747fSPaolo Bonzini     }
400*49ab747fSPaolo Bonzini 
401*49ab747fSPaolo Bonzini     for (index = 0; index < (s->blksize & 0x0fff); index++) {
402*49ab747fSPaolo Bonzini         sd_write_data(s->card, s->fifo_buffer[index]);
403*49ab747fSPaolo Bonzini     }
404*49ab747fSPaolo Bonzini 
405*49ab747fSPaolo Bonzini     /* Next data can be written through BUFFER DATORT register */
406*49ab747fSPaolo Bonzini     s->prnsts |= SDHC_SPACE_AVAILABLE;
407*49ab747fSPaolo Bonzini     if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
408*49ab747fSPaolo Bonzini         s->norintsts |= SDHC_NIS_WBUFRDY;
409*49ab747fSPaolo Bonzini     }
410*49ab747fSPaolo Bonzini 
411*49ab747fSPaolo Bonzini     /* Finish transfer if that was the last block of data */
412*49ab747fSPaolo Bonzini     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
413*49ab747fSPaolo Bonzini             ((s->trnmod & SDHC_TRNS_MULTI) &&
414*49ab747fSPaolo Bonzini             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
415*49ab747fSPaolo Bonzini         SDHCI_GET_CLASS(s)->end_data_transfer(s);
416*49ab747fSPaolo Bonzini     }
417*49ab747fSPaolo Bonzini 
418*49ab747fSPaolo Bonzini     /* Generate Block Gap Event if requested and if not the last block */
419*49ab747fSPaolo Bonzini     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
420*49ab747fSPaolo Bonzini             s->blkcnt > 0) {
421*49ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_DOING_WRITE;
422*49ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
423*49ab747fSPaolo Bonzini             s->norintsts |= SDHC_EIS_BLKGAP;
424*49ab747fSPaolo Bonzini         }
425*49ab747fSPaolo Bonzini         SDHCI_GET_CLASS(s)->end_data_transfer(s);
426*49ab747fSPaolo Bonzini     }
427*49ab747fSPaolo Bonzini 
428*49ab747fSPaolo Bonzini     sdhci_update_irq(s);
429*49ab747fSPaolo Bonzini }
430*49ab747fSPaolo Bonzini 
431*49ab747fSPaolo Bonzini /* Write @size bytes of @value data to host controller @s Buffer Data Port
432*49ab747fSPaolo Bonzini  * register */
433*49ab747fSPaolo Bonzini static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
434*49ab747fSPaolo Bonzini {
435*49ab747fSPaolo Bonzini     unsigned i;
436*49ab747fSPaolo Bonzini 
437*49ab747fSPaolo Bonzini     /* Check that there is free space left in a buffer */
438*49ab747fSPaolo Bonzini     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
439*49ab747fSPaolo Bonzini         ERRPRINT("Can't write to data buffer: buffer full\n");
440*49ab747fSPaolo Bonzini         return;
441*49ab747fSPaolo Bonzini     }
442*49ab747fSPaolo Bonzini 
443*49ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
444*49ab747fSPaolo Bonzini         s->fifo_buffer[s->data_count] = value & 0xFF;
445*49ab747fSPaolo Bonzini         s->data_count++;
446*49ab747fSPaolo Bonzini         value >>= 8;
447*49ab747fSPaolo Bonzini         if (s->data_count >= (s->blksize & 0x0fff)) {
448*49ab747fSPaolo Bonzini             DPRINT_L2("write buffer filled with %u bytes of data\n",
449*49ab747fSPaolo Bonzini                     s->data_count);
450*49ab747fSPaolo Bonzini             s->data_count = 0;
451*49ab747fSPaolo Bonzini             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
452*49ab747fSPaolo Bonzini             if (s->prnsts & SDHC_DOING_WRITE) {
453*49ab747fSPaolo Bonzini                 SDHCI_GET_CLASS(s)->write_block_to_card(s);
454*49ab747fSPaolo Bonzini             }
455*49ab747fSPaolo Bonzini         }
456*49ab747fSPaolo Bonzini     }
457*49ab747fSPaolo Bonzini }
458*49ab747fSPaolo Bonzini 
459*49ab747fSPaolo Bonzini /*
460*49ab747fSPaolo Bonzini  * Single DMA data transfer
461*49ab747fSPaolo Bonzini  */
462*49ab747fSPaolo Bonzini 
463*49ab747fSPaolo Bonzini /* Multi block SDMA transfer */
464*49ab747fSPaolo Bonzini static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
465*49ab747fSPaolo Bonzini {
466*49ab747fSPaolo Bonzini     bool page_aligned = false;
467*49ab747fSPaolo Bonzini     unsigned int n, begin;
468*49ab747fSPaolo Bonzini     const uint16_t block_size = s->blksize & 0x0fff;
469*49ab747fSPaolo Bonzini     uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12);
470*49ab747fSPaolo Bonzini     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
471*49ab747fSPaolo Bonzini 
472*49ab747fSPaolo Bonzini     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
473*49ab747fSPaolo Bonzini      * possible stop at page boundary if initial address is not page aligned,
474*49ab747fSPaolo Bonzini      * allow them to work properly */
475*49ab747fSPaolo Bonzini     if ((s->sdmasysad % boundary_chk) == 0) {
476*49ab747fSPaolo Bonzini         page_aligned = true;
477*49ab747fSPaolo Bonzini     }
478*49ab747fSPaolo Bonzini 
479*49ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
480*49ab747fSPaolo Bonzini         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
481*49ab747fSPaolo Bonzini                 SDHC_DAT_LINE_ACTIVE;
482*49ab747fSPaolo Bonzini         while (s->blkcnt) {
483*49ab747fSPaolo Bonzini             if (s->data_count == 0) {
484*49ab747fSPaolo Bonzini                 for (n = 0; n < block_size; n++) {
485*49ab747fSPaolo Bonzini                     s->fifo_buffer[n] = sd_read_data(s->card);
486*49ab747fSPaolo Bonzini                 }
487*49ab747fSPaolo Bonzini             }
488*49ab747fSPaolo Bonzini             begin = s->data_count;
489*49ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
490*49ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
491*49ab747fSPaolo Bonzini                 boundary_count = 0;
492*49ab747fSPaolo Bonzini              } else {
493*49ab747fSPaolo Bonzini                 s->data_count = block_size;
494*49ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
495*49ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
496*49ab747fSPaolo Bonzini                     s->blkcnt--;
497*49ab747fSPaolo Bonzini                 }
498*49ab747fSPaolo Bonzini             }
499*49ab747fSPaolo Bonzini             dma_memory_write(&dma_context_memory, s->sdmasysad,
500*49ab747fSPaolo Bonzini                              &s->fifo_buffer[begin], s->data_count - begin);
501*49ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
502*49ab747fSPaolo Bonzini             if (s->data_count == block_size) {
503*49ab747fSPaolo Bonzini                 s->data_count = 0;
504*49ab747fSPaolo Bonzini             }
505*49ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
506*49ab747fSPaolo Bonzini                 break;
507*49ab747fSPaolo Bonzini             }
508*49ab747fSPaolo Bonzini         }
509*49ab747fSPaolo Bonzini     } else {
510*49ab747fSPaolo Bonzini         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
511*49ab747fSPaolo Bonzini                 SDHC_DAT_LINE_ACTIVE;
512*49ab747fSPaolo Bonzini         while (s->blkcnt) {
513*49ab747fSPaolo Bonzini             begin = s->data_count;
514*49ab747fSPaolo Bonzini             if (((boundary_count + begin) < block_size) && page_aligned) {
515*49ab747fSPaolo Bonzini                 s->data_count = boundary_count + begin;
516*49ab747fSPaolo Bonzini                 boundary_count = 0;
517*49ab747fSPaolo Bonzini              } else {
518*49ab747fSPaolo Bonzini                 s->data_count = block_size;
519*49ab747fSPaolo Bonzini                 boundary_count -= block_size - begin;
520*49ab747fSPaolo Bonzini             }
521*49ab747fSPaolo Bonzini             dma_memory_read(&dma_context_memory, s->sdmasysad,
522*49ab747fSPaolo Bonzini                             &s->fifo_buffer[begin], s->data_count);
523*49ab747fSPaolo Bonzini             s->sdmasysad += s->data_count - begin;
524*49ab747fSPaolo Bonzini             if (s->data_count == block_size) {
525*49ab747fSPaolo Bonzini                 for (n = 0; n < block_size; n++) {
526*49ab747fSPaolo Bonzini                     sd_write_data(s->card, s->fifo_buffer[n]);
527*49ab747fSPaolo Bonzini                 }
528*49ab747fSPaolo Bonzini                 s->data_count = 0;
529*49ab747fSPaolo Bonzini                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
530*49ab747fSPaolo Bonzini                     s->blkcnt--;
531*49ab747fSPaolo Bonzini                 }
532*49ab747fSPaolo Bonzini             }
533*49ab747fSPaolo Bonzini             if (page_aligned && boundary_count == 0) {
534*49ab747fSPaolo Bonzini                 break;
535*49ab747fSPaolo Bonzini             }
536*49ab747fSPaolo Bonzini         }
537*49ab747fSPaolo Bonzini     }
538*49ab747fSPaolo Bonzini 
539*49ab747fSPaolo Bonzini     if (s->blkcnt == 0) {
540*49ab747fSPaolo Bonzini         SDHCI_GET_CLASS(s)->end_data_transfer(s);
541*49ab747fSPaolo Bonzini     } else {
542*49ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_DMA) {
543*49ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_DMA;
544*49ab747fSPaolo Bonzini         }
545*49ab747fSPaolo Bonzini         sdhci_update_irq(s);
546*49ab747fSPaolo Bonzini     }
547*49ab747fSPaolo Bonzini }
548*49ab747fSPaolo Bonzini 
549*49ab747fSPaolo Bonzini /* single block SDMA transfer */
550*49ab747fSPaolo Bonzini 
551*49ab747fSPaolo Bonzini static void sdhci_sdma_transfer_single_block(SDHCIState *s)
552*49ab747fSPaolo Bonzini {
553*49ab747fSPaolo Bonzini     int n;
554*49ab747fSPaolo Bonzini     uint32_t datacnt = s->blksize & 0x0fff;
555*49ab747fSPaolo Bonzini 
556*49ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_READ) {
557*49ab747fSPaolo Bonzini         for (n = 0; n < datacnt; n++) {
558*49ab747fSPaolo Bonzini             s->fifo_buffer[n] = sd_read_data(s->card);
559*49ab747fSPaolo Bonzini         }
560*49ab747fSPaolo Bonzini         dma_memory_write(&dma_context_memory, s->sdmasysad, s->fifo_buffer,
561*49ab747fSPaolo Bonzini                          datacnt);
562*49ab747fSPaolo Bonzini     } else {
563*49ab747fSPaolo Bonzini         dma_memory_read(&dma_context_memory, s->sdmasysad, s->fifo_buffer,
564*49ab747fSPaolo Bonzini                         datacnt);
565*49ab747fSPaolo Bonzini         for (n = 0; n < datacnt; n++) {
566*49ab747fSPaolo Bonzini             sd_write_data(s->card, s->fifo_buffer[n]);
567*49ab747fSPaolo Bonzini         }
568*49ab747fSPaolo Bonzini     }
569*49ab747fSPaolo Bonzini 
570*49ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
571*49ab747fSPaolo Bonzini         s->blkcnt--;
572*49ab747fSPaolo Bonzini     }
573*49ab747fSPaolo Bonzini 
574*49ab747fSPaolo Bonzini     SDHCI_GET_CLASS(s)->end_data_transfer(s);
575*49ab747fSPaolo Bonzini }
576*49ab747fSPaolo Bonzini 
577*49ab747fSPaolo Bonzini typedef struct ADMADescr {
578*49ab747fSPaolo Bonzini     hwaddr addr;
579*49ab747fSPaolo Bonzini     uint16_t length;
580*49ab747fSPaolo Bonzini     uint8_t attr;
581*49ab747fSPaolo Bonzini     uint8_t incr;
582*49ab747fSPaolo Bonzini } ADMADescr;
583*49ab747fSPaolo Bonzini 
584*49ab747fSPaolo Bonzini static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
585*49ab747fSPaolo Bonzini {
586*49ab747fSPaolo Bonzini     uint32_t adma1 = 0;
587*49ab747fSPaolo Bonzini     uint64_t adma2 = 0;
588*49ab747fSPaolo Bonzini     hwaddr entry_addr = (hwaddr)s->admasysaddr;
589*49ab747fSPaolo Bonzini     switch (SDHC_DMA_TYPE(s->hostctl)) {
590*49ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_32:
591*49ab747fSPaolo Bonzini         dma_memory_read(&dma_context_memory, entry_addr, (uint8_t *)&adma2,
592*49ab747fSPaolo Bonzini                         sizeof(adma2));
593*49ab747fSPaolo Bonzini         adma2 = le64_to_cpu(adma2);
594*49ab747fSPaolo Bonzini         /* The spec does not specify endianness of descriptor table.
595*49ab747fSPaolo Bonzini          * We currently assume that it is LE.
596*49ab747fSPaolo Bonzini          */
597*49ab747fSPaolo Bonzini         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
598*49ab747fSPaolo Bonzini         dscr->length = (uint16_t)extract64(adma2, 16, 16);
599*49ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
600*49ab747fSPaolo Bonzini         dscr->incr = 8;
601*49ab747fSPaolo Bonzini         break;
602*49ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA1_32:
603*49ab747fSPaolo Bonzini         dma_memory_read(&dma_context_memory, entry_addr, (uint8_t *)&adma1,
604*49ab747fSPaolo Bonzini                         sizeof(adma1));
605*49ab747fSPaolo Bonzini         adma1 = le32_to_cpu(adma1);
606*49ab747fSPaolo Bonzini         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
607*49ab747fSPaolo Bonzini         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
608*49ab747fSPaolo Bonzini         dscr->incr = 4;
609*49ab747fSPaolo Bonzini         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
610*49ab747fSPaolo Bonzini             dscr->length = (uint16_t)extract32(adma1, 12, 16);
611*49ab747fSPaolo Bonzini         } else {
612*49ab747fSPaolo Bonzini             dscr->length = 4096;
613*49ab747fSPaolo Bonzini         }
614*49ab747fSPaolo Bonzini         break;
615*49ab747fSPaolo Bonzini     case SDHC_CTRL_ADMA2_64:
616*49ab747fSPaolo Bonzini         dma_memory_read(&dma_context_memory, entry_addr,
617*49ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->attr), 1);
618*49ab747fSPaolo Bonzini         dma_memory_read(&dma_context_memory, entry_addr + 2,
619*49ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->length), 2);
620*49ab747fSPaolo Bonzini         dscr->length = le16_to_cpu(dscr->length);
621*49ab747fSPaolo Bonzini         dma_memory_read(&dma_context_memory, entry_addr + 4,
622*49ab747fSPaolo Bonzini                         (uint8_t *)(&dscr->addr), 8);
623*49ab747fSPaolo Bonzini         dscr->attr = le64_to_cpu(dscr->attr);
624*49ab747fSPaolo Bonzini         dscr->attr &= 0xfffffff8;
625*49ab747fSPaolo Bonzini         dscr->incr = 12;
626*49ab747fSPaolo Bonzini         break;
627*49ab747fSPaolo Bonzini     }
628*49ab747fSPaolo Bonzini }
629*49ab747fSPaolo Bonzini 
630*49ab747fSPaolo Bonzini /* Advanced DMA data transfer */
631*49ab747fSPaolo Bonzini 
632*49ab747fSPaolo Bonzini static void sdhci_do_adma(SDHCIState *s)
633*49ab747fSPaolo Bonzini {
634*49ab747fSPaolo Bonzini     unsigned int n, begin, length;
635*49ab747fSPaolo Bonzini     const uint16_t block_size = s->blksize & 0x0fff;
636*49ab747fSPaolo Bonzini     ADMADescr dscr;
637*49ab747fSPaolo Bonzini     int i;
638*49ab747fSPaolo Bonzini 
639*49ab747fSPaolo Bonzini     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
640*49ab747fSPaolo Bonzini         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
641*49ab747fSPaolo Bonzini 
642*49ab747fSPaolo Bonzini         get_adma_description(s, &dscr);
643*49ab747fSPaolo Bonzini         DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n",
644*49ab747fSPaolo Bonzini                 dscr.addr, dscr.length, dscr.attr);
645*49ab747fSPaolo Bonzini 
646*49ab747fSPaolo Bonzini         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
647*49ab747fSPaolo Bonzini             /* Indicate that error occurred in ST_FDS state */
648*49ab747fSPaolo Bonzini             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
649*49ab747fSPaolo Bonzini             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
650*49ab747fSPaolo Bonzini 
651*49ab747fSPaolo Bonzini             /* Generate ADMA error interrupt */
652*49ab747fSPaolo Bonzini             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
653*49ab747fSPaolo Bonzini                 s->errintsts |= SDHC_EIS_ADMAERR;
654*49ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_ERR;
655*49ab747fSPaolo Bonzini             }
656*49ab747fSPaolo Bonzini 
657*49ab747fSPaolo Bonzini             sdhci_update_irq(s);
658*49ab747fSPaolo Bonzini             return;
659*49ab747fSPaolo Bonzini         }
660*49ab747fSPaolo Bonzini 
661*49ab747fSPaolo Bonzini         length = dscr.length ? dscr.length : 65536;
662*49ab747fSPaolo Bonzini 
663*49ab747fSPaolo Bonzini         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
664*49ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
665*49ab747fSPaolo Bonzini 
666*49ab747fSPaolo Bonzini             if (s->trnmod & SDHC_TRNS_READ) {
667*49ab747fSPaolo Bonzini                 while (length) {
668*49ab747fSPaolo Bonzini                     if (s->data_count == 0) {
669*49ab747fSPaolo Bonzini                         for (n = 0; n < block_size; n++) {
670*49ab747fSPaolo Bonzini                             s->fifo_buffer[n] = sd_read_data(s->card);
671*49ab747fSPaolo Bonzini                         }
672*49ab747fSPaolo Bonzini                     }
673*49ab747fSPaolo Bonzini                     begin = s->data_count;
674*49ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
675*49ab747fSPaolo Bonzini                         s->data_count = length + begin;
676*49ab747fSPaolo Bonzini                         length = 0;
677*49ab747fSPaolo Bonzini                      } else {
678*49ab747fSPaolo Bonzini                         s->data_count = block_size;
679*49ab747fSPaolo Bonzini                         length -= block_size - begin;
680*49ab747fSPaolo Bonzini                     }
681*49ab747fSPaolo Bonzini                     dma_memory_write(&dma_context_memory, dscr.addr,
682*49ab747fSPaolo Bonzini                                      &s->fifo_buffer[begin],
683*49ab747fSPaolo Bonzini                                      s->data_count - begin);
684*49ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
685*49ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
686*49ab747fSPaolo Bonzini                         s->data_count = 0;
687*49ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
688*49ab747fSPaolo Bonzini                             s->blkcnt--;
689*49ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
690*49ab747fSPaolo Bonzini                                 break;
691*49ab747fSPaolo Bonzini                             }
692*49ab747fSPaolo Bonzini                         }
693*49ab747fSPaolo Bonzini                     }
694*49ab747fSPaolo Bonzini                 }
695*49ab747fSPaolo Bonzini             } else {
696*49ab747fSPaolo Bonzini                 while (length) {
697*49ab747fSPaolo Bonzini                     begin = s->data_count;
698*49ab747fSPaolo Bonzini                     if ((length + begin) < block_size) {
699*49ab747fSPaolo Bonzini                         s->data_count = length + begin;
700*49ab747fSPaolo Bonzini                         length = 0;
701*49ab747fSPaolo Bonzini                      } else {
702*49ab747fSPaolo Bonzini                         s->data_count = block_size;
703*49ab747fSPaolo Bonzini                         length -= block_size - begin;
704*49ab747fSPaolo Bonzini                     }
705*49ab747fSPaolo Bonzini                     dma_memory_read(&dma_context_memory, dscr.addr,
706*49ab747fSPaolo Bonzini                                     &s->fifo_buffer[begin], s->data_count);
707*49ab747fSPaolo Bonzini                     dscr.addr += s->data_count - begin;
708*49ab747fSPaolo Bonzini                     if (s->data_count == block_size) {
709*49ab747fSPaolo Bonzini                         for (n = 0; n < block_size; n++) {
710*49ab747fSPaolo Bonzini                             sd_write_data(s->card, s->fifo_buffer[n]);
711*49ab747fSPaolo Bonzini                         }
712*49ab747fSPaolo Bonzini                         s->data_count = 0;
713*49ab747fSPaolo Bonzini                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
714*49ab747fSPaolo Bonzini                             s->blkcnt--;
715*49ab747fSPaolo Bonzini                             if (s->blkcnt == 0) {
716*49ab747fSPaolo Bonzini                                 break;
717*49ab747fSPaolo Bonzini                             }
718*49ab747fSPaolo Bonzini                         }
719*49ab747fSPaolo Bonzini                     }
720*49ab747fSPaolo Bonzini                 }
721*49ab747fSPaolo Bonzini             }
722*49ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
723*49ab747fSPaolo Bonzini             break;
724*49ab747fSPaolo Bonzini         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
725*49ab747fSPaolo Bonzini             s->admasysaddr = dscr.addr;
726*49ab747fSPaolo Bonzini             DPRINT_L1("ADMA link: admasysaddr=0x%lx\n", s->admasysaddr);
727*49ab747fSPaolo Bonzini             break;
728*49ab747fSPaolo Bonzini         default:
729*49ab747fSPaolo Bonzini             s->admasysaddr += dscr.incr;
730*49ab747fSPaolo Bonzini             break;
731*49ab747fSPaolo Bonzini         }
732*49ab747fSPaolo Bonzini 
733*49ab747fSPaolo Bonzini         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
734*49ab747fSPaolo Bonzini         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
735*49ab747fSPaolo Bonzini                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
736*49ab747fSPaolo Bonzini             DPRINT_L2("ADMA transfer completed\n");
737*49ab747fSPaolo Bonzini             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
738*49ab747fSPaolo Bonzini                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
739*49ab747fSPaolo Bonzini                 s->blkcnt != 0)) {
740*49ab747fSPaolo Bonzini                 ERRPRINT("SD/MMC host ADMA length mismatch\n");
741*49ab747fSPaolo Bonzini                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
742*49ab747fSPaolo Bonzini                         SDHC_ADMAERR_STATE_ST_TFR;
743*49ab747fSPaolo Bonzini                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
744*49ab747fSPaolo Bonzini                     ERRPRINT("Set ADMA error flag\n");
745*49ab747fSPaolo Bonzini                     s->errintsts |= SDHC_EIS_ADMAERR;
746*49ab747fSPaolo Bonzini                     s->norintsts |= SDHC_NIS_ERR;
747*49ab747fSPaolo Bonzini                 }
748*49ab747fSPaolo Bonzini 
749*49ab747fSPaolo Bonzini                 sdhci_update_irq(s);
750*49ab747fSPaolo Bonzini             }
751*49ab747fSPaolo Bonzini             SDHCI_GET_CLASS(s)->end_data_transfer(s);
752*49ab747fSPaolo Bonzini             return;
753*49ab747fSPaolo Bonzini         }
754*49ab747fSPaolo Bonzini 
755*49ab747fSPaolo Bonzini         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
756*49ab747fSPaolo Bonzini             DPRINT_L1("ADMA interrupt: admasysaddr=0x%lx\n", s->admasysaddr);
757*49ab747fSPaolo Bonzini             if (s->norintstsen & SDHC_NISEN_DMA) {
758*49ab747fSPaolo Bonzini                 s->norintsts |= SDHC_NIS_DMA;
759*49ab747fSPaolo Bonzini             }
760*49ab747fSPaolo Bonzini 
761*49ab747fSPaolo Bonzini             sdhci_update_irq(s);
762*49ab747fSPaolo Bonzini             return;
763*49ab747fSPaolo Bonzini         }
764*49ab747fSPaolo Bonzini     }
765*49ab747fSPaolo Bonzini 
766*49ab747fSPaolo Bonzini     /* we have unfinished business - reschedule to continue ADMA */
767*49ab747fSPaolo Bonzini     qemu_mod_timer(s->transfer_timer,
768*49ab747fSPaolo Bonzini                    qemu_get_clock_ns(vm_clock) + SDHC_TRANSFER_DELAY);
769*49ab747fSPaolo Bonzini }
770*49ab747fSPaolo Bonzini 
771*49ab747fSPaolo Bonzini /* Perform data transfer according to controller configuration */
772*49ab747fSPaolo Bonzini 
773*49ab747fSPaolo Bonzini static void sdhci_data_transfer(SDHCIState *s)
774*49ab747fSPaolo Bonzini {
775*49ab747fSPaolo Bonzini     SDHCIClass *k = SDHCI_GET_CLASS(s);
776*49ab747fSPaolo Bonzini     s->data_count = 0;
777*49ab747fSPaolo Bonzini 
778*49ab747fSPaolo Bonzini     if (s->trnmod & SDHC_TRNS_DMA) {
779*49ab747fSPaolo Bonzini         switch (SDHC_DMA_TYPE(s->hostctl)) {
780*49ab747fSPaolo Bonzini         case SDHC_CTRL_SDMA:
781*49ab747fSPaolo Bonzini             if ((s->trnmod & SDHC_TRNS_MULTI) &&
782*49ab747fSPaolo Bonzini                     (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || s->blkcnt == 0)) {
783*49ab747fSPaolo Bonzini                 break;
784*49ab747fSPaolo Bonzini             }
785*49ab747fSPaolo Bonzini 
786*49ab747fSPaolo Bonzini             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
787*49ab747fSPaolo Bonzini                 k->do_sdma_single(s);
788*49ab747fSPaolo Bonzini             } else {
789*49ab747fSPaolo Bonzini                 k->do_sdma_multi(s);
790*49ab747fSPaolo Bonzini             }
791*49ab747fSPaolo Bonzini 
792*49ab747fSPaolo Bonzini             break;
793*49ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA1_32:
794*49ab747fSPaolo Bonzini             if (!(s->capareg & SDHC_CAN_DO_ADMA1)) {
795*49ab747fSPaolo Bonzini                 ERRPRINT("ADMA1 not supported\n");
796*49ab747fSPaolo Bonzini                 break;
797*49ab747fSPaolo Bonzini             }
798*49ab747fSPaolo Bonzini 
799*49ab747fSPaolo Bonzini             k->do_adma(s);
800*49ab747fSPaolo Bonzini             break;
801*49ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_32:
802*49ab747fSPaolo Bonzini             if (!(s->capareg & SDHC_CAN_DO_ADMA2)) {
803*49ab747fSPaolo Bonzini                 ERRPRINT("ADMA2 not supported\n");
804*49ab747fSPaolo Bonzini                 break;
805*49ab747fSPaolo Bonzini             }
806*49ab747fSPaolo Bonzini 
807*49ab747fSPaolo Bonzini             k->do_adma(s);
808*49ab747fSPaolo Bonzini             break;
809*49ab747fSPaolo Bonzini         case SDHC_CTRL_ADMA2_64:
810*49ab747fSPaolo Bonzini             if (!(s->capareg & SDHC_CAN_DO_ADMA2) ||
811*49ab747fSPaolo Bonzini                     !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) {
812*49ab747fSPaolo Bonzini                 ERRPRINT("64 bit ADMA not supported\n");
813*49ab747fSPaolo Bonzini                 break;
814*49ab747fSPaolo Bonzini             }
815*49ab747fSPaolo Bonzini 
816*49ab747fSPaolo Bonzini             k->do_adma(s);
817*49ab747fSPaolo Bonzini             break;
818*49ab747fSPaolo Bonzini         default:
819*49ab747fSPaolo Bonzini             ERRPRINT("Unsupported DMA type\n");
820*49ab747fSPaolo Bonzini             break;
821*49ab747fSPaolo Bonzini         }
822*49ab747fSPaolo Bonzini     } else {
823*49ab747fSPaolo Bonzini         if ((s->trnmod & SDHC_TRNS_READ) && sd_data_ready(s->card)) {
824*49ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
825*49ab747fSPaolo Bonzini                     SDHC_DAT_LINE_ACTIVE;
826*49ab747fSPaolo Bonzini             SDHCI_GET_CLASS(s)->read_block_from_card(s);
827*49ab747fSPaolo Bonzini         } else {
828*49ab747fSPaolo Bonzini             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
829*49ab747fSPaolo Bonzini                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
830*49ab747fSPaolo Bonzini             SDHCI_GET_CLASS(s)->write_block_to_card(s);
831*49ab747fSPaolo Bonzini         }
832*49ab747fSPaolo Bonzini     }
833*49ab747fSPaolo Bonzini }
834*49ab747fSPaolo Bonzini 
835*49ab747fSPaolo Bonzini static bool sdhci_can_issue_command(SDHCIState *s)
836*49ab747fSPaolo Bonzini {
837*49ab747fSPaolo Bonzini     if (!SDHC_CLOCK_IS_ON(s->clkcon) || !(s->pwrcon & SDHC_POWER_ON) ||
838*49ab747fSPaolo Bonzini         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
839*49ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
840*49ab747fSPaolo Bonzini         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
841*49ab747fSPaolo Bonzini         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
842*49ab747fSPaolo Bonzini         return false;
843*49ab747fSPaolo Bonzini     }
844*49ab747fSPaolo Bonzini 
845*49ab747fSPaolo Bonzini     return true;
846*49ab747fSPaolo Bonzini }
847*49ab747fSPaolo Bonzini 
848*49ab747fSPaolo Bonzini /* The Buffer Data Port register must be accessed in sequential and
849*49ab747fSPaolo Bonzini  * continuous manner */
850*49ab747fSPaolo Bonzini static inline bool
851*49ab747fSPaolo Bonzini sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
852*49ab747fSPaolo Bonzini {
853*49ab747fSPaolo Bonzini     if ((s->data_count & 0x3) != byte_num) {
854*49ab747fSPaolo Bonzini         ERRPRINT("Non-sequential access to Buffer Data Port register"
855*49ab747fSPaolo Bonzini                 "is prohibited\n");
856*49ab747fSPaolo Bonzini         return false;
857*49ab747fSPaolo Bonzini     }
858*49ab747fSPaolo Bonzini     return true;
859*49ab747fSPaolo Bonzini }
860*49ab747fSPaolo Bonzini 
861*49ab747fSPaolo Bonzini static uint32_t sdhci_read(SDHCIState *s, unsigned int offset, unsigned size)
862*49ab747fSPaolo Bonzini {
863*49ab747fSPaolo Bonzini     uint32_t ret = 0;
864*49ab747fSPaolo Bonzini 
865*49ab747fSPaolo Bonzini     switch (offset & ~0x3) {
866*49ab747fSPaolo Bonzini     case SDHC_SYSAD:
867*49ab747fSPaolo Bonzini         ret = s->sdmasysad;
868*49ab747fSPaolo Bonzini         break;
869*49ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
870*49ab747fSPaolo Bonzini         ret = s->blksize | (s->blkcnt << 16);
871*49ab747fSPaolo Bonzini         break;
872*49ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
873*49ab747fSPaolo Bonzini         ret = s->argument;
874*49ab747fSPaolo Bonzini         break;
875*49ab747fSPaolo Bonzini     case SDHC_TRNMOD:
876*49ab747fSPaolo Bonzini         ret = s->trnmod | (s->cmdreg << 16);
877*49ab747fSPaolo Bonzini         break;
878*49ab747fSPaolo Bonzini     case SDHC_RSPREG0 ... SDHC_RSPREG3:
879*49ab747fSPaolo Bonzini         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
880*49ab747fSPaolo Bonzini         break;
881*49ab747fSPaolo Bonzini     case  SDHC_BDATA:
882*49ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
883*49ab747fSPaolo Bonzini             ret = SDHCI_GET_CLASS(s)->bdata_read(s, size);
884*49ab747fSPaolo Bonzini             DPRINT_L2("read %ub: addr[0x%04x] -> %u\n", size, offset, ret);
885*49ab747fSPaolo Bonzini             return ret;
886*49ab747fSPaolo Bonzini         }
887*49ab747fSPaolo Bonzini         break;
888*49ab747fSPaolo Bonzini     case SDHC_PRNSTS:
889*49ab747fSPaolo Bonzini         ret = s->prnsts;
890*49ab747fSPaolo Bonzini         break;
891*49ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
892*49ab747fSPaolo Bonzini         ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) |
893*49ab747fSPaolo Bonzini               (s->wakcon << 24);
894*49ab747fSPaolo Bonzini         break;
895*49ab747fSPaolo Bonzini     case SDHC_CLKCON:
896*49ab747fSPaolo Bonzini         ret = s->clkcon | (s->timeoutcon << 16);
897*49ab747fSPaolo Bonzini         break;
898*49ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
899*49ab747fSPaolo Bonzini         ret = s->norintsts | (s->errintsts << 16);
900*49ab747fSPaolo Bonzini         break;
901*49ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
902*49ab747fSPaolo Bonzini         ret = s->norintstsen | (s->errintstsen << 16);
903*49ab747fSPaolo Bonzini         break;
904*49ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
905*49ab747fSPaolo Bonzini         ret = s->norintsigen | (s->errintsigen << 16);
906*49ab747fSPaolo Bonzini         break;
907*49ab747fSPaolo Bonzini     case SDHC_ACMD12ERRSTS:
908*49ab747fSPaolo Bonzini         ret = s->acmd12errsts;
909*49ab747fSPaolo Bonzini         break;
910*49ab747fSPaolo Bonzini     case SDHC_CAPAREG:
911*49ab747fSPaolo Bonzini         ret = s->capareg;
912*49ab747fSPaolo Bonzini         break;
913*49ab747fSPaolo Bonzini     case SDHC_MAXCURR:
914*49ab747fSPaolo Bonzini         ret = s->maxcurr;
915*49ab747fSPaolo Bonzini         break;
916*49ab747fSPaolo Bonzini     case SDHC_ADMAERR:
917*49ab747fSPaolo Bonzini         ret =  s->admaerr;
918*49ab747fSPaolo Bonzini         break;
919*49ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
920*49ab747fSPaolo Bonzini         ret = (uint32_t)s->admasysaddr;
921*49ab747fSPaolo Bonzini         break;
922*49ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
923*49ab747fSPaolo Bonzini         ret = (uint32_t)(s->admasysaddr >> 32);
924*49ab747fSPaolo Bonzini         break;
925*49ab747fSPaolo Bonzini     case SDHC_SLOT_INT_STATUS:
926*49ab747fSPaolo Bonzini         ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s);
927*49ab747fSPaolo Bonzini         break;
928*49ab747fSPaolo Bonzini     default:
929*49ab747fSPaolo Bonzini         ERRPRINT("bad %ub read: addr[0x%04x]\n", size, offset);
930*49ab747fSPaolo Bonzini         break;
931*49ab747fSPaolo Bonzini     }
932*49ab747fSPaolo Bonzini 
933*49ab747fSPaolo Bonzini     ret >>= (offset & 0x3) * 8;
934*49ab747fSPaolo Bonzini     ret &= (1ULL << (size * 8)) - 1;
935*49ab747fSPaolo Bonzini     DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, offset, ret, ret);
936*49ab747fSPaolo Bonzini     return ret;
937*49ab747fSPaolo Bonzini }
938*49ab747fSPaolo Bonzini 
939*49ab747fSPaolo Bonzini static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
940*49ab747fSPaolo Bonzini {
941*49ab747fSPaolo Bonzini     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
942*49ab747fSPaolo Bonzini         return;
943*49ab747fSPaolo Bonzini     }
944*49ab747fSPaolo Bonzini     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
945*49ab747fSPaolo Bonzini 
946*49ab747fSPaolo Bonzini     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
947*49ab747fSPaolo Bonzini             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
948*49ab747fSPaolo Bonzini         if (s->stopped_state == sdhc_gap_read) {
949*49ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
950*49ab747fSPaolo Bonzini             SDHCI_GET_CLASS(s)->read_block_from_card(s);
951*49ab747fSPaolo Bonzini         } else {
952*49ab747fSPaolo Bonzini             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
953*49ab747fSPaolo Bonzini             SDHCI_GET_CLASS(s)->write_block_to_card(s);
954*49ab747fSPaolo Bonzini         }
955*49ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
956*49ab747fSPaolo Bonzini     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
957*49ab747fSPaolo Bonzini         if (s->prnsts & SDHC_DOING_READ) {
958*49ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_read;
959*49ab747fSPaolo Bonzini         } else if (s->prnsts & SDHC_DOING_WRITE) {
960*49ab747fSPaolo Bonzini             s->stopped_state = sdhc_gap_write;
961*49ab747fSPaolo Bonzini         }
962*49ab747fSPaolo Bonzini     }
963*49ab747fSPaolo Bonzini }
964*49ab747fSPaolo Bonzini 
965*49ab747fSPaolo Bonzini static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
966*49ab747fSPaolo Bonzini {
967*49ab747fSPaolo Bonzini     switch (value) {
968*49ab747fSPaolo Bonzini     case SDHC_RESET_ALL:
969*49ab747fSPaolo Bonzini         DEVICE_GET_CLASS(s)->reset(DEVICE(s));
970*49ab747fSPaolo Bonzini         break;
971*49ab747fSPaolo Bonzini     case SDHC_RESET_CMD:
972*49ab747fSPaolo Bonzini         s->prnsts &= ~SDHC_CMD_INHIBIT;
973*49ab747fSPaolo Bonzini         s->norintsts &= ~SDHC_NIS_CMDCMP;
974*49ab747fSPaolo Bonzini         break;
975*49ab747fSPaolo Bonzini     case SDHC_RESET_DATA:
976*49ab747fSPaolo Bonzini         s->data_count = 0;
977*49ab747fSPaolo Bonzini         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
978*49ab747fSPaolo Bonzini                 SDHC_DOING_READ | SDHC_DOING_WRITE |
979*49ab747fSPaolo Bonzini                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
980*49ab747fSPaolo Bonzini         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
981*49ab747fSPaolo Bonzini         s->stopped_state = sdhc_not_stopped;
982*49ab747fSPaolo Bonzini         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
983*49ab747fSPaolo Bonzini                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
984*49ab747fSPaolo Bonzini         break;
985*49ab747fSPaolo Bonzini     }
986*49ab747fSPaolo Bonzini }
987*49ab747fSPaolo Bonzini 
988*49ab747fSPaolo Bonzini static void
989*49ab747fSPaolo Bonzini sdhci_write(SDHCIState *s, unsigned int offset, uint32_t value, unsigned size)
990*49ab747fSPaolo Bonzini {
991*49ab747fSPaolo Bonzini     unsigned shift =  8 * (offset & 0x3);
992*49ab747fSPaolo Bonzini     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
993*49ab747fSPaolo Bonzini     value <<= shift;
994*49ab747fSPaolo Bonzini 
995*49ab747fSPaolo Bonzini     switch (offset & ~0x3) {
996*49ab747fSPaolo Bonzini     case SDHC_SYSAD:
997*49ab747fSPaolo Bonzini         s->sdmasysad = (s->sdmasysad & mask) | value;
998*49ab747fSPaolo Bonzini         MASKED_WRITE(s->sdmasysad, mask, value);
999*49ab747fSPaolo Bonzini         /* Writing to last byte of sdmasysad might trigger transfer */
1000*49ab747fSPaolo Bonzini         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
1001*49ab747fSPaolo Bonzini                 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) {
1002*49ab747fSPaolo Bonzini             SDHCI_GET_CLASS(s)->do_sdma_multi(s);
1003*49ab747fSPaolo Bonzini         }
1004*49ab747fSPaolo Bonzini         break;
1005*49ab747fSPaolo Bonzini     case SDHC_BLKSIZE:
1006*49ab747fSPaolo Bonzini         if (!TRANSFERRING_DATA(s->prnsts)) {
1007*49ab747fSPaolo Bonzini             MASKED_WRITE(s->blksize, mask, value);
1008*49ab747fSPaolo Bonzini             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
1009*49ab747fSPaolo Bonzini         }
1010*49ab747fSPaolo Bonzini         break;
1011*49ab747fSPaolo Bonzini     case SDHC_ARGUMENT:
1012*49ab747fSPaolo Bonzini         MASKED_WRITE(s->argument, mask, value);
1013*49ab747fSPaolo Bonzini         break;
1014*49ab747fSPaolo Bonzini     case SDHC_TRNMOD:
1015*49ab747fSPaolo Bonzini         /* DMA can be enabled only if it is supported as indicated by
1016*49ab747fSPaolo Bonzini          * capabilities register */
1017*49ab747fSPaolo Bonzini         if (!(s->capareg & SDHC_CAN_DO_DMA)) {
1018*49ab747fSPaolo Bonzini             value &= ~SDHC_TRNS_DMA;
1019*49ab747fSPaolo Bonzini         }
1020*49ab747fSPaolo Bonzini         MASKED_WRITE(s->trnmod, mask, value);
1021*49ab747fSPaolo Bonzini         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
1022*49ab747fSPaolo Bonzini 
1023*49ab747fSPaolo Bonzini         /* Writing to the upper byte of CMDREG triggers SD command generation */
1024*49ab747fSPaolo Bonzini         if ((mask & 0xFF000000) || !SDHCI_GET_CLASS(s)->can_issue_command(s)) {
1025*49ab747fSPaolo Bonzini             break;
1026*49ab747fSPaolo Bonzini         }
1027*49ab747fSPaolo Bonzini 
1028*49ab747fSPaolo Bonzini         SDHCI_GET_CLASS(s)->send_command(s);
1029*49ab747fSPaolo Bonzini         break;
1030*49ab747fSPaolo Bonzini     case  SDHC_BDATA:
1031*49ab747fSPaolo Bonzini         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1032*49ab747fSPaolo Bonzini             SDHCI_GET_CLASS(s)->bdata_write(s, value >> shift, size);
1033*49ab747fSPaolo Bonzini         }
1034*49ab747fSPaolo Bonzini         break;
1035*49ab747fSPaolo Bonzini     case SDHC_HOSTCTL:
1036*49ab747fSPaolo Bonzini         if (!(mask & 0xFF0000)) {
1037*49ab747fSPaolo Bonzini             sdhci_blkgap_write(s, value >> 16);
1038*49ab747fSPaolo Bonzini         }
1039*49ab747fSPaolo Bonzini         MASKED_WRITE(s->hostctl, mask, value);
1040*49ab747fSPaolo Bonzini         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1041*49ab747fSPaolo Bonzini         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1042*49ab747fSPaolo Bonzini         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1043*49ab747fSPaolo Bonzini                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1044*49ab747fSPaolo Bonzini             s->pwrcon &= ~SDHC_POWER_ON;
1045*49ab747fSPaolo Bonzini         }
1046*49ab747fSPaolo Bonzini         break;
1047*49ab747fSPaolo Bonzini     case SDHC_CLKCON:
1048*49ab747fSPaolo Bonzini         if (!(mask & 0xFF000000)) {
1049*49ab747fSPaolo Bonzini             sdhci_reset_write(s, value >> 24);
1050*49ab747fSPaolo Bonzini         }
1051*49ab747fSPaolo Bonzini         MASKED_WRITE(s->clkcon, mask, value);
1052*49ab747fSPaolo Bonzini         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1053*49ab747fSPaolo Bonzini         if (s->clkcon & SDHC_CLOCK_INT_EN) {
1054*49ab747fSPaolo Bonzini             s->clkcon |= SDHC_CLOCK_INT_STABLE;
1055*49ab747fSPaolo Bonzini         } else {
1056*49ab747fSPaolo Bonzini             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1057*49ab747fSPaolo Bonzini         }
1058*49ab747fSPaolo Bonzini         break;
1059*49ab747fSPaolo Bonzini     case SDHC_NORINTSTS:
1060*49ab747fSPaolo Bonzini         if (s->norintstsen & SDHC_NISEN_CARDINT) {
1061*49ab747fSPaolo Bonzini             value &= ~SDHC_NIS_CARDINT;
1062*49ab747fSPaolo Bonzini         }
1063*49ab747fSPaolo Bonzini         s->norintsts &= mask | ~value;
1064*49ab747fSPaolo Bonzini         s->errintsts &= (mask >> 16) | ~(value >> 16);
1065*49ab747fSPaolo Bonzini         if (s->errintsts) {
1066*49ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
1067*49ab747fSPaolo Bonzini         } else {
1068*49ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
1069*49ab747fSPaolo Bonzini         }
1070*49ab747fSPaolo Bonzini         sdhci_update_irq(s);
1071*49ab747fSPaolo Bonzini         break;
1072*49ab747fSPaolo Bonzini     case SDHC_NORINTSTSEN:
1073*49ab747fSPaolo Bonzini         MASKED_WRITE(s->norintstsen, mask, value);
1074*49ab747fSPaolo Bonzini         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1075*49ab747fSPaolo Bonzini         s->norintsts &= s->norintstsen;
1076*49ab747fSPaolo Bonzini         s->errintsts &= s->errintstsen;
1077*49ab747fSPaolo Bonzini         if (s->errintsts) {
1078*49ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
1079*49ab747fSPaolo Bonzini         } else {
1080*49ab747fSPaolo Bonzini             s->norintsts &= ~SDHC_NIS_ERR;
1081*49ab747fSPaolo Bonzini         }
1082*49ab747fSPaolo Bonzini         sdhci_update_irq(s);
1083*49ab747fSPaolo Bonzini         break;
1084*49ab747fSPaolo Bonzini     case SDHC_NORINTSIGEN:
1085*49ab747fSPaolo Bonzini         MASKED_WRITE(s->norintsigen, mask, value);
1086*49ab747fSPaolo Bonzini         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1087*49ab747fSPaolo Bonzini         sdhci_update_irq(s);
1088*49ab747fSPaolo Bonzini         break;
1089*49ab747fSPaolo Bonzini     case SDHC_ADMAERR:
1090*49ab747fSPaolo Bonzini         MASKED_WRITE(s->admaerr, mask, value);
1091*49ab747fSPaolo Bonzini         break;
1092*49ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR:
1093*49ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1094*49ab747fSPaolo Bonzini                 (uint64_t)mask)) | (uint64_t)value;
1095*49ab747fSPaolo Bonzini         break;
1096*49ab747fSPaolo Bonzini     case SDHC_ADMASYSADDR + 4:
1097*49ab747fSPaolo Bonzini         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1098*49ab747fSPaolo Bonzini                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1099*49ab747fSPaolo Bonzini         break;
1100*49ab747fSPaolo Bonzini     case SDHC_FEAER:
1101*49ab747fSPaolo Bonzini         s->acmd12errsts |= value;
1102*49ab747fSPaolo Bonzini         s->errintsts |= (value >> 16) & s->errintstsen;
1103*49ab747fSPaolo Bonzini         if (s->acmd12errsts) {
1104*49ab747fSPaolo Bonzini             s->errintsts |= SDHC_EIS_CMD12ERR;
1105*49ab747fSPaolo Bonzini         }
1106*49ab747fSPaolo Bonzini         if (s->errintsts) {
1107*49ab747fSPaolo Bonzini             s->norintsts |= SDHC_NIS_ERR;
1108*49ab747fSPaolo Bonzini         }
1109*49ab747fSPaolo Bonzini         sdhci_update_irq(s);
1110*49ab747fSPaolo Bonzini         break;
1111*49ab747fSPaolo Bonzini     default:
1112*49ab747fSPaolo Bonzini         ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n",
1113*49ab747fSPaolo Bonzini                 size, offset, value >> shift, value >> shift);
1114*49ab747fSPaolo Bonzini         break;
1115*49ab747fSPaolo Bonzini     }
1116*49ab747fSPaolo Bonzini     DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n",
1117*49ab747fSPaolo Bonzini             size, offset, value >> shift, value >> shift);
1118*49ab747fSPaolo Bonzini }
1119*49ab747fSPaolo Bonzini 
1120*49ab747fSPaolo Bonzini static uint64_t
1121*49ab747fSPaolo Bonzini sdhci_readfn(void *opaque, hwaddr offset, unsigned size)
1122*49ab747fSPaolo Bonzini {
1123*49ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
1124*49ab747fSPaolo Bonzini 
1125*49ab747fSPaolo Bonzini     return SDHCI_GET_CLASS(s)->mem_read(s, offset, size);
1126*49ab747fSPaolo Bonzini }
1127*49ab747fSPaolo Bonzini 
1128*49ab747fSPaolo Bonzini static void
1129*49ab747fSPaolo Bonzini sdhci_writefn(void *opaque, hwaddr off, uint64_t val, unsigned sz)
1130*49ab747fSPaolo Bonzini {
1131*49ab747fSPaolo Bonzini     SDHCIState *s = (SDHCIState *)opaque;
1132*49ab747fSPaolo Bonzini 
1133*49ab747fSPaolo Bonzini     SDHCI_GET_CLASS(s)->mem_write(s, off, val, sz);
1134*49ab747fSPaolo Bonzini }
1135*49ab747fSPaolo Bonzini 
1136*49ab747fSPaolo Bonzini static const MemoryRegionOps sdhci_mmio_ops = {
1137*49ab747fSPaolo Bonzini     .read = sdhci_readfn,
1138*49ab747fSPaolo Bonzini     .write = sdhci_writefn,
1139*49ab747fSPaolo Bonzini     .valid = {
1140*49ab747fSPaolo Bonzini         .min_access_size = 1,
1141*49ab747fSPaolo Bonzini         .max_access_size = 4,
1142*49ab747fSPaolo Bonzini         .unaligned = false
1143*49ab747fSPaolo Bonzini     },
1144*49ab747fSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
1145*49ab747fSPaolo Bonzini };
1146*49ab747fSPaolo Bonzini 
1147*49ab747fSPaolo Bonzini static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
1148*49ab747fSPaolo Bonzini {
1149*49ab747fSPaolo Bonzini     switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) {
1150*49ab747fSPaolo Bonzini     case 0:
1151*49ab747fSPaolo Bonzini         return 512;
1152*49ab747fSPaolo Bonzini     case 1:
1153*49ab747fSPaolo Bonzini         return 1024;
1154*49ab747fSPaolo Bonzini     case 2:
1155*49ab747fSPaolo Bonzini         return 2048;
1156*49ab747fSPaolo Bonzini     default:
1157*49ab747fSPaolo Bonzini         hw_error("SDHC: unsupported value for maximum block size\n");
1158*49ab747fSPaolo Bonzini         return 0;
1159*49ab747fSPaolo Bonzini     }
1160*49ab747fSPaolo Bonzini }
1161*49ab747fSPaolo Bonzini 
1162*49ab747fSPaolo Bonzini static void sdhci_initfn(Object *obj)
1163*49ab747fSPaolo Bonzini {
1164*49ab747fSPaolo Bonzini     SDHCIState *s = SDHCI(obj);
1165*49ab747fSPaolo Bonzini     DriveInfo *di;
1166*49ab747fSPaolo Bonzini 
1167*49ab747fSPaolo Bonzini     di = drive_get_next(IF_SD);
1168*49ab747fSPaolo Bonzini     s->card = sd_init(di ? di->bdrv : NULL, 0);
1169*49ab747fSPaolo Bonzini     s->eject_cb = qemu_allocate_irqs(sdhci_insert_eject_cb, s, 1)[0];
1170*49ab747fSPaolo Bonzini     s->ro_cb = qemu_allocate_irqs(sdhci_card_readonly_cb, s, 1)[0];
1171*49ab747fSPaolo Bonzini     sd_set_cb(s->card, s->ro_cb, s->eject_cb);
1172*49ab747fSPaolo Bonzini 
1173*49ab747fSPaolo Bonzini     s->insert_timer = qemu_new_timer_ns(vm_clock, sdhci_raise_insertion_irq, s);
1174*49ab747fSPaolo Bonzini     s->transfer_timer = qemu_new_timer_ns(vm_clock, sdhci_do_data_transfer, s);
1175*49ab747fSPaolo Bonzini }
1176*49ab747fSPaolo Bonzini 
1177*49ab747fSPaolo Bonzini static void sdhci_uninitfn(Object *obj)
1178*49ab747fSPaolo Bonzini {
1179*49ab747fSPaolo Bonzini     SDHCIState *s = SDHCI(obj);
1180*49ab747fSPaolo Bonzini 
1181*49ab747fSPaolo Bonzini     qemu_del_timer(s->insert_timer);
1182*49ab747fSPaolo Bonzini     qemu_free_timer(s->insert_timer);
1183*49ab747fSPaolo Bonzini     qemu_del_timer(s->transfer_timer);
1184*49ab747fSPaolo Bonzini     qemu_free_timer(s->transfer_timer);
1185*49ab747fSPaolo Bonzini     qemu_free_irqs(&s->eject_cb);
1186*49ab747fSPaolo Bonzini     qemu_free_irqs(&s->ro_cb);
1187*49ab747fSPaolo Bonzini 
1188*49ab747fSPaolo Bonzini     if (s->fifo_buffer) {
1189*49ab747fSPaolo Bonzini         g_free(s->fifo_buffer);
1190*49ab747fSPaolo Bonzini         s->fifo_buffer = NULL;
1191*49ab747fSPaolo Bonzini     }
1192*49ab747fSPaolo Bonzini }
1193*49ab747fSPaolo Bonzini 
1194*49ab747fSPaolo Bonzini const VMStateDescription sdhci_vmstate = {
1195*49ab747fSPaolo Bonzini     .name = "sdhci",
1196*49ab747fSPaolo Bonzini     .version_id = 1,
1197*49ab747fSPaolo Bonzini     .minimum_version_id = 1,
1198*49ab747fSPaolo Bonzini     .fields      = (VMStateField[]) {
1199*49ab747fSPaolo Bonzini         VMSTATE_UINT32(sdmasysad, SDHCIState),
1200*49ab747fSPaolo Bonzini         VMSTATE_UINT16(blksize, SDHCIState),
1201*49ab747fSPaolo Bonzini         VMSTATE_UINT16(blkcnt, SDHCIState),
1202*49ab747fSPaolo Bonzini         VMSTATE_UINT32(argument, SDHCIState),
1203*49ab747fSPaolo Bonzini         VMSTATE_UINT16(trnmod, SDHCIState),
1204*49ab747fSPaolo Bonzini         VMSTATE_UINT16(cmdreg, SDHCIState),
1205*49ab747fSPaolo Bonzini         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1206*49ab747fSPaolo Bonzini         VMSTATE_UINT32(prnsts, SDHCIState),
1207*49ab747fSPaolo Bonzini         VMSTATE_UINT8(hostctl, SDHCIState),
1208*49ab747fSPaolo Bonzini         VMSTATE_UINT8(pwrcon, SDHCIState),
1209*49ab747fSPaolo Bonzini         VMSTATE_UINT8(blkgap, SDHCIState),
1210*49ab747fSPaolo Bonzini         VMSTATE_UINT8(wakcon, SDHCIState),
1211*49ab747fSPaolo Bonzini         VMSTATE_UINT16(clkcon, SDHCIState),
1212*49ab747fSPaolo Bonzini         VMSTATE_UINT8(timeoutcon, SDHCIState),
1213*49ab747fSPaolo Bonzini         VMSTATE_UINT8(admaerr, SDHCIState),
1214*49ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsts, SDHCIState),
1215*49ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsts, SDHCIState),
1216*49ab747fSPaolo Bonzini         VMSTATE_UINT16(norintstsen, SDHCIState),
1217*49ab747fSPaolo Bonzini         VMSTATE_UINT16(errintstsen, SDHCIState),
1218*49ab747fSPaolo Bonzini         VMSTATE_UINT16(norintsigen, SDHCIState),
1219*49ab747fSPaolo Bonzini         VMSTATE_UINT16(errintsigen, SDHCIState),
1220*49ab747fSPaolo Bonzini         VMSTATE_UINT16(acmd12errsts, SDHCIState),
1221*49ab747fSPaolo Bonzini         VMSTATE_UINT16(data_count, SDHCIState),
1222*49ab747fSPaolo Bonzini         VMSTATE_UINT64(admasysaddr, SDHCIState),
1223*49ab747fSPaolo Bonzini         VMSTATE_UINT8(stopped_state, SDHCIState),
1224*49ab747fSPaolo Bonzini         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, 0, buf_maxsz),
1225*49ab747fSPaolo Bonzini         VMSTATE_TIMER(insert_timer, SDHCIState),
1226*49ab747fSPaolo Bonzini         VMSTATE_TIMER(transfer_timer, SDHCIState),
1227*49ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
1228*49ab747fSPaolo Bonzini     }
1229*49ab747fSPaolo Bonzini };
1230*49ab747fSPaolo Bonzini 
1231*49ab747fSPaolo Bonzini /* Capabilities registers provide information on supported features of this
1232*49ab747fSPaolo Bonzini  * specific host controller implementation */
1233*49ab747fSPaolo Bonzini static Property sdhci_properties[] = {
1234*49ab747fSPaolo Bonzini     DEFINE_PROP_HEX32("capareg", SDHCIState, capareg,
1235*49ab747fSPaolo Bonzini             SDHC_CAPAB_REG_DEFAULT),
1236*49ab747fSPaolo Bonzini     DEFINE_PROP_HEX32("maxcurr", SDHCIState, maxcurr, 0),
1237*49ab747fSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
1238*49ab747fSPaolo Bonzini };
1239*49ab747fSPaolo Bonzini 
1240*49ab747fSPaolo Bonzini static void sdhci_realize(DeviceState *dev, Error ** errp)
1241*49ab747fSPaolo Bonzini {
1242*49ab747fSPaolo Bonzini     SDHCIState *s = SDHCI(dev);
1243*49ab747fSPaolo Bonzini     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1244*49ab747fSPaolo Bonzini 
1245*49ab747fSPaolo Bonzini     s->buf_maxsz = sdhci_get_fifolen(s);
1246*49ab747fSPaolo Bonzini     s->fifo_buffer = g_malloc0(s->buf_maxsz);
1247*49ab747fSPaolo Bonzini     sysbus_init_irq(sbd, &s->irq);
1248*49ab747fSPaolo Bonzini     memory_region_init_io(&s->iomem, &sdhci_mmio_ops, s, "sdhci",
1249*49ab747fSPaolo Bonzini             SDHC_REGISTERS_MAP_SIZE);
1250*49ab747fSPaolo Bonzini     sysbus_init_mmio(sbd, &s->iomem);
1251*49ab747fSPaolo Bonzini }
1252*49ab747fSPaolo Bonzini 
1253*49ab747fSPaolo Bonzini static void sdhci_generic_reset(DeviceState *ds)
1254*49ab747fSPaolo Bonzini {
1255*49ab747fSPaolo Bonzini     SDHCIState *s = SDHCI(ds);
1256*49ab747fSPaolo Bonzini     SDHCI_GET_CLASS(s)->reset(s);
1257*49ab747fSPaolo Bonzini }
1258*49ab747fSPaolo Bonzini 
1259*49ab747fSPaolo Bonzini static void sdhci_class_init(ObjectClass *klass, void *data)
1260*49ab747fSPaolo Bonzini {
1261*49ab747fSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
1262*49ab747fSPaolo Bonzini     SDHCIClass *k = SDHCI_CLASS(klass);
1263*49ab747fSPaolo Bonzini 
1264*49ab747fSPaolo Bonzini     dc->vmsd = &sdhci_vmstate;
1265*49ab747fSPaolo Bonzini     dc->props = sdhci_properties;
1266*49ab747fSPaolo Bonzini     dc->reset = sdhci_generic_reset;
1267*49ab747fSPaolo Bonzini     dc->realize = sdhci_realize;
1268*49ab747fSPaolo Bonzini 
1269*49ab747fSPaolo Bonzini     k->reset = sdhci_reset;
1270*49ab747fSPaolo Bonzini     k->mem_read = sdhci_read;
1271*49ab747fSPaolo Bonzini     k->mem_write = sdhci_write;
1272*49ab747fSPaolo Bonzini     k->send_command = sdhci_send_command;
1273*49ab747fSPaolo Bonzini     k->can_issue_command = sdhci_can_issue_command;
1274*49ab747fSPaolo Bonzini     k->data_transfer = sdhci_data_transfer;
1275*49ab747fSPaolo Bonzini     k->end_data_transfer = sdhci_end_transfer;
1276*49ab747fSPaolo Bonzini     k->do_sdma_single = sdhci_sdma_transfer_single_block;
1277*49ab747fSPaolo Bonzini     k->do_sdma_multi = sdhci_sdma_transfer_multi_blocks;
1278*49ab747fSPaolo Bonzini     k->do_adma = sdhci_do_adma;
1279*49ab747fSPaolo Bonzini     k->read_block_from_card = sdhci_read_block_from_card;
1280*49ab747fSPaolo Bonzini     k->write_block_to_card = sdhci_write_block_to_card;
1281*49ab747fSPaolo Bonzini     k->bdata_read = sdhci_read_dataport;
1282*49ab747fSPaolo Bonzini     k->bdata_write = sdhci_write_dataport;
1283*49ab747fSPaolo Bonzini }
1284*49ab747fSPaolo Bonzini 
1285*49ab747fSPaolo Bonzini static const TypeInfo sdhci_type_info = {
1286*49ab747fSPaolo Bonzini     .name = TYPE_SDHCI,
1287*49ab747fSPaolo Bonzini     .parent = TYPE_SYS_BUS_DEVICE,
1288*49ab747fSPaolo Bonzini     .instance_size = sizeof(SDHCIState),
1289*49ab747fSPaolo Bonzini     .instance_init = sdhci_initfn,
1290*49ab747fSPaolo Bonzini     .instance_finalize = sdhci_uninitfn,
1291*49ab747fSPaolo Bonzini     .class_init = sdhci_class_init,
1292*49ab747fSPaolo Bonzini     .class_size = sizeof(SDHCIClass)
1293*49ab747fSPaolo Bonzini };
1294*49ab747fSPaolo Bonzini 
1295*49ab747fSPaolo Bonzini static void sdhci_register_types(void)
1296*49ab747fSPaolo Bonzini {
1297*49ab747fSPaolo Bonzini     type_register_static(&sdhci_type_info);
1298*49ab747fSPaolo Bonzini }
1299*49ab747fSPaolo Bonzini 
1300*49ab747fSPaolo Bonzini type_init(sdhci_register_types)
1301