xref: /qemu/hw/sparc/trace-events (revision ab9056ff)
1# See docs/devel/tracing.txt for syntax documentation.
2
3# sun4m.c
4sun4m_cpu_interrupt(unsigned int level) "Set CPU IRQ %d"
5sun4m_cpu_reset_interrupt(unsigned int level) "Reset CPU IRQ %d"
6sun4m_cpu_set_irq_raise(int level) "Raise CPU IRQ %d"
7sun4m_cpu_set_irq_lower(int level) "Lower CPU IRQ %d"
8
9# sun4m_iommu.c
10sun4m_iommu_mem_readl(uint64_t addr, uint32_t ret) "read reg[0x%"PRIx64"] = 0x%x"
11sun4m_iommu_mem_writel(uint64_t addr, uint32_t val) "write reg[0x%"PRIx64"] = 0x%x"
12sun4m_iommu_mem_writel_ctrl(uint64_t iostart) "iostart = 0x%"PRIx64
13sun4m_iommu_mem_writel_tlbflush(uint32_t val) "tlb flush 0x%x"
14sun4m_iommu_mem_writel_pgflush(uint32_t val) "page flush 0x%x"
15sun4m_iommu_page_get_flags(uint64_t pa, uint64_t iopte, uint32_t ret) "get flags addr 0x%"PRIx64" => pte 0x%"PRIx64", *pte = 0x%x"
16sun4m_iommu_translate_pa(uint64_t addr, uint64_t pa, uint32_t iopte) "xlate dva 0x%"PRIx64" => pa 0x%"PRIx64" iopte = 0x%x"
17sun4m_iommu_bad_addr(uint64_t addr) "bad addr 0x%"PRIx64
18
19# leon3.c
20leon3_set_irq(int intno) "Set CPU IRQ %d"
21leon3_reset_irq(int intno) "Reset CPU IRQ %d"
22