xref: /qemu/hw/sparc64/niagara.c (revision ac5e8c1d)
1a2664ca0SArtyom Tarasenko /*
2a2664ca0SArtyom Tarasenko  * QEMU Sun4v/Niagara System Emulator
3a2664ca0SArtyom Tarasenko  *
4a2664ca0SArtyom Tarasenko  * Copyright (c) 2016 Artyom Tarasenko
5a2664ca0SArtyom Tarasenko  *
6a2664ca0SArtyom Tarasenko  * Permission is hereby granted, free of charge, to any person obtaining a copy
7a2664ca0SArtyom Tarasenko  * of this software and associated documentation files (the "Software"), to deal
8a2664ca0SArtyom Tarasenko  * in the Software without restriction, including without limitation the rights
9a2664ca0SArtyom Tarasenko  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10a2664ca0SArtyom Tarasenko  * copies of the Software, and to permit persons to whom the Software is
11a2664ca0SArtyom Tarasenko  * furnished to do so, subject to the following conditions:
12a2664ca0SArtyom Tarasenko  *
13a2664ca0SArtyom Tarasenko  * The above copyright notice and this permission notice shall be included in
14a2664ca0SArtyom Tarasenko  * all copies or substantial portions of the Software.
15a2664ca0SArtyom Tarasenko  *
16a2664ca0SArtyom Tarasenko  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17a2664ca0SArtyom Tarasenko  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18a2664ca0SArtyom Tarasenko  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19a2664ca0SArtyom Tarasenko  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20a2664ca0SArtyom Tarasenko  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21a2664ca0SArtyom Tarasenko  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22a2664ca0SArtyom Tarasenko  * THE SOFTWARE.
23a2664ca0SArtyom Tarasenko  */
24a2664ca0SArtyom Tarasenko 
25a2664ca0SArtyom Tarasenko #include "qemu/osdep.h"
26ac5e8c1dSMarkus Armbruster #include "block/block_int-common.h"
270a2e467bSPhilippe Mathieu-Daudé #include "qemu/units.h"
28a2664ca0SArtyom Tarasenko #include "cpu.h"
29a2664ca0SArtyom Tarasenko #include "hw/boards.h"
30a2664ca0SArtyom Tarasenko #include "hw/char/serial.h"
31da0f0442SPhilippe Mathieu-Daudé #include "hw/misc/unimp.h"
32a2664ca0SArtyom Tarasenko #include "hw/loader.h"
33a2664ca0SArtyom Tarasenko #include "hw/sparc/sparc64.h"
342811ac30SPhilippe Mathieu-Daudé #include "hw/rtc/sun4v-rtc.h"
35a2664ca0SArtyom Tarasenko #include "sysemu/block-backend.h"
365e3a5494SArtyom Tarasenko #include "qemu/error-report.h"
375e3a5494SArtyom Tarasenko #include "sysemu/qtest.h"
3846517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
396966631cSIgor Mammedov #include "qapi/error.h"
40a2664ca0SArtyom Tarasenko 
41a2664ca0SArtyom Tarasenko typedef struct NiagaraBoardState {
42a2664ca0SArtyom Tarasenko     MemoryRegion hv_ram;
43a2664ca0SArtyom Tarasenko     MemoryRegion nvram;
44a2664ca0SArtyom Tarasenko     MemoryRegion md_rom;
45a2664ca0SArtyom Tarasenko     MemoryRegion hv_rom;
46a2664ca0SArtyom Tarasenko     MemoryRegion vdisk_ram;
47a2664ca0SArtyom Tarasenko     MemoryRegion prom;
48a2664ca0SArtyom Tarasenko } NiagaraBoardState;
49a2664ca0SArtyom Tarasenko 
50a2664ca0SArtyom Tarasenko #define NIAGARA_HV_RAM_BASE 0x100000ULL
51a2664ca0SArtyom Tarasenko #define NIAGARA_HV_RAM_SIZE 0x3f00000ULL /* 63 MiB */
52a2664ca0SArtyom Tarasenko 
53a2664ca0SArtyom Tarasenko #define NIAGARA_PARTITION_RAM_BASE 0x80000000ULL
54a2664ca0SArtyom Tarasenko 
55a2664ca0SArtyom Tarasenko #define NIAGARA_UART_BASE   0x1f10000000ULL
56a2664ca0SArtyom Tarasenko 
57a2664ca0SArtyom Tarasenko #define NIAGARA_NVRAM_BASE  0x1f11000000ULL
58a2664ca0SArtyom Tarasenko #define NIAGARA_NVRAM_SIZE  0x2000
59a2664ca0SArtyom Tarasenko 
60a2664ca0SArtyom Tarasenko #define NIAGARA_MD_ROM_BASE 0x1f12000000ULL
61a2664ca0SArtyom Tarasenko #define NIAGARA_MD_ROM_SIZE 0x2000
62a2664ca0SArtyom Tarasenko 
63a2664ca0SArtyom Tarasenko #define NIAGARA_HV_ROM_BASE 0x1f12080000ULL
64a2664ca0SArtyom Tarasenko #define NIAGARA_HV_ROM_SIZE 0x2000
65a2664ca0SArtyom Tarasenko 
66a2664ca0SArtyom Tarasenko #define NIAGARA_IOBBASE     0x9800000000ULL
67a2664ca0SArtyom Tarasenko #define NIAGARA_IOBSIZE     0x0100000000ULL
68a2664ca0SArtyom Tarasenko 
69a2664ca0SArtyom Tarasenko #define NIAGARA_VDISK_BASE  0x1f40000000ULL
70a2664ca0SArtyom Tarasenko #define NIAGARA_RTC_BASE    0xfff0c1fff8ULL
71a2664ca0SArtyom Tarasenko 
72a2664ca0SArtyom Tarasenko /* Firmware layout
73a2664ca0SArtyom Tarasenko  *
74a2664ca0SArtyom Tarasenko  * |------------------|
75a2664ca0SArtyom Tarasenko  * |   openboot.bin   |
76a2664ca0SArtyom Tarasenko  * |------------------| PROM_ADDR + OBP_OFFSET
77a2664ca0SArtyom Tarasenko  * |      q.bin       |
78a2664ca0SArtyom Tarasenko  * |------------------| PROM_ADDR + Q_OFFSET
79a2664ca0SArtyom Tarasenko  * |     reset.bin    |
80a2664ca0SArtyom Tarasenko  * |------------------| PROM_ADDR
81a2664ca0SArtyom Tarasenko  */
82a2664ca0SArtyom Tarasenko #define NIAGARA_PROM_BASE   0xfff0000000ULL
83a2664ca0SArtyom Tarasenko #define NIAGARA_Q_OFFSET    0x10000ULL
84a2664ca0SArtyom Tarasenko #define NIAGARA_OBP_OFFSET  0x80000ULL
850a2e467bSPhilippe Mathieu-Daudé #define PROM_SIZE_MAX       (4 * MiB)
86a2664ca0SArtyom Tarasenko 
add_rom_or_fail(const char * file,const hwaddr addr)875e3a5494SArtyom Tarasenko static void add_rom_or_fail(const char *file, const hwaddr addr)
885e3a5494SArtyom Tarasenko {
895e3a5494SArtyom Tarasenko     /* XXX remove qtest_enabled() check once firmware files are
905e3a5494SArtyom Tarasenko      * in the qemu tree
915e3a5494SArtyom Tarasenko      */
925e3a5494SArtyom Tarasenko     if (!qtest_enabled() && rom_add_file_fixed(file, addr, -1)) {
935e3a5494SArtyom Tarasenko         error_report("Unable to load a firmware for -M niagara");
945e3a5494SArtyom Tarasenko         exit(1);
955e3a5494SArtyom Tarasenko     }
965e3a5494SArtyom Tarasenko 
975e3a5494SArtyom Tarasenko }
98a2664ca0SArtyom Tarasenko /* Niagara hardware initialisation */
niagara_init(MachineState * machine)99a2664ca0SArtyom Tarasenko static void niagara_init(MachineState *machine)
100a2664ca0SArtyom Tarasenko {
101a2664ca0SArtyom Tarasenko     NiagaraBoardState *s = g_new(NiagaraBoardState, 1);
10264eaa820SMarkus Armbruster     DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
103a2664ca0SArtyom Tarasenko     MemoryRegion *sysmem = get_system_memory();
104a2664ca0SArtyom Tarasenko 
105a2664ca0SArtyom Tarasenko     /* init CPUs */
10658530461SIgor Mammedov     sparc64_cpu_devinit(machine->cpu_type, NIAGARA_PROM_BASE);
107a2664ca0SArtyom Tarasenko     /* set up devices */
1086966631cSIgor Mammedov     memory_region_init_ram(&s->hv_ram, NULL, "sun4v-hv.ram",
1096966631cSIgor Mammedov                            NIAGARA_HV_RAM_SIZE, &error_fatal);
110a2664ca0SArtyom Tarasenko     memory_region_add_subregion(sysmem, NIAGARA_HV_RAM_BASE, &s->hv_ram);
111a2664ca0SArtyom Tarasenko 
112a2664ca0SArtyom Tarasenko     memory_region_add_subregion(sysmem, NIAGARA_PARTITION_RAM_BASE,
113769e8d93SIgor Mammedov                                 machine->ram);
114a2664ca0SArtyom Tarasenko 
1156966631cSIgor Mammedov     memory_region_init_ram(&s->nvram, NULL, "sun4v.nvram", NIAGARA_NVRAM_SIZE,
1166966631cSIgor Mammedov                            &error_fatal);
117a2664ca0SArtyom Tarasenko     memory_region_add_subregion(sysmem, NIAGARA_NVRAM_BASE, &s->nvram);
1186966631cSIgor Mammedov     memory_region_init_ram(&s->md_rom, NULL, "sun4v-md.rom",
1196966631cSIgor Mammedov                            NIAGARA_MD_ROM_SIZE, &error_fatal);
120a2664ca0SArtyom Tarasenko     memory_region_add_subregion(sysmem, NIAGARA_MD_ROM_BASE, &s->md_rom);
1216966631cSIgor Mammedov     memory_region_init_ram(&s->hv_rom, NULL, "sun4v-hv.rom",
1226966631cSIgor Mammedov                            NIAGARA_HV_ROM_SIZE, &error_fatal);
123a2664ca0SArtyom Tarasenko     memory_region_add_subregion(sysmem, NIAGARA_HV_ROM_BASE, &s->hv_rom);
1246966631cSIgor Mammedov     memory_region_init_ram(&s->prom, NULL, "sun4v.prom", PROM_SIZE_MAX,
1256966631cSIgor Mammedov                            &error_fatal);
126a2664ca0SArtyom Tarasenko     memory_region_add_subregion(sysmem, NIAGARA_PROM_BASE, &s->prom);
127a2664ca0SArtyom Tarasenko 
1285e3a5494SArtyom Tarasenko     add_rom_or_fail("nvram1", NIAGARA_NVRAM_BASE);
1295e3a5494SArtyom Tarasenko     add_rom_or_fail("1up-md.bin", NIAGARA_MD_ROM_BASE);
1305e3a5494SArtyom Tarasenko     add_rom_or_fail("1up-hv.bin", NIAGARA_HV_ROM_BASE);
131a2664ca0SArtyom Tarasenko 
1325e3a5494SArtyom Tarasenko     add_rom_or_fail("reset.bin", NIAGARA_PROM_BASE);
1335e3a5494SArtyom Tarasenko     add_rom_or_fail("q.bin", NIAGARA_PROM_BASE + NIAGARA_Q_OFFSET);
1345e3a5494SArtyom Tarasenko     add_rom_or_fail("openboot.bin", NIAGARA_PROM_BASE + NIAGARA_OBP_OFFSET);
135a2664ca0SArtyom Tarasenko 
136a2664ca0SArtyom Tarasenko     /* the virtual ramdisk is kind of initrd, but it resides
137a2664ca0SArtyom Tarasenko        outside of the partition RAM */
138a2664ca0SArtyom Tarasenko     if (dinfo) {
139a2664ca0SArtyom Tarasenko         BlockBackend *blk = blk_by_legacy_dinfo(dinfo);
140a2664ca0SArtyom Tarasenko         int size = blk_getlength(blk);
141a2664ca0SArtyom Tarasenko         if (size > 0) {
1426966631cSIgor Mammedov             memory_region_init_ram(&s->vdisk_ram, NULL, "sun4v_vdisk.ram", size,
1436966631cSIgor Mammedov                                    &error_fatal);
144a2664ca0SArtyom Tarasenko             memory_region_add_subregion(get_system_memory(),
145a2664ca0SArtyom Tarasenko                                         NIAGARA_VDISK_BASE, &s->vdisk_ram);
146a2664ca0SArtyom Tarasenko             dinfo->is_default = 1;
147ac5e8c1dSMarkus Armbruster             rom_add_file_fixed(blk_bs(blk)->filename, NIAGARA_VDISK_BASE, -1);
148a2664ca0SArtyom Tarasenko         } else {
149ac5e8c1dSMarkus Armbruster             error_report("could not load ram disk '%s'",
150ac5e8c1dSMarkus Armbruster                          blk_bs(blk)->filename);
151a2664ca0SArtyom Tarasenko             exit(1);
152a2664ca0SArtyom Tarasenko         }
153a2664ca0SArtyom Tarasenko     }
154bec6e07aSPhilippe Mathieu-Daudé     serial_mm_init(sysmem, NIAGARA_UART_BASE, 0, NULL,
155bec6e07aSPhilippe Mathieu-Daudé                    115200, serial_hd(0), DEVICE_BIG_ENDIAN);
156da0f0442SPhilippe Mathieu-Daudé     create_unimplemented_device("sun4v-iob", NIAGARA_IOBBASE, NIAGARA_IOBSIZE);
157a2664ca0SArtyom Tarasenko     sun4v_rtc_init(NIAGARA_RTC_BASE);
158a2664ca0SArtyom Tarasenko }
159a2664ca0SArtyom Tarasenko 
niagara_class_init(ObjectClass * oc,void * data)160a2664ca0SArtyom Tarasenko static void niagara_class_init(ObjectClass *oc, void *data)
161a2664ca0SArtyom Tarasenko {
162a2664ca0SArtyom Tarasenko     MachineClass *mc = MACHINE_CLASS(oc);
163a2664ca0SArtyom Tarasenko 
164a2664ca0SArtyom Tarasenko     mc->desc = "Sun4v platform, Niagara";
165a2664ca0SArtyom Tarasenko     mc->init = niagara_init;
166a2664ca0SArtyom Tarasenko     mc->max_cpus = 1; /* XXX for now */
167a2664ca0SArtyom Tarasenko     mc->default_boot_order = "c";
16858530461SIgor Mammedov     mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Sun-UltraSparc-T1");
169769e8d93SIgor Mammedov     mc->default_ram_id = "sun4v-partition.ram";
170a2664ca0SArtyom Tarasenko }
171a2664ca0SArtyom Tarasenko 
172a2664ca0SArtyom Tarasenko static const TypeInfo niagara_type = {
173a2664ca0SArtyom Tarasenko     .name = MACHINE_TYPE_NAME("niagara"),
174a2664ca0SArtyom Tarasenko     .parent = TYPE_MACHINE,
175a2664ca0SArtyom Tarasenko     .class_init = niagara_class_init,
176a2664ca0SArtyom Tarasenko };
177a2664ca0SArtyom Tarasenko 
niagara_register_types(void)178a2664ca0SArtyom Tarasenko static void niagara_register_types(void)
179a2664ca0SArtyom Tarasenko {
180a2664ca0SArtyom Tarasenko     type_register_static(&niagara_type);
181a2664ca0SArtyom Tarasenko }
182a2664ca0SArtyom Tarasenko 
183a2664ca0SArtyom Tarasenko type_init(niagara_register_types)
184