xref: /qemu/include/hw/arm/xlnx-versal.h (revision 724c6e12)
1b89de436SEdgar E. Iglesias /*
2b89de436SEdgar E. Iglesias  * Model of the Xilinx Versal
3b89de436SEdgar E. Iglesias  *
4b89de436SEdgar E. Iglesias  * Copyright (c) 2018 Xilinx Inc.
5b89de436SEdgar E. Iglesias  * Written by Edgar E. Iglesias
6b89de436SEdgar E. Iglesias  *
7b89de436SEdgar E. Iglesias  * This program is free software; you can redistribute it and/or modify
8b89de436SEdgar E. Iglesias  * it under the terms of the GNU General Public License version 2 or
9b89de436SEdgar E. Iglesias  * (at your option) any later version.
10b89de436SEdgar E. Iglesias  */
11b89de436SEdgar E. Iglesias 
12b89de436SEdgar E. Iglesias #ifndef XLNX_VERSAL_H
13b89de436SEdgar E. Iglesias #define XLNX_VERSAL_H
14b89de436SEdgar E. Iglesias 
15b89de436SEdgar E. Iglesias #include "hw/sysbus.h"
1612ec8bd5SPeter Maydell #include "hw/arm/boot.h"
17*724c6e12SEdgar E. Iglesias #include "hw/sd/sdhci.h"
18b89de436SEdgar E. Iglesias #include "hw/intc/arm_gicv3.h"
1988052ffdSEdgar E. Iglesias #include "hw/char/pl011.h"
20f4e3fa37SEdgar E. Iglesias #include "hw/dma/xlnx-zdma.h"
214bd9b59cSEdgar E. Iglesias #include "hw/net/cadence_gem.h"
22b89de436SEdgar E. Iglesias 
23b89de436SEdgar E. Iglesias #define TYPE_XLNX_VERSAL "xlnx-versal"
24b89de436SEdgar E. Iglesias #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL)
25b89de436SEdgar E. Iglesias 
26b89de436SEdgar E. Iglesias #define XLNX_VERSAL_NR_ACPUS   2
27b89de436SEdgar E. Iglesias #define XLNX_VERSAL_NR_UARTS   2
28b89de436SEdgar E. Iglesias #define XLNX_VERSAL_NR_GEMS    2
298a218651SEdgar E. Iglesias #define XLNX_VERSAL_NR_ADMAS   8
30*724c6e12SEdgar E. Iglesias #define XLNX_VERSAL_NR_SDS     2
31f6ef171dSEdgar E. Iglesias #define XLNX_VERSAL_NR_IRQS    192
32b89de436SEdgar E. Iglesias 
33b89de436SEdgar E. Iglesias typedef struct Versal {
34b89de436SEdgar E. Iglesias     /*< private >*/
35b89de436SEdgar E. Iglesias     SysBusDevice parent_obj;
36b89de436SEdgar E. Iglesias 
37b89de436SEdgar E. Iglesias     /*< public >*/
38b89de436SEdgar E. Iglesias     struct {
39b89de436SEdgar E. Iglesias         struct {
40b89de436SEdgar E. Iglesias             MemoryRegion mr;
41ced18d5eSEdgar E. Iglesias             ARMCPU cpu[XLNX_VERSAL_NR_ACPUS];
42b89de436SEdgar E. Iglesias             GICv3State gic;
43b89de436SEdgar E. Iglesias         } apu;
44b89de436SEdgar E. Iglesias     } fpd;
45b89de436SEdgar E. Iglesias 
46b89de436SEdgar E. Iglesias     MemoryRegion mr_ps;
47b89de436SEdgar E. Iglesias 
48b89de436SEdgar E. Iglesias     struct {
49b89de436SEdgar E. Iglesias         /* 4 ranges to access DDR.  */
50b89de436SEdgar E. Iglesias         MemoryRegion mr_ddr_ranges[4];
51b89de436SEdgar E. Iglesias     } noc;
52b89de436SEdgar E. Iglesias 
53b89de436SEdgar E. Iglesias     struct {
54b89de436SEdgar E. Iglesias         MemoryRegion mr_ocm;
55b89de436SEdgar E. Iglesias 
56b89de436SEdgar E. Iglesias         struct {
5788052ffdSEdgar E. Iglesias             PL011State uart[XLNX_VERSAL_NR_UARTS];
584bd9b59cSEdgar E. Iglesias             CadenceGEMState gem[XLNX_VERSAL_NR_GEMS];
59f4e3fa37SEdgar E. Iglesias             XlnxZDMA adma[XLNX_VERSAL_NR_ADMAS];
60b89de436SEdgar E. Iglesias         } iou;
61b89de436SEdgar E. Iglesias     } lpd;
62b89de436SEdgar E. Iglesias 
63*724c6e12SEdgar E. Iglesias     /* The Platform Management Controller subsystem.  */
64*724c6e12SEdgar E. Iglesias     struct {
65*724c6e12SEdgar E. Iglesias         struct {
66*724c6e12SEdgar E. Iglesias             SDHCIState sd[XLNX_VERSAL_NR_SDS];
67*724c6e12SEdgar E. Iglesias         } iou;
68*724c6e12SEdgar E. Iglesias     } pmc;
69*724c6e12SEdgar E. Iglesias 
70b89de436SEdgar E. Iglesias     struct {
71b89de436SEdgar E. Iglesias         MemoryRegion *mr_ddr;
72b89de436SEdgar E. Iglesias         uint32_t psci_conduit;
73b89de436SEdgar E. Iglesias     } cfg;
74b89de436SEdgar E. Iglesias } Versal;
75b89de436SEdgar E. Iglesias 
76b89de436SEdgar E. Iglesias /* Memory-map and IRQ definitions. Copied a subset from
77b89de436SEdgar E. Iglesias  * auto-generated files.  */
78b89de436SEdgar E. Iglesias 
79b89de436SEdgar E. Iglesias #define VERSAL_GIC_MAINT_IRQ        9
80b89de436SEdgar E. Iglesias #define VERSAL_TIMER_VIRT_IRQ       11
81b89de436SEdgar E. Iglesias #define VERSAL_TIMER_S_EL1_IRQ      13
82b89de436SEdgar E. Iglesias #define VERSAL_TIMER_NS_EL1_IRQ     14
83b89de436SEdgar E. Iglesias #define VERSAL_TIMER_NS_EL2_IRQ     10
84b89de436SEdgar E. Iglesias 
85b89de436SEdgar E. Iglesias #define VERSAL_UART0_IRQ_0         18
86b89de436SEdgar E. Iglesias #define VERSAL_UART1_IRQ_0         19
87b89de436SEdgar E. Iglesias #define VERSAL_GEM0_IRQ_0          56
88b89de436SEdgar E. Iglesias #define VERSAL_GEM0_WAKE_IRQ_0     57
89b89de436SEdgar E. Iglesias #define VERSAL_GEM1_IRQ_0          58
90b89de436SEdgar E. Iglesias #define VERSAL_GEM1_WAKE_IRQ_0     59
918a218651SEdgar E. Iglesias #define VERSAL_ADMA_IRQ_0          60
92*724c6e12SEdgar E. Iglesias #define VERSAL_SD0_IRQ_0           126
93b89de436SEdgar E. Iglesias 
94fb179055SEdgar E. Iglesias /* Architecturally reserved IRQs suitable for virtualization.  */
95fb179055SEdgar E. Iglesias #define VERSAL_RSVD_IRQ_FIRST 111
96fb179055SEdgar E. Iglesias #define VERSAL_RSVD_IRQ_LAST  118
97b89de436SEdgar E. Iglesias 
98b89de436SEdgar E. Iglesias #define MM_TOP_RSVD                 0xa0000000U
99b89de436SEdgar E. Iglesias #define MM_TOP_RSVD_SIZE            0x4000000
100b89de436SEdgar E. Iglesias #define MM_GIC_APU_DIST_MAIN        0xf9000000U
101b89de436SEdgar E. Iglesias #define MM_GIC_APU_DIST_MAIN_SIZE   0x10000
102b89de436SEdgar E. Iglesias #define MM_GIC_APU_REDIST_0         0xf9080000U
103b89de436SEdgar E. Iglesias #define MM_GIC_APU_REDIST_0_SIZE    0x80000
104b89de436SEdgar E. Iglesias 
105b89de436SEdgar E. Iglesias #define MM_UART0                    0xff000000U
106b89de436SEdgar E. Iglesias #define MM_UART0_SIZE               0x10000
107b89de436SEdgar E. Iglesias #define MM_UART1                    0xff010000U
108b89de436SEdgar E. Iglesias #define MM_UART1_SIZE               0x10000
109b89de436SEdgar E. Iglesias 
110b89de436SEdgar E. Iglesias #define MM_GEM0                     0xff0c0000U
111b89de436SEdgar E. Iglesias #define MM_GEM0_SIZE                0x10000
112b89de436SEdgar E. Iglesias #define MM_GEM1                     0xff0d0000U
113b89de436SEdgar E. Iglesias #define MM_GEM1_SIZE                0x10000
114b89de436SEdgar E. Iglesias 
1158a218651SEdgar E. Iglesias #define MM_ADMA_CH0                 0xffa80000U
1168a218651SEdgar E. Iglesias #define MM_ADMA_CH0_SIZE            0x10000
1178a218651SEdgar E. Iglesias 
118b89de436SEdgar E. Iglesias #define MM_OCM                      0xfffc0000U
119b89de436SEdgar E. Iglesias #define MM_OCM_SIZE                 0x40000
120b89de436SEdgar E. Iglesias 
121b89de436SEdgar E. Iglesias #define MM_TOP_DDR                  0x0
122b89de436SEdgar E. Iglesias #define MM_TOP_DDR_SIZE             0x80000000U
123b89de436SEdgar E. Iglesias #define MM_TOP_DDR_2                0x800000000ULL
124b89de436SEdgar E. Iglesias #define MM_TOP_DDR_2_SIZE           0x800000000ULL
125b89de436SEdgar E. Iglesias #define MM_TOP_DDR_3                0xc000000000ULL
126b89de436SEdgar E. Iglesias #define MM_TOP_DDR_3_SIZE           0x4000000000ULL
127b89de436SEdgar E. Iglesias #define MM_TOP_DDR_4                0x10000000000ULL
128b89de436SEdgar E. Iglesias #define MM_TOP_DDR_4_SIZE           0xb780000000ULL
129b89de436SEdgar E. Iglesias 
130b89de436SEdgar E. Iglesias #define MM_PSM_START                0xffc80000U
131b89de436SEdgar E. Iglesias #define MM_PSM_END                  0xffcf0000U
132b89de436SEdgar E. Iglesias 
133b89de436SEdgar E. Iglesias #define MM_CRL                      0xff5e0000U
134b89de436SEdgar E. Iglesias #define MM_CRL_SIZE                 0x300000
135b89de436SEdgar E. Iglesias #define MM_IOU_SCNTR                0xff130000U
136b89de436SEdgar E. Iglesias #define MM_IOU_SCNTR_SIZE           0x10000
137b89de436SEdgar E. Iglesias #define MM_IOU_SCNTRS               0xff140000U
138b89de436SEdgar E. Iglesias #define MM_IOU_SCNTRS_SIZE          0x10000
139b89de436SEdgar E. Iglesias #define MM_FPD_CRF                  0xfd1a0000U
140b89de436SEdgar E. Iglesias #define MM_FPD_CRF_SIZE             0x140000
141f0138990SEdgar E. Iglesias 
142*724c6e12SEdgar E. Iglesias #define MM_PMC_SD0                  0xf1040000U
143*724c6e12SEdgar E. Iglesias #define MM_PMC_SD0_SIZE             0x10000
144f0138990SEdgar E. Iglesias #define MM_PMC_CRP                  0xf1260000U
145f0138990SEdgar E. Iglesias #define MM_PMC_CRP_SIZE             0x10000
146b89de436SEdgar E. Iglesias #endif
147