xref: /qemu/include/hw/i386/x86.h (revision 89a289c7)
1549e984eSSergio Lopez /*
2549e984eSSergio Lopez  * Copyright (c) 2019 Red Hat, Inc.
3549e984eSSergio Lopez  *
4549e984eSSergio Lopez  * This program is free software; you can redistribute it and/or modify it
5549e984eSSergio Lopez  * under the terms and conditions of the GNU General Public License,
6549e984eSSergio Lopez  * version 2 or later, as published by the Free Software Foundation.
7549e984eSSergio Lopez  *
8549e984eSSergio Lopez  * This program is distributed in the hope it will be useful, but WITHOUT
9549e984eSSergio Lopez  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10549e984eSSergio Lopez  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
11549e984eSSergio Lopez  * more details.
12549e984eSSergio Lopez  *
13549e984eSSergio Lopez  * You should have received a copy of the GNU General Public License along with
14549e984eSSergio Lopez  * this program.  If not, see <http://www.gnu.org/licenses/>.
15549e984eSSergio Lopez  */
16549e984eSSergio Lopez 
17549e984eSSergio Lopez #ifndef HW_I386_X86_H
18549e984eSSergio Lopez #define HW_I386_X86_H
19549e984eSSergio Lopez 
20f0bb276bSPaolo Bonzini #include "qemu-common.h"
21f0bb276bSPaolo Bonzini #include "exec/hwaddr.h"
22f0bb276bSPaolo Bonzini #include "qemu/notify.h"
23f0bb276bSPaolo Bonzini 
24549e984eSSergio Lopez #include "hw/boards.h"
25f0bb276bSPaolo Bonzini #include "hw/nmi.h"
26*89a289c7SPaolo Bonzini #include "hw/isa/isa.h"
27*89a289c7SPaolo Bonzini #include "hw/i386/ioapic.h"
28f0bb276bSPaolo Bonzini 
29f0bb276bSPaolo Bonzini typedef struct {
30f0bb276bSPaolo Bonzini     /*< private >*/
31f0bb276bSPaolo Bonzini     MachineClass parent;
32f0bb276bSPaolo Bonzini 
33f0bb276bSPaolo Bonzini     /*< public >*/
34f0bb276bSPaolo Bonzini 
352f34ebf2SLiam Merwick     /* TSC rate migration: */
362f34ebf2SLiam Merwick     bool save_tsc_khz;
37f0bb276bSPaolo Bonzini     /* Enables contiguous-apic-ID mode */
38f0bb276bSPaolo Bonzini     bool compat_apic_id_mode;
39f0bb276bSPaolo Bonzini } X86MachineClass;
40f0bb276bSPaolo Bonzini 
41f0bb276bSPaolo Bonzini typedef struct {
42f0bb276bSPaolo Bonzini     /*< private >*/
43f0bb276bSPaolo Bonzini     MachineState parent;
44f0bb276bSPaolo Bonzini 
45f0bb276bSPaolo Bonzini     /*< public >*/
46f0bb276bSPaolo Bonzini 
47f0bb276bSPaolo Bonzini     /* Pointers to devices and objects: */
48f0bb276bSPaolo Bonzini     ISADevice *rtc;
49f0bb276bSPaolo Bonzini     FWCfgState *fw_cfg;
50f0bb276bSPaolo Bonzini     qemu_irq *gsi;
51f0bb276bSPaolo Bonzini     GMappedFile *initrd_mapped_file;
52f0bb276bSPaolo Bonzini 
53f0bb276bSPaolo Bonzini     /* Configuration options: */
54f0bb276bSPaolo Bonzini     uint64_t max_ram_below_4g;
55f0bb276bSPaolo Bonzini 
56f0bb276bSPaolo Bonzini     /* RAM information (sizes, addresses, configuration): */
57f0bb276bSPaolo Bonzini     ram_addr_t below_4g_mem_size, above_4g_mem_size;
58f0bb276bSPaolo Bonzini 
59f0bb276bSPaolo Bonzini     /* CPU and apic information: */
60f0bb276bSPaolo Bonzini     bool apic_xrupt_override;
61f0bb276bSPaolo Bonzini     unsigned apic_id_limit;
62f0bb276bSPaolo Bonzini     uint16_t boot_cpus;
63f0bb276bSPaolo Bonzini     unsigned smp_dies;
64f0bb276bSPaolo Bonzini 
65ed9e923cSPaolo Bonzini     OnOffAuto smm;
66ed9e923cSPaolo Bonzini 
67f0bb276bSPaolo Bonzini     /*
68f0bb276bSPaolo Bonzini      * Address space used by IOAPIC device. All IOAPIC interrupts
69f0bb276bSPaolo Bonzini      * will be translated to MSI messages in the address space.
70f0bb276bSPaolo Bonzini      */
71f0bb276bSPaolo Bonzini     AddressSpace *ioapic_as;
72f0bb276bSPaolo Bonzini } X86MachineState;
73f0bb276bSPaolo Bonzini 
74f0bb276bSPaolo Bonzini #define X86_MACHINE_MAX_RAM_BELOW_4G "max-ram-below-4g"
75ed9e923cSPaolo Bonzini #define X86_MACHINE_SMM              "smm"
76f0bb276bSPaolo Bonzini 
77f0bb276bSPaolo Bonzini #define TYPE_X86_MACHINE   MACHINE_TYPE_NAME("x86")
78f0bb276bSPaolo Bonzini #define X86_MACHINE(obj) \
79f0bb276bSPaolo Bonzini     OBJECT_CHECK(X86MachineState, (obj), TYPE_X86_MACHINE)
80f0bb276bSPaolo Bonzini #define X86_MACHINE_GET_CLASS(obj) \
81f0bb276bSPaolo Bonzini     OBJECT_GET_CLASS(X86MachineClass, obj, TYPE_X86_MACHINE)
82f0bb276bSPaolo Bonzini #define X86_MACHINE_CLASS(class) \
83f0bb276bSPaolo Bonzini     OBJECT_CLASS_CHECK(X86MachineClass, class, TYPE_X86_MACHINE)
84549e984eSSergio Lopez 
85703a548aSSergio Lopez uint32_t x86_cpu_apic_id_from_index(X86MachineState *pcms,
86549e984eSSergio Lopez                                     unsigned int cpu_index);
87703a548aSSergio Lopez 
88703a548aSSergio Lopez void x86_cpu_new(X86MachineState *pcms, int64_t apic_id, Error **errp);
89703a548aSSergio Lopez void x86_cpus_init(X86MachineState *pcms, int default_cpu_version);
90549e984eSSergio Lopez CpuInstanceProperties x86_cpu_index_to_props(MachineState *ms,
91549e984eSSergio Lopez                                              unsigned cpu_index);
92549e984eSSergio Lopez int64_t x86_get_default_cpu_node_id(const MachineState *ms, int idx);
93549e984eSSergio Lopez const CPUArchIdList *x86_possible_cpu_arch_ids(MachineState *ms);
94549e984eSSergio Lopez 
95549e984eSSergio Lopez void x86_bios_rom_init(MemoryRegion *rom_memory, bool isapc_ram_fw);
96549e984eSSergio Lopez 
97703a548aSSergio Lopez void x86_load_linux(X86MachineState *x86ms,
98703a548aSSergio Lopez                     FWCfgState *fw_cfg,
99703a548aSSergio Lopez                     int acpi_data_size,
100703a548aSSergio Lopez                     bool pvh_enabled,
101703a548aSSergio Lopez                     bool linuxboot_dma_enabled);
102549e984eSSergio Lopez 
103ed9e923cSPaolo Bonzini bool x86_machine_is_smm_enabled(X86MachineState *x86ms);
104ed9e923cSPaolo Bonzini 
105*89a289c7SPaolo Bonzini /* Global System Interrupts */
106*89a289c7SPaolo Bonzini 
107*89a289c7SPaolo Bonzini #define GSI_NUM_PINS IOAPIC_NUM_PINS
108*89a289c7SPaolo Bonzini 
109*89a289c7SPaolo Bonzini typedef struct GSIState {
110*89a289c7SPaolo Bonzini     qemu_irq i8259_irq[ISA_NUM_IRQS];
111*89a289c7SPaolo Bonzini     qemu_irq ioapic_irq[IOAPIC_NUM_PINS];
112*89a289c7SPaolo Bonzini } GSIState;
113*89a289c7SPaolo Bonzini 
114*89a289c7SPaolo Bonzini qemu_irq x86_allocate_cpu_irq(void);
115*89a289c7SPaolo Bonzini void gsi_handler(void *opaque, int n, int level);
116*89a289c7SPaolo Bonzini void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name);
117*89a289c7SPaolo Bonzini 
118*89a289c7SPaolo Bonzini /* hpet.c */
119*89a289c7SPaolo Bonzini extern int no_hpet;
120*89a289c7SPaolo Bonzini 
121549e984eSSergio Lopez #endif
122