xref: /qemu/include/hw/i386/x86.h (revision 4305d482)
1 /*
2  * Copyright (c) 2019 Red Hat, Inc.
3  *
4  * This program is free software; you can redistribute it and/or modify it
5  * under the terms and conditions of the GNU General Public License,
6  * version 2 or later, as published by the Free Software Foundation.
7  *
8  * This program is distributed in the hope it will be useful, but WITHOUT
9  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
11  * more details.
12  *
13  * You should have received a copy of the GNU General Public License along with
14  * this program.  If not, see <http://www.gnu.org/licenses/>.
15  */
16 
17 #ifndef HW_I386_X86_H
18 #define HW_I386_X86_H
19 
20 #include "qemu-common.h"
21 #include "exec/hwaddr.h"
22 #include "qemu/notify.h"
23 
24 #include "hw/boards.h"
25 #include "hw/nmi.h"
26 #include "hw/isa/isa.h"
27 #include "hw/i386/ioapic.h"
28 
29 typedef struct {
30     /*< private >*/
31     MachineClass parent;
32 
33     /*< public >*/
34 
35     /* TSC rate migration: */
36     bool save_tsc_khz;
37     /* Enables contiguous-apic-ID mode */
38     bool compat_apic_id_mode;
39 } X86MachineClass;
40 
41 typedef struct {
42     /*< private >*/
43     MachineState parent;
44 
45     /*< public >*/
46 
47     /* Pointers to devices and objects: */
48     ISADevice *rtc;
49     FWCfgState *fw_cfg;
50     qemu_irq *gsi;
51     GMappedFile *initrd_mapped_file;
52 
53     /* Configuration options: */
54     uint64_t max_ram_below_4g;
55 
56     /* RAM information (sizes, addresses, configuration): */
57     ram_addr_t below_4g_mem_size, above_4g_mem_size;
58 
59     /* CPU and apic information: */
60     bool apic_xrupt_override;
61     unsigned apic_id_limit;
62     uint16_t boot_cpus;
63     unsigned smp_dies;
64 
65     OnOffAuto smm;
66 
67     /*
68      * Address space used by IOAPIC device. All IOAPIC interrupts
69      * will be translated to MSI messages in the address space.
70      */
71     AddressSpace *ioapic_as;
72 } X86MachineState;
73 
74 #define X86_MACHINE_MAX_RAM_BELOW_4G "max-ram-below-4g"
75 #define X86_MACHINE_SMM              "smm"
76 
77 #define TYPE_X86_MACHINE   MACHINE_TYPE_NAME("x86")
78 #define X86_MACHINE(obj) \
79     OBJECT_CHECK(X86MachineState, (obj), TYPE_X86_MACHINE)
80 #define X86_MACHINE_GET_CLASS(obj) \
81     OBJECT_GET_CLASS(X86MachineClass, obj, TYPE_X86_MACHINE)
82 #define X86_MACHINE_CLASS(class) \
83     OBJECT_CLASS_CHECK(X86MachineClass, class, TYPE_X86_MACHINE)
84 
85 uint32_t x86_cpu_apic_id_from_index(X86MachineState *pcms,
86                                     unsigned int cpu_index);
87 
88 void x86_cpu_new(X86MachineState *pcms, int64_t apic_id, Error **errp);
89 void x86_cpus_init(X86MachineState *pcms, int default_cpu_version);
90 CpuInstanceProperties x86_cpu_index_to_props(MachineState *ms,
91                                              unsigned cpu_index);
92 int64_t x86_get_default_cpu_node_id(const MachineState *ms, int idx);
93 const CPUArchIdList *x86_possible_cpu_arch_ids(MachineState *ms);
94 
95 void x86_bios_rom_init(MemoryRegion *rom_memory, bool isapc_ram_fw);
96 
97 void x86_load_linux(X86MachineState *x86ms,
98                     FWCfgState *fw_cfg,
99                     int acpi_data_size,
100                     bool pvh_enabled,
101                     bool linuxboot_dma_enabled);
102 
103 bool x86_machine_is_smm_enabled(X86MachineState *x86ms);
104 
105 /* Global System Interrupts */
106 
107 #define GSI_NUM_PINS IOAPIC_NUM_PINS
108 
109 typedef struct GSIState {
110     qemu_irq i8259_irq[ISA_NUM_IRQS];
111     qemu_irq ioapic_irq[IOAPIC_NUM_PINS];
112 } GSIState;
113 
114 qemu_irq x86_allocate_cpu_irq(void);
115 void gsi_handler(void *opaque, int n, int level);
116 void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name);
117 
118 /* hpet.c */
119 extern int no_hpet;
120 
121 #endif
122