xref: /qemu/include/hw/intc/loongarch_extioi.h (revision a00c22e5)
1cbff2db1SXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */
2cbff2db1SXiaojuan Yang /*
3cbff2db1SXiaojuan Yang  * LoongArch 3A5000 ext interrupt controller definitions
4cbff2db1SXiaojuan Yang  *
5cbff2db1SXiaojuan Yang  * Copyright (C) 2021 Loongson Technology Corporation Limited
6cbff2db1SXiaojuan Yang  */
7cbff2db1SXiaojuan Yang 
8cbff2db1SXiaojuan Yang #include "hw/sysbus.h"
9cbff2db1SXiaojuan Yang #include "hw/loongarch/virt.h"
10cbff2db1SXiaojuan Yang 
11cbff2db1SXiaojuan Yang #ifndef LOONGARCH_EXTIOI_H
12cbff2db1SXiaojuan Yang #define LOONGARCH_EXTIOI_H
13cbff2db1SXiaojuan Yang 
14cbff2db1SXiaojuan Yang #define LS3A_INTC_IP               8
15cbff2db1SXiaojuan Yang #define EXTIOI_IRQS                (256)
16cbff2db1SXiaojuan Yang #define EXTIOI_IRQS_BITMAP_SIZE    (256 / 8)
17646c39b2SSong Gao /* irq from EXTIOI is routed to no more than 4 cpus */
18646c39b2SSong Gao #define EXTIOI_CPUS                (4)
19cbff2db1SXiaojuan Yang /* map to ipnum per 32 irqs */
20cbff2db1SXiaojuan Yang #define EXTIOI_IRQS_IPMAP_SIZE     (256 / 32)
21cbff2db1SXiaojuan Yang #define EXTIOI_IRQS_COREMAP_SIZE   256
22cbff2db1SXiaojuan Yang #define EXTIOI_IRQS_NODETYPE_COUNT  16
23cbff2db1SXiaojuan Yang #define EXTIOI_IRQS_GROUP_COUNT    8
24cbff2db1SXiaojuan Yang 
25cbff2db1SXiaojuan Yang #define APIC_OFFSET                  0x400
26cbff2db1SXiaojuan Yang #define APIC_BASE                    (0x1000ULL + APIC_OFFSET)
27cbff2db1SXiaojuan Yang 
28cbff2db1SXiaojuan Yang #define EXTIOI_NODETYPE_START        (0x4a0 - APIC_OFFSET)
29cbff2db1SXiaojuan Yang #define EXTIOI_NODETYPE_END          (0x4c0 - APIC_OFFSET)
30cbff2db1SXiaojuan Yang #define EXTIOI_IPMAP_START           (0x4c0 - APIC_OFFSET)
31cbff2db1SXiaojuan Yang #define EXTIOI_IPMAP_END             (0x4c8 - APIC_OFFSET)
32cbff2db1SXiaojuan Yang #define EXTIOI_ENABLE_START          (0x600 - APIC_OFFSET)
33cbff2db1SXiaojuan Yang #define EXTIOI_ENABLE_END            (0x620 - APIC_OFFSET)
34cbff2db1SXiaojuan Yang #define EXTIOI_BOUNCE_START          (0x680 - APIC_OFFSET)
35cbff2db1SXiaojuan Yang #define EXTIOI_BOUNCE_END            (0x6a0 - APIC_OFFSET)
36cbff2db1SXiaojuan Yang #define EXTIOI_ISR_START             (0x700 - APIC_OFFSET)
37cbff2db1SXiaojuan Yang #define EXTIOI_ISR_END               (0x720 - APIC_OFFSET)
38cbff2db1SXiaojuan Yang #define EXTIOI_COREISR_START         (0x800 - APIC_OFFSET)
39cbff2db1SXiaojuan Yang #define EXTIOI_COREISR_END           (0xB20 - APIC_OFFSET)
40cbff2db1SXiaojuan Yang #define EXTIOI_COREMAP_START         (0xC00 - APIC_OFFSET)
41cbff2db1SXiaojuan Yang #define EXTIOI_COREMAP_END           (0xD00 - APIC_OFFSET)
42975a5afeSSong Gao #define EXTIOI_SIZE                  0x800
43cbff2db1SXiaojuan Yang 
44dc6f37ebSSong Gao #define EXTIOI_VIRT_BASE             (0x40000000)
45dc6f37ebSSong Gao #define EXTIOI_VIRT_SIZE             (0x1000)
46dc6f37ebSSong Gao #define EXTIOI_VIRT_FEATURES         (0x0)
47dc6f37ebSSong Gao #define  EXTIOI_HAS_VIRT_EXTENSION   (0)
48dc6f37ebSSong Gao #define  EXTIOI_HAS_ENABLE_OPTION    (1)
49dc6f37ebSSong Gao #define  EXTIOI_HAS_INT_ENCODE       (2)
50dc6f37ebSSong Gao #define  EXTIOI_HAS_CPU_ENCODE       (3)
51dc6f37ebSSong Gao #define  EXTIOI_VIRT_HAS_FEATURES    (BIT(EXTIOI_HAS_VIRT_EXTENSION)  \
52dc6f37ebSSong Gao                                       | BIT(EXTIOI_HAS_ENABLE_OPTION) \
53dc6f37ebSSong Gao                                       | BIT(EXTIOI_HAS_CPU_ENCODE))
54dc6f37ebSSong Gao #define EXTIOI_VIRT_CONFIG           (0x4)
55dc6f37ebSSong Gao #define  EXTIOI_ENABLE               (1)
56dc6f37ebSSong Gao #define  EXTIOI_ENABLE_INT_ENCODE    (2)
57dc6f37ebSSong Gao #define  EXTIOI_ENABLE_CPU_ENCODE    (3)
58dc6f37ebSSong Gao #define EXTIOI_VIRT_COREMAP_START    (0x40)
59dc6f37ebSSong Gao #define EXTIOI_VIRT_COREMAP_END      (0x240)
60dc6f37ebSSong Gao 
6110a8f7d2SBibo Mao typedef struct ExtIOICore {
6210a8f7d2SBibo Mao     uint32_t coreisr[EXTIOI_IRQS_GROUP_COUNT];
6310a8f7d2SBibo Mao     DECLARE_BITMAP(sw_isr[LS3A_INTC_IP], EXTIOI_IRQS);
6410a8f7d2SBibo Mao     qemu_irq parent_irq[LS3A_INTC_IP];
6510a8f7d2SBibo Mao } ExtIOICore;
6610a8f7d2SBibo Mao 
67cbff2db1SXiaojuan Yang #define TYPE_LOONGARCH_EXTIOI "loongarch.extioi"
68cbff2db1SXiaojuan Yang OBJECT_DECLARE_SIMPLE_TYPE(LoongArchExtIOI, LOONGARCH_EXTIOI)
69cbff2db1SXiaojuan Yang struct LoongArchExtIOI {
70cbff2db1SXiaojuan Yang     SysBusDevice parent_obj;
7110a8f7d2SBibo Mao     uint32_t num_cpu;
72dc6f37ebSSong Gao     uint32_t features;
73dc6f37ebSSong Gao     uint32_t status;
74cbff2db1SXiaojuan Yang     /* hardware state */
75cbff2db1SXiaojuan Yang     uint32_t nodetype[EXTIOI_IRQS_NODETYPE_COUNT / 2];
76cbff2db1SXiaojuan Yang     uint32_t bounce[EXTIOI_IRQS_GROUP_COUNT];
77cbff2db1SXiaojuan Yang     uint32_t isr[EXTIOI_IRQS / 32];
78cbff2db1SXiaojuan Yang     uint32_t enable[EXTIOI_IRQS / 32];
79cbff2db1SXiaojuan Yang     uint32_t ipmap[EXTIOI_IRQS_IPMAP_SIZE / 4];
80cbff2db1SXiaojuan Yang     uint32_t coremap[EXTIOI_IRQS / 4];
81cbff2db1SXiaojuan Yang     uint32_t sw_pending[EXTIOI_IRQS / 32];
82cbff2db1SXiaojuan Yang     uint8_t  sw_ipmap[EXTIOI_IRQS_IPMAP_SIZE];
83cbff2db1SXiaojuan Yang     uint8_t  sw_coremap[EXTIOI_IRQS];
84cbff2db1SXiaojuan Yang     qemu_irq irq[EXTIOI_IRQS];
8510a8f7d2SBibo Mao     ExtIOICore *cpu;
86cbff2db1SXiaojuan Yang     MemoryRegion extioi_system_mem;
87dc6f37ebSSong Gao     MemoryRegion virt_extend;
88cbff2db1SXiaojuan Yang };
89cbff2db1SXiaojuan Yang #endif /* LOONGARCH_EXTIOI_H */
90