xref: /qemu/include/hw/intc/mips_gic.h (revision be01029e)
1e8bd336dSYongbok Kim /*
2e8bd336dSYongbok Kim  * This file is subject to the terms and conditions of the GNU General Public
3e8bd336dSYongbok Kim  * License.  See the file "COPYING" in the main directory of this archive
4e8bd336dSYongbok Kim  * for more details.
5e8bd336dSYongbok Kim  *
6e8bd336dSYongbok Kim  * Copyright (C) 2000, 07 MIPS Technologies, Inc.
7e8bd336dSYongbok Kim  * Copyright (C) 2016 Imagination Technologies
8e8bd336dSYongbok Kim  *
9e8bd336dSYongbok Kim  */
10e8bd336dSYongbok Kim 
112a6a4076SMarkus Armbruster #ifndef MIPS_GIC_H
122a6a4076SMarkus Armbruster #define MIPS_GIC_H
13e8bd336dSYongbok Kim 
14*be01029eSPhilippe Mathieu-Daudé #include "qemu/units.h"
15e8bd336dSYongbok Kim #include "hw/timer/mips_gictimer.h"
16e8bd336dSYongbok Kim #include "cpu.h"
17e8bd336dSYongbok Kim /*
18e8bd336dSYongbok Kim  * GIC Specific definitions
19e8bd336dSYongbok Kim  */
20e8bd336dSYongbok Kim 
21e8bd336dSYongbok Kim /* The MIPS default location */
22e8bd336dSYongbok Kim #define GIC_BASE_ADDR           0x1bdc0000ULL
23*be01029eSPhilippe Mathieu-Daudé #define GIC_ADDRSPACE_SZ        (128 * KiB)
24e8bd336dSYongbok Kim 
25e8bd336dSYongbok Kim /* Constants */
26e8bd336dSYongbok Kim #define GIC_POL_POS     1
27e8bd336dSYongbok Kim #define GIC_POL_NEG     0
28e8bd336dSYongbok Kim #define GIC_TRIG_EDGE   1
29e8bd336dSYongbok Kim #define GIC_TRIG_LEVEL  0
30e8bd336dSYongbok Kim 
31e8bd336dSYongbok Kim #define MSK(n)              ((1ULL << (n)) - 1)
32e8bd336dSYongbok Kim 
33e8bd336dSYongbok Kim /* GIC Address Space */
34e8bd336dSYongbok Kim #define SHARED_SECTION_OFS          0x0000
35e8bd336dSYongbok Kim #define SHARED_SECTION_SIZE         0x8000
36e8bd336dSYongbok Kim #define VP_LOCAL_SECTION_OFS        0x8000
37e8bd336dSYongbok Kim #define VP_LOCAL_SECTION_SIZE       0x4000
38e8bd336dSYongbok Kim #define VP_OTHER_SECTION_OFS        0xc000
39e8bd336dSYongbok Kim #define VP_OTHER_SECTION_SIZE       0x4000
40e8bd336dSYongbok Kim #define USM_VISIBLE_SECTION_OFS     0x10000
41e8bd336dSYongbok Kim #define USM_VISIBLE_SECTION_SIZE    0x10000
42e8bd336dSYongbok Kim 
43e8bd336dSYongbok Kim /* Register Map for Shared Section */
44e8bd336dSYongbok Kim 
45e8bd336dSYongbok Kim #define GIC_SH_CONFIG_OFS           0x0000
46e8bd336dSYongbok Kim 
47e8bd336dSYongbok Kim /* Shared Global Counter */
48e8bd336dSYongbok Kim #define GIC_SH_COUNTERLO_OFS        0x0010
49e8bd336dSYongbok Kim #define GIC_SH_COUNTERHI_OFS        0x0014
50e8bd336dSYongbok Kim #define GIC_SH_REVISIONID_OFS       0x0020
51e8bd336dSYongbok Kim 
52e8bd336dSYongbok Kim /* Set/Clear corresponding bit in Edge Detect Register */
53e8bd336dSYongbok Kim #define GIC_SH_WEDGE_OFS            0x0280
54e8bd336dSYongbok Kim 
55e8bd336dSYongbok Kim /* Reset Mask - Disables Interrupt */
56e8bd336dSYongbok Kim #define GIC_SH_RMASK_OFS            0x0300
57e8bd336dSYongbok Kim #define GIC_SH_RMASK_LAST_OFS       0x031c
58e8bd336dSYongbok Kim 
59e8bd336dSYongbok Kim /* Set Mask (WO) - Enables Interrupt */
60e8bd336dSYongbok Kim #define GIC_SH_SMASK_OFS            0x0380
61e8bd336dSYongbok Kim #define GIC_SH_SMASK_LAST_OFS       0x039c
62e8bd336dSYongbok Kim 
63e8bd336dSYongbok Kim /* Global Interrupt Mask Register (RO) - Bit Set == Interrupt enabled */
64e8bd336dSYongbok Kim #define GIC_SH_MASK_OFS             0x0400
65e8bd336dSYongbok Kim #define GIC_SH_MASK_LAST_OFS        0x041c
66e8bd336dSYongbok Kim 
67e8bd336dSYongbok Kim /* Pending Global Interrupts (RO) */
68e8bd336dSYongbok Kim #define GIC_SH_PEND_OFS             0x0480
69e8bd336dSYongbok Kim #define GIC_SH_PEND_LAST_OFS        0x049c
70e8bd336dSYongbok Kim 
71e8bd336dSYongbok Kim #define GIC_SH_MAP0_PIN_OFS         0x0500
72e8bd336dSYongbok Kim #define GIC_SH_MAP255_PIN_OFS       0x08fc
73e8bd336dSYongbok Kim 
74e8bd336dSYongbok Kim #define GIC_SH_MAP0_VP_OFS          0x2000
75e8bd336dSYongbok Kim #define GIC_SH_MAP255_VP_LAST_OFS   0x3fe4
76e8bd336dSYongbok Kim 
77e8bd336dSYongbok Kim /* Register Map for Local Section */
78e8bd336dSYongbok Kim #define GIC_VP_CTL_OFS              0x0000
79e8bd336dSYongbok Kim #define GIC_VP_PEND_OFS             0x0004
80e8bd336dSYongbok Kim #define GIC_VP_MASK_OFS             0x0008
81e8bd336dSYongbok Kim #define GIC_VP_RMASK_OFS            0x000c
82e8bd336dSYongbok Kim #define GIC_VP_SMASK_OFS            0x0010
83e8bd336dSYongbok Kim #define GIC_VP_WD_MAP_OFS           0x0040
84e8bd336dSYongbok Kim #define GIC_VP_COMPARE_MAP_OFS      0x0044
85e8bd336dSYongbok Kim #define GIC_VP_TIMER_MAP_OFS        0x0048
86e8bd336dSYongbok Kim #define GIC_VP_FDC_MAP_OFS          0x004c
87e8bd336dSYongbok Kim #define GIC_VP_PERFCTR_MAP_OFS      0x0050
88e8bd336dSYongbok Kim #define GIC_VP_SWINT0_MAP_OFS       0x0054
89e8bd336dSYongbok Kim #define GIC_VP_SWINT1_MAP_OFS       0x0058
90e8bd336dSYongbok Kim #define GIC_VP_OTHER_ADDR_OFS       0x0080
91e8bd336dSYongbok Kim #define GIC_VP_IDENT_OFS            0x0088
92e8bd336dSYongbok Kim #define GIC_VP_WD_CONFIG0_OFS       0x0090
93e8bd336dSYongbok Kim #define GIC_VP_WD_COUNT0_OFS        0x0094
94e8bd336dSYongbok Kim #define GIC_VP_WD_INITIAL0_OFS      0x0098
95e8bd336dSYongbok Kim #define GIC_VP_COMPARE_LO_OFS       0x00a0
96e8bd336dSYongbok Kim #define GIC_VP_COMPARE_HI_OFS       0x00a4
97e8bd336dSYongbok Kim #define GIC_VL_BRK_GROUP            0x3080
98e8bd336dSYongbok Kim 
99e8bd336dSYongbok Kim /* User-Mode Visible Section Register */
100e8bd336dSYongbok Kim /* Read-only alias for GIC Shared CounterLo */
101e8bd336dSYongbok Kim #define GIC_USER_MODE_COUNTERLO     0x0000
102e8bd336dSYongbok Kim /* Read-only alias for GIC Shared CounterHi */
103e8bd336dSYongbok Kim #define GIC_USER_MODE_COUNTERHI     0x0004
104e8bd336dSYongbok Kim 
105e8bd336dSYongbok Kim /* Masks */
106e8bd336dSYongbok Kim #define GIC_SH_CONFIG_COUNTSTOP_SHF     28
107e8bd336dSYongbok Kim #define GIC_SH_CONFIG_COUNTSTOP_MSK     (MSK(1) << GIC_SH_CONFIG_COUNTSTOP_SHF)
108e8bd336dSYongbok Kim #define GIC_SH_CONFIG_COUNTBITS_SHF     24
109e8bd336dSYongbok Kim #define GIC_SH_CONFIG_COUNTBITS_MSK     (MSK(4) << GIC_SH_CONFIG_COUNTBITS_SHF)
110e8bd336dSYongbok Kim #define GIC_SH_CONFIG_NUMINTRS_SHF      16
111e8bd336dSYongbok Kim #define GIC_SH_CONFIG_NUMINTRS_MSK      (MSK(8) << GIC_SH_CONFIG_NUMINTRS_SHF)
112e8bd336dSYongbok Kim #define GIC_SH_CONFIG_PVPS_SHF          0
113e8bd336dSYongbok Kim #define GIC_SH_CONFIG_PVPS_MSK          (MSK(8) << GIC_SH_CONFIG_NUMVPS_SHF)
114e8bd336dSYongbok Kim 
115e8bd336dSYongbok Kim #define GIC_SH_WEDGE_RW_SHF             31
116e8bd336dSYongbok Kim #define GIC_SH_WEDGE_RW_MSK             (MSK(1) << GIC_SH_WEDGE_RW_SHF)
117e8bd336dSYongbok Kim 
118e8bd336dSYongbok Kim #define GIC_MAP_TO_PIN_SHF              31
119e8bd336dSYongbok Kim #define GIC_MAP_TO_PIN_MSK              (MSK(1) << GIC_MAP_TO_PIN_SHF)
120e8bd336dSYongbok Kim #define GIC_MAP_TO_NMI_SHF              30
121e8bd336dSYongbok Kim #define GIC_MAP_TO_NMI_MSK              (MSK(1) << GIC_MAP_TO_NMI_SHF)
122e8bd336dSYongbok Kim #define GIC_MAP_TO_YQ_SHF               29
123e8bd336dSYongbok Kim #define GIC_MAP_TO_YQ_MSK               (MSK(1) << GIC_MAP_TO_YQ_SHF)
124e8bd336dSYongbok Kim #define GIC_MAP_SHF                     0
125e8bd336dSYongbok Kim #define GIC_MAP_MSK                     (MSK(6) << GIC_MAP_SHF)
126e8bd336dSYongbok Kim #define GIC_MAP_TO_PIN_REG_MSK          \
127e8bd336dSYongbok Kim     (GIC_MAP_TO_PIN_MSK | GIC_MAP_TO_NMI_MSK | GIC_MAP_TO_YQ_MSK | GIC_MAP_MSK)
128e8bd336dSYongbok Kim 
129e8bd336dSYongbok Kim /* GIC_VP_CTL Masks */
130e8bd336dSYongbok Kim #define GIC_VP_CTL_FDC_RTBL_SHF         4
131e8bd336dSYongbok Kim #define GIC_VP_CTL_FDC_RTBL_MSK         (MSK(1) << GIC_VP_CTL_FDC_RTBL_SHF)
132e8bd336dSYongbok Kim #define GIC_VP_CTL_SWINT_RTBL_SHF       3
133e8bd336dSYongbok Kim #define GIC_VP_CTL_SWINT_RTBL_MSK       (MSK(1) << GIC_VP_CTL_SWINT_RTBL_SHF)
134e8bd336dSYongbok Kim #define GIC_VP_CTL_PERFCNT_RTBL_SHF     2
135e8bd336dSYongbok Kim #define GIC_VP_CTL_PERFCNT_RTBL_MSK     (MSK(1) << GIC_VP_CTL_PERFCNT_RTBL_SHF)
136e8bd336dSYongbok Kim #define GIC_VP_CTL_TIMER_RTBL_SHF       1
137e8bd336dSYongbok Kim #define GIC_VP_CTL_TIMER_RTBL_MSK       (MSK(1) << GIC_VP_CTL_TIMER_RTBL_SHF)
138e8bd336dSYongbok Kim #define GIC_VP_CTL_EIC_MODE_SHF         0
139e8bd336dSYongbok Kim #define GIC_VP_CTL_EIC_MODE_MSK         (MSK(1) << GIC_VP_CTL_EIC_MODE_SHF)
140e8bd336dSYongbok Kim 
141e8bd336dSYongbok Kim /* GIC_VP_MASK Masks */
142e8bd336dSYongbok Kim #define GIC_VP_MASK_FDC_SHF         6
143e8bd336dSYongbok Kim #define GIC_VP_MASK_FDC_MSK         (MSK(1) << GIC_VP_MASK_FDC_SHF)
144e8bd336dSYongbok Kim #define GIC_VP_MASK_SWINT1_SHF      5
145e8bd336dSYongbok Kim #define GIC_VP_MASK_SWINT1_MSK      (MSK(1) << GIC_VP_MASK_SWINT1_SHF)
146e8bd336dSYongbok Kim #define GIC_VP_MASK_SWINT0_SHF      4
147e8bd336dSYongbok Kim #define GIC_VP_MASK_SWINT0_MSK      (MSK(1) << GIC_VP_MASK_SWINT0_SHF)
148e8bd336dSYongbok Kim #define GIC_VP_MASK_PERFCNT_SHF     3
149e8bd336dSYongbok Kim #define GIC_VP_MASK_PERFCNT_MSK     (MSK(1) << GIC_VP_MASK_PERFCNT_SHF)
150e8bd336dSYongbok Kim #define GIC_VP_MASK_TIMER_SHF       2
151e8bd336dSYongbok Kim #define GIC_VP_MASK_TIMER_MSK       (MSK(1) << GIC_VP_MASK_TIMER_SHF)
152e8bd336dSYongbok Kim #define GIC_VP_MASK_CMP_SHF         1
153e8bd336dSYongbok Kim #define GIC_VP_MASK_CMP_MSK         (MSK(1) << GIC_VP_MASK_CMP_SHF)
154e8bd336dSYongbok Kim #define GIC_VP_MASK_WD_SHF          0
155e8bd336dSYongbok Kim #define GIC_VP_MASK_WD_MSK          (MSK(1) << GIC_VP_MASK_WD_SHF)
156e8bd336dSYongbok Kim #define GIC_VP_SET_RESET_MSK        (MSK(7) << GIC_VP_MASK_WD_SHF)
157e8bd336dSYongbok Kim 
158e8bd336dSYongbok Kim #define GIC_CPU_INT_MAX             5 /* Core Interrupt 7 */
159e8bd336dSYongbok Kim #define GIC_CPU_PIN_OFFSET          2
160e8bd336dSYongbok Kim 
161e8bd336dSYongbok Kim /* Local GIC interrupts. */
162e8bd336dSYongbok Kim #define GIC_NUM_LOCAL_INTRS     7
163e8bd336dSYongbok Kim #define GIC_LOCAL_INT_FDC       6 /* CPU fast debug channel */
164e8bd336dSYongbok Kim #define GIC_LOCAL_INT_SWINT1    5 /* CPU software interrupt 1 */
165e8bd336dSYongbok Kim #define GIC_LOCAL_INT_SWINT0    4 /* CPU software interrupt 0 */
166e8bd336dSYongbok Kim #define GIC_LOCAL_INT_PERFCTR   3 /* CPU performance counter */
167e8bd336dSYongbok Kim #define GIC_LOCAL_INT_TIMER     2 /* CPU timer interrupt */
168e8bd336dSYongbok Kim #define GIC_LOCAL_INT_COMPARE   1 /* GIC count and compare timer */
169e8bd336dSYongbok Kim #define GIC_LOCAL_INT_WD        0 /* GIC watchdog */
170e8bd336dSYongbok Kim 
171e8bd336dSYongbok Kim #define TYPE_MIPS_GIC "mips-gic"
172e8bd336dSYongbok Kim #define MIPS_GIC(obj) OBJECT_CHECK(MIPSGICState, (obj), TYPE_MIPS_GIC)
173e8bd336dSYongbok Kim 
174e8bd336dSYongbok Kim /* Support up to 32 VPs and 256 IRQs */
175e8bd336dSYongbok Kim #define GIC_MAX_VPS             32
176e8bd336dSYongbok Kim #define GIC_MAX_INTRS           256
177e8bd336dSYongbok Kim 
178e8bd336dSYongbok Kim typedef struct MIPSGICState MIPSGICState;
179e8bd336dSYongbok Kim typedef struct MIPSGICIRQState MIPSGICIRQState;
180e8bd336dSYongbok Kim typedef struct MIPSGICVPState MIPSGICVPState;
181e8bd336dSYongbok Kim 
182e8bd336dSYongbok Kim struct MIPSGICIRQState {
183e8bd336dSYongbok Kim     uint8_t enabled;
184e8bd336dSYongbok Kim     uint8_t pending;
185e8bd336dSYongbok Kim     uint32_t map_pin;
186e8bd336dSYongbok Kim     int32_t map_vp;
187e8bd336dSYongbok Kim     qemu_irq irq;
188e8bd336dSYongbok Kim };
189e8bd336dSYongbok Kim 
190e8bd336dSYongbok Kim struct MIPSGICVPState {
191e8bd336dSYongbok Kim     uint32_t ctl;
192e8bd336dSYongbok Kim     uint32_t pend;
193e8bd336dSYongbok Kim     uint32_t mask;
194e8bd336dSYongbok Kim     uint32_t compare_map;
195e8bd336dSYongbok Kim     uint32_t other_addr;
196e8bd336dSYongbok Kim     CPUMIPSState *env;
197e8bd336dSYongbok Kim };
198e8bd336dSYongbok Kim 
199e8bd336dSYongbok Kim struct MIPSGICState {
200e8bd336dSYongbok Kim     SysBusDevice parent_obj;
201e8bd336dSYongbok Kim     MemoryRegion mr;
202e8bd336dSYongbok Kim 
203e8bd336dSYongbok Kim     /* Shared Section Registers */
204e8bd336dSYongbok Kim     uint32_t sh_config;
205e8bd336dSYongbok Kim     MIPSGICIRQState *irq_state;
206e8bd336dSYongbok Kim 
207e8bd336dSYongbok Kim     /* VP Local/Other Section Registers */
208e8bd336dSYongbok Kim     MIPSGICVPState *vps;
209e8bd336dSYongbok Kim 
210e8bd336dSYongbok Kim     /* GIC VP Timer */
211e8bd336dSYongbok Kim     MIPSGICTimerState *gic_timer;
212e8bd336dSYongbok Kim 
213e8bd336dSYongbok Kim     int32_t num_vps;
214e8bd336dSYongbok Kim     int32_t num_irq;
215e8bd336dSYongbok Kim };
216e8bd336dSYongbok Kim 
2172a6a4076SMarkus Armbruster #endif /* MIPS_GIC_H */
218