xref: /qemu/include/sysemu/dma.h (revision f02b664a)
19c17d615SPaolo Bonzini /*
29c17d615SPaolo Bonzini  * DMA helper functions
39c17d615SPaolo Bonzini  *
49c211ad2SPhilippe Mathieu-Daudé  * Copyright (c) 2009, 2020 Red Hat
59c17d615SPaolo Bonzini  *
69c17d615SPaolo Bonzini  * This work is licensed under the terms of the GNU General Public License
79c17d615SPaolo Bonzini  * (GNU GPL), version 2 or later.
89c17d615SPaolo Bonzini  */
99c17d615SPaolo Bonzini 
109c17d615SPaolo Bonzini #ifndef DMA_H
119c17d615SPaolo Bonzini #define DMA_H
129c17d615SPaolo Bonzini 
139c17d615SPaolo Bonzini #include "exec/memory.h"
14df32fd1cSPaolo Bonzini #include "exec/address-spaces.h"
159c17d615SPaolo Bonzini #include "block/block.h"
165e5a94b6SBenoît Canet #include "block/accounting.h"
179c17d615SPaolo Bonzini 
189c17d615SPaolo Bonzini typedef enum {
199c17d615SPaolo Bonzini     DMA_DIRECTION_TO_DEVICE = 0,
209c17d615SPaolo Bonzini     DMA_DIRECTION_FROM_DEVICE = 1,
219c17d615SPaolo Bonzini } DMADirection;
229c17d615SPaolo Bonzini 
239c17d615SPaolo Bonzini /*
249c17d615SPaolo Bonzini  * When an IOMMU is present, bus addresses become distinct from
259c17d615SPaolo Bonzini  * CPU/memory physical addresses and may be a different size.  Because
269c17d615SPaolo Bonzini  * the IOVA size depends more on the bus than on the platform, we more
279c17d615SPaolo Bonzini  * or less have to treat these as 64-bit always to cover all (or at
289c17d615SPaolo Bonzini  * least most) cases.
299c17d615SPaolo Bonzini  */
309c17d615SPaolo Bonzini typedef uint64_t dma_addr_t;
319c17d615SPaolo Bonzini 
329c17d615SPaolo Bonzini #define DMA_ADDR_BITS 64
339c17d615SPaolo Bonzini #define DMA_ADDR_FMT "%" PRIx64
349c17d615SPaolo Bonzini 
35026644cfSPhilippe Mathieu-Daudé typedef struct ScatterGatherEntry ScatterGatherEntry;
36026644cfSPhilippe Mathieu-Daudé 
37026644cfSPhilippe Mathieu-Daudé struct QEMUSGList {
38026644cfSPhilippe Mathieu-Daudé     ScatterGatherEntry *sg;
39026644cfSPhilippe Mathieu-Daudé     int nsg;
40026644cfSPhilippe Mathieu-Daudé     int nalloc;
41bfa30f39SPhilippe Mathieu-Daudé     dma_addr_t size;
42026644cfSPhilippe Mathieu-Daudé     DeviceState *dev;
43026644cfSPhilippe Mathieu-Daudé     AddressSpace *as;
44026644cfSPhilippe Mathieu-Daudé };
45026644cfSPhilippe Mathieu-Daudé 
dma_barrier(AddressSpace * as,DMADirection dir)46df32fd1cSPaolo Bonzini static inline void dma_barrier(AddressSpace *as, DMADirection dir)
479c17d615SPaolo Bonzini {
489c17d615SPaolo Bonzini     /*
499c17d615SPaolo Bonzini      * This is called before DMA read and write operations
509c17d615SPaolo Bonzini      * unless the _relaxed form is used and is responsible
519c17d615SPaolo Bonzini      * for providing some sane ordering of accesses vs
529c17d615SPaolo Bonzini      * concurrently running VCPUs.
539c17d615SPaolo Bonzini      *
549c17d615SPaolo Bonzini      * Users of map(), unmap() or lower level st/ld_*
559c17d615SPaolo Bonzini      * operations are responsible for providing their own
569c17d615SPaolo Bonzini      * ordering via barriers.
579c17d615SPaolo Bonzini      *
589c17d615SPaolo Bonzini      * This primitive implementation does a simple smp_mb()
599c17d615SPaolo Bonzini      * before each operation which provides pretty much full
609c17d615SPaolo Bonzini      * ordering.
619c17d615SPaolo Bonzini      *
629c17d615SPaolo Bonzini      * A smarter implementation can be devised if needed to
639c17d615SPaolo Bonzini      * use lighter barriers based on the direction of the
649c17d615SPaolo Bonzini      * transfer, the DMA context, etc...
659c17d615SPaolo Bonzini      */
669c17d615SPaolo Bonzini     smp_mb();
679c17d615SPaolo Bonzini }
689c17d615SPaolo Bonzini 
699c17d615SPaolo Bonzini /* Checks that the given range of addresses is valid for DMA.  This is
709c17d615SPaolo Bonzini  * useful for certain cases, but usually you should just use
719c17d615SPaolo Bonzini  * dma_memory_{read,write}() and check for errors */
dma_memory_valid(AddressSpace * as,dma_addr_t addr,dma_addr_t len,DMADirection dir,MemTxAttrs attrs)72df32fd1cSPaolo Bonzini static inline bool dma_memory_valid(AddressSpace *as,
739c17d615SPaolo Bonzini                                     dma_addr_t addr, dma_addr_t len,
747ccb391cSPhilippe Mathieu-Daudé                                     DMADirection dir, MemTxAttrs attrs)
759c17d615SPaolo Bonzini {
76df32fd1cSPaolo Bonzini     return address_space_access_valid(as, addr, len,
77fddffa42SPeter Maydell                                       dir == DMA_DIRECTION_FROM_DEVICE,
787ccb391cSPhilippe Mathieu-Daudé                                       attrs);
799c17d615SPaolo Bonzini }
809c17d615SPaolo Bonzini 
dma_memory_rw_relaxed(AddressSpace * as,dma_addr_t addr,void * buf,dma_addr_t len,DMADirection dir,MemTxAttrs attrs)819989bcd3SPhilippe Mathieu-Daudé static inline MemTxResult dma_memory_rw_relaxed(AddressSpace *as,
829989bcd3SPhilippe Mathieu-Daudé                                                 dma_addr_t addr,
839c17d615SPaolo Bonzini                                                 void *buf, dma_addr_t len,
844afd0f2fSPhilippe Mathieu-Daudé                                                 DMADirection dir,
854afd0f2fSPhilippe Mathieu-Daudé                                                 MemTxAttrs attrs)
869c17d615SPaolo Bonzini {
874afd0f2fSPhilippe Mathieu-Daudé     return address_space_rw(as, addr, attrs,
885c9eb028SPeter Maydell                             buf, len, dir == DMA_DIRECTION_FROM_DEVICE);
899c17d615SPaolo Bonzini }
909c17d615SPaolo Bonzini 
dma_memory_read_relaxed(AddressSpace * as,dma_addr_t addr,void * buf,dma_addr_t len)91b1f51303SPhilippe Mathieu-Daudé static inline MemTxResult dma_memory_read_relaxed(AddressSpace *as,
92b1f51303SPhilippe Mathieu-Daudé                                                   dma_addr_t addr,
939c17d615SPaolo Bonzini                                                   void *buf, dma_addr_t len)
949c17d615SPaolo Bonzini {
954afd0f2fSPhilippe Mathieu-Daudé     return dma_memory_rw_relaxed(as, addr, buf, len,
964afd0f2fSPhilippe Mathieu-Daudé                                  DMA_DIRECTION_TO_DEVICE,
974afd0f2fSPhilippe Mathieu-Daudé                                  MEMTXATTRS_UNSPECIFIED);
989c17d615SPaolo Bonzini }
999c17d615SPaolo Bonzini 
dma_memory_write_relaxed(AddressSpace * as,dma_addr_t addr,const void * buf,dma_addr_t len)10077c71d1dSPhilippe Mathieu-Daudé static inline MemTxResult dma_memory_write_relaxed(AddressSpace *as,
10177c71d1dSPhilippe Mathieu-Daudé                                                    dma_addr_t addr,
10277c71d1dSPhilippe Mathieu-Daudé                                                    const void *buf,
10377c71d1dSPhilippe Mathieu-Daudé                                                    dma_addr_t len)
1049c17d615SPaolo Bonzini {
105df32fd1cSPaolo Bonzini     return dma_memory_rw_relaxed(as, addr, (void *)buf, len,
1064afd0f2fSPhilippe Mathieu-Daudé                                  DMA_DIRECTION_FROM_DEVICE,
1074afd0f2fSPhilippe Mathieu-Daudé                                  MEMTXATTRS_UNSPECIFIED);
1089c17d615SPaolo Bonzini }
1099c17d615SPaolo Bonzini 
1109989bcd3SPhilippe Mathieu-Daudé /**
1119989bcd3SPhilippe Mathieu-Daudé  * dma_memory_rw: Read from or write to an address space from DMA controller.
1129989bcd3SPhilippe Mathieu-Daudé  *
1139989bcd3SPhilippe Mathieu-Daudé  * Return a MemTxResult indicating whether the operation succeeded
1149989bcd3SPhilippe Mathieu-Daudé  * or failed (eg unassigned memory, device rejected the transaction,
1159989bcd3SPhilippe Mathieu-Daudé  * IOMMU fault).
1169989bcd3SPhilippe Mathieu-Daudé  *
1179989bcd3SPhilippe Mathieu-Daudé  * @as: #AddressSpace to be accessed
1189989bcd3SPhilippe Mathieu-Daudé  * @addr: address within that address space
1199989bcd3SPhilippe Mathieu-Daudé  * @buf: buffer with the data transferred
1209989bcd3SPhilippe Mathieu-Daudé  * @len: the number of bytes to read or write
1219989bcd3SPhilippe Mathieu-Daudé  * @dir: indicates the transfer direction
12223faf569SPhilippe Mathieu-Daudé  * @attrs: memory transaction attributes
1239989bcd3SPhilippe Mathieu-Daudé  */
dma_memory_rw(AddressSpace * as,dma_addr_t addr,void * buf,dma_addr_t len,DMADirection dir,MemTxAttrs attrs)1249989bcd3SPhilippe Mathieu-Daudé static inline MemTxResult dma_memory_rw(AddressSpace *as, dma_addr_t addr,
1259c17d615SPaolo Bonzini                                         void *buf, dma_addr_t len,
12623faf569SPhilippe Mathieu-Daudé                                         DMADirection dir, MemTxAttrs attrs)
1279c17d615SPaolo Bonzini {
128df32fd1cSPaolo Bonzini     dma_barrier(as, dir);
1299c17d615SPaolo Bonzini 
13023faf569SPhilippe Mathieu-Daudé     return dma_memory_rw_relaxed(as, addr, buf, len, dir, attrs);
1319c17d615SPaolo Bonzini }
1329c17d615SPaolo Bonzini 
133b1f51303SPhilippe Mathieu-Daudé /**
134b1f51303SPhilippe Mathieu-Daudé  * dma_memory_read: Read from an address space from DMA controller.
135b1f51303SPhilippe Mathieu-Daudé  *
136b1f51303SPhilippe Mathieu-Daudé  * Return a MemTxResult indicating whether the operation succeeded
137b1f51303SPhilippe Mathieu-Daudé  * or failed (eg unassigned memory, device rejected the transaction,
138b1f51303SPhilippe Mathieu-Daudé  * IOMMU fault).  Called within RCU critical section.
139b1f51303SPhilippe Mathieu-Daudé  *
140b1f51303SPhilippe Mathieu-Daudé  * @as: #AddressSpace to be accessed
141b1f51303SPhilippe Mathieu-Daudé  * @addr: address within that address space
142b1f51303SPhilippe Mathieu-Daudé  * @buf: buffer with the data transferred
143b1f51303SPhilippe Mathieu-Daudé  * @len: length of the data transferred
144ba06fe8aSPhilippe Mathieu-Daudé  * @attrs: memory transaction attributes
145b1f51303SPhilippe Mathieu-Daudé  */
dma_memory_read(AddressSpace * as,dma_addr_t addr,void * buf,dma_addr_t len,MemTxAttrs attrs)146b1f51303SPhilippe Mathieu-Daudé static inline MemTxResult dma_memory_read(AddressSpace *as, dma_addr_t addr,
147ba06fe8aSPhilippe Mathieu-Daudé                                           void *buf, dma_addr_t len,
148ba06fe8aSPhilippe Mathieu-Daudé                                           MemTxAttrs attrs)
1499c17d615SPaolo Bonzini {
15023faf569SPhilippe Mathieu-Daudé     return dma_memory_rw(as, addr, buf, len,
151ba06fe8aSPhilippe Mathieu-Daudé                          DMA_DIRECTION_TO_DEVICE, attrs);
1529c17d615SPaolo Bonzini }
1539c17d615SPaolo Bonzini 
15477c71d1dSPhilippe Mathieu-Daudé /**
15577c71d1dSPhilippe Mathieu-Daudé  * address_space_write: Write to address space from DMA controller.
15677c71d1dSPhilippe Mathieu-Daudé  *
15777c71d1dSPhilippe Mathieu-Daudé  * Return a MemTxResult indicating whether the operation succeeded
15877c71d1dSPhilippe Mathieu-Daudé  * or failed (eg unassigned memory, device rejected the transaction,
15977c71d1dSPhilippe Mathieu-Daudé  * IOMMU fault).
16077c71d1dSPhilippe Mathieu-Daudé  *
16177c71d1dSPhilippe Mathieu-Daudé  * @as: #AddressSpace to be accessed
16277c71d1dSPhilippe Mathieu-Daudé  * @addr: address within that address space
16377c71d1dSPhilippe Mathieu-Daudé  * @buf: buffer with the data transferred
16477c71d1dSPhilippe Mathieu-Daudé  * @len: the number of bytes to write
165ba06fe8aSPhilippe Mathieu-Daudé  * @attrs: memory transaction attributes
16677c71d1dSPhilippe Mathieu-Daudé  */
dma_memory_write(AddressSpace * as,dma_addr_t addr,const void * buf,dma_addr_t len,MemTxAttrs attrs)16777c71d1dSPhilippe Mathieu-Daudé static inline MemTxResult dma_memory_write(AddressSpace *as, dma_addr_t addr,
168ba06fe8aSPhilippe Mathieu-Daudé                                            const void *buf, dma_addr_t len,
169ba06fe8aSPhilippe Mathieu-Daudé                                            MemTxAttrs attrs)
1709c17d615SPaolo Bonzini {
171df32fd1cSPaolo Bonzini     return dma_memory_rw(as, addr, (void *)buf, len,
172ba06fe8aSPhilippe Mathieu-Daudé                          DMA_DIRECTION_FROM_DEVICE, attrs);
1739c17d615SPaolo Bonzini }
1749c17d615SPaolo Bonzini 
175bb755f52SPhilippe Mathieu-Daudé /**
176bb755f52SPhilippe Mathieu-Daudé  * dma_memory_set: Fill memory with a constant byte from DMA controller.
177bb755f52SPhilippe Mathieu-Daudé  *
178bb755f52SPhilippe Mathieu-Daudé  * Return a MemTxResult indicating whether the operation succeeded
179bb755f52SPhilippe Mathieu-Daudé  * or failed (eg unassigned memory, device rejected the transaction,
180bb755f52SPhilippe Mathieu-Daudé  * IOMMU fault).
181bb755f52SPhilippe Mathieu-Daudé  *
182bb755f52SPhilippe Mathieu-Daudé  * @as: #AddressSpace to be accessed
183bb755f52SPhilippe Mathieu-Daudé  * @addr: address within that address space
184bb755f52SPhilippe Mathieu-Daudé  * @c: constant byte to fill the memory
185bb755f52SPhilippe Mathieu-Daudé  * @len: the number of bytes to fill with the constant byte
1867a36e42dSPhilippe Mathieu-Daudé  * @attrs: memory transaction attributes
187bb755f52SPhilippe Mathieu-Daudé  */
188bb755f52SPhilippe Mathieu-Daudé MemTxResult dma_memory_set(AddressSpace *as, dma_addr_t addr,
1897a36e42dSPhilippe Mathieu-Daudé                            uint8_t c, dma_addr_t len, MemTxAttrs attrs);
1909c17d615SPaolo Bonzini 
1919c211ad2SPhilippe Mathieu-Daudé /**
1929c211ad2SPhilippe Mathieu-Daudé  * address_space_map: Map a physical memory region into a host virtual address.
1939c211ad2SPhilippe Mathieu-Daudé  *
1949c211ad2SPhilippe Mathieu-Daudé  * May map a subset of the requested range, given by and returned in @plen.
1959c211ad2SPhilippe Mathieu-Daudé  * May return %NULL and set *@plen to zero(0), if resources needed to perform
1969c211ad2SPhilippe Mathieu-Daudé  * the mapping are exhausted.
1979c211ad2SPhilippe Mathieu-Daudé  * Use only for reads OR writes - not for read-modify-write operations.
1989c211ad2SPhilippe Mathieu-Daudé  *
1999c211ad2SPhilippe Mathieu-Daudé  * @as: #AddressSpace to be accessed
2009c211ad2SPhilippe Mathieu-Daudé  * @addr: address within that address space
2019c211ad2SPhilippe Mathieu-Daudé  * @len: pointer to length of buffer; updated on return
2029c211ad2SPhilippe Mathieu-Daudé  * @dir: indicates the transfer direction
203a1d4b0a3SPhilippe Mathieu-Daudé  * @attrs: memory attributes
2049c211ad2SPhilippe Mathieu-Daudé  */
dma_memory_map(AddressSpace * as,dma_addr_t addr,dma_addr_t * len,DMADirection dir,MemTxAttrs attrs)205df32fd1cSPaolo Bonzini static inline void *dma_memory_map(AddressSpace *as,
2069c17d615SPaolo Bonzini                                    dma_addr_t addr, dma_addr_t *len,
207a1d4b0a3SPhilippe Mathieu-Daudé                                    DMADirection dir, MemTxAttrs attrs)
2089c17d615SPaolo Bonzini {
2099c17d615SPaolo Bonzini     hwaddr xlen = *len;
2109c17d615SPaolo Bonzini     void *p;
2119c17d615SPaolo Bonzini 
212f26404fbSPeter Maydell     p = address_space_map(as, addr, &xlen, dir == DMA_DIRECTION_FROM_DEVICE,
213a1d4b0a3SPhilippe Mathieu-Daudé                           attrs);
2149c17d615SPaolo Bonzini     *len = xlen;
2159c17d615SPaolo Bonzini     return p;
2169c17d615SPaolo Bonzini }
2179c17d615SPaolo Bonzini 
2189c211ad2SPhilippe Mathieu-Daudé /**
2199c211ad2SPhilippe Mathieu-Daudé  * address_space_unmap: Unmaps a memory region previously mapped
2209c211ad2SPhilippe Mathieu-Daudé  *                      by dma_memory_map()
2219c211ad2SPhilippe Mathieu-Daudé  *
2229c211ad2SPhilippe Mathieu-Daudé  * Will also mark the memory as dirty if @dir == %DMA_DIRECTION_FROM_DEVICE.
2239c211ad2SPhilippe Mathieu-Daudé  * @access_len gives the amount of memory that was actually read or written
2249c211ad2SPhilippe Mathieu-Daudé  * by the caller.
2259c211ad2SPhilippe Mathieu-Daudé  *
2269c211ad2SPhilippe Mathieu-Daudé  * @as: #AddressSpace used
2279c211ad2SPhilippe Mathieu-Daudé  * @buffer: host pointer as returned by address_space_map()
2289c211ad2SPhilippe Mathieu-Daudé  * @len: buffer length as returned by address_space_map()
2299c211ad2SPhilippe Mathieu-Daudé  * @dir: indicates the transfer direction
2309c211ad2SPhilippe Mathieu-Daudé  * @access_len: amount of data actually transferred
2319c211ad2SPhilippe Mathieu-Daudé  */
dma_memory_unmap(AddressSpace * as,void * buffer,dma_addr_t len,DMADirection dir,dma_addr_t access_len)232df32fd1cSPaolo Bonzini static inline void dma_memory_unmap(AddressSpace *as,
2339c17d615SPaolo Bonzini                                     void *buffer, dma_addr_t len,
2349c17d615SPaolo Bonzini                                     DMADirection dir, dma_addr_t access_len)
2359c17d615SPaolo Bonzini {
236df32fd1cSPaolo Bonzini     address_space_unmap(as, buffer, (hwaddr)len,
2379c17d615SPaolo Bonzini                         dir == DMA_DIRECTION_FROM_DEVICE, access_len);
2389c17d615SPaolo Bonzini }
2399c17d615SPaolo Bonzini 
2409c17d615SPaolo Bonzini #define DEFINE_LDST_DMA(_lname, _sname, _bits, _end) \
241cd1db8dfSPhilippe Mathieu-Daudé     static inline MemTxResult ld##_lname##_##_end##_dma(AddressSpace *as, \
24234cdea1dSPhilippe Mathieu-Daudé                                                         dma_addr_t addr, \
243cd1db8dfSPhilippe Mathieu-Daudé                                                         uint##_bits##_t *pval, \
24434cdea1dSPhilippe Mathieu-Daudé                                                         MemTxAttrs attrs) \
2459c17d615SPaolo Bonzini     { \
246cd1db8dfSPhilippe Mathieu-Daudé         MemTxResult res = dma_memory_read(as, addr, pval, (_bits) / 8, attrs); \
247cd1db8dfSPhilippe Mathieu-Daudé         _end##_bits##_to_cpus(pval); \
248cd1db8dfSPhilippe Mathieu-Daudé         return res; \
2499c17d615SPaolo Bonzini     } \
25024aed6bcSPhilippe Mathieu-Daudé     static inline MemTxResult st##_sname##_##_end##_dma(AddressSpace *as, \
2519c17d615SPaolo Bonzini                                                         dma_addr_t addr, \
2522280c27aSPhilippe Mathieu-Daudé                                                         uint##_bits##_t val, \
2532280c27aSPhilippe Mathieu-Daudé                                                         MemTxAttrs attrs) \
2549c17d615SPaolo Bonzini     { \
2559c17d615SPaolo Bonzini         val = cpu_to_##_end##_bits(val); \
25624aed6bcSPhilippe Mathieu-Daudé         return dma_memory_write(as, addr, &val, (_bits) / 8, attrs); \
2579c17d615SPaolo Bonzini     }
2589c17d615SPaolo Bonzini 
ldub_dma(AddressSpace * as,dma_addr_t addr,uint8_t * val,MemTxAttrs attrs)259cd1db8dfSPhilippe Mathieu-Daudé static inline MemTxResult ldub_dma(AddressSpace *as, dma_addr_t addr,
260cd1db8dfSPhilippe Mathieu-Daudé                                    uint8_t *val, MemTxAttrs attrs)
2619c17d615SPaolo Bonzini {
262cd1db8dfSPhilippe Mathieu-Daudé     return dma_memory_read(as, addr, val, 1, attrs);
2639c17d615SPaolo Bonzini }
2649c17d615SPaolo Bonzini 
stb_dma(AddressSpace * as,dma_addr_t addr,uint8_t val,MemTxAttrs attrs)26524aed6bcSPhilippe Mathieu-Daudé static inline MemTxResult stb_dma(AddressSpace *as, dma_addr_t addr,
2662280c27aSPhilippe Mathieu-Daudé                                   uint8_t val, MemTxAttrs attrs)
2679c17d615SPaolo Bonzini {
26824aed6bcSPhilippe Mathieu-Daudé     return dma_memory_write(as, addr, &val, 1, attrs);
2699c17d615SPaolo Bonzini }
2709c17d615SPaolo Bonzini 
2719c17d615SPaolo Bonzini DEFINE_LDST_DMA(uw, w, 16, le);
2729c17d615SPaolo Bonzini DEFINE_LDST_DMA(l, l, 32, le);
2739c17d615SPaolo Bonzini DEFINE_LDST_DMA(q, q, 64, le);
2749c17d615SPaolo Bonzini DEFINE_LDST_DMA(uw, w, 16, be);
2759c17d615SPaolo Bonzini DEFINE_LDST_DMA(l, l, 32, be);
2769c17d615SPaolo Bonzini DEFINE_LDST_DMA(q, q, 64, be);
2779c17d615SPaolo Bonzini 
2789c17d615SPaolo Bonzini #undef DEFINE_LDST_DMA
2799c17d615SPaolo Bonzini 
2809c17d615SPaolo Bonzini struct ScatterGatherEntry {
2819c17d615SPaolo Bonzini     dma_addr_t base;
2829c17d615SPaolo Bonzini     dma_addr_t len;
2839c17d615SPaolo Bonzini };
2849c17d615SPaolo Bonzini 
285f487b677SPaolo Bonzini void qemu_sglist_init(QEMUSGList *qsg, DeviceState *dev, int alloc_hint,
286f487b677SPaolo Bonzini                       AddressSpace *as);
2879c17d615SPaolo Bonzini void qemu_sglist_add(QEMUSGList *qsg, dma_addr_t base, dma_addr_t len);
2889c17d615SPaolo Bonzini void qemu_sglist_destroy(QEMUSGList *qsg);
2899c17d615SPaolo Bonzini 
2908a8e63ebSPaolo Bonzini typedef BlockAIOCB *DMAIOFunc(int64_t offset, QEMUIOVector *iov,
2918a8e63ebSPaolo Bonzini                               BlockCompletionFunc *cb, void *cb_opaque,
2928a8e63ebSPaolo Bonzini                               void *opaque);
2939c17d615SPaolo Bonzini 
2948a8e63ebSPaolo Bonzini BlockAIOCB *dma_blk_io(AioContext *ctx,
29599868af3SMark Cave-Ayland                        QEMUSGList *sg, uint64_t offset, uint32_t align,
2968a8e63ebSPaolo Bonzini                        DMAIOFunc *io_func, void *io_func_opaque,
2978a8e63ebSPaolo Bonzini                        BlockCompletionFunc *cb, void *opaque, DMADirection dir);
2984be74634SMarkus Armbruster BlockAIOCB *dma_blk_read(BlockBackend *blk,
29999868af3SMark Cave-Ayland                          QEMUSGList *sg, uint64_t offset, uint32_t align,
300097310b5SMarkus Armbruster                          BlockCompletionFunc *cb, void *opaque);
3014be74634SMarkus Armbruster BlockAIOCB *dma_blk_write(BlockBackend *blk,
30299868af3SMark Cave-Ayland                           QEMUSGList *sg, uint64_t offset, uint32_t align,
303097310b5SMarkus Armbruster                           BlockCompletionFunc *cb, void *opaque);
304*f02b664aSPhilippe Mathieu-Daudé MemTxResult dma_buf_read(void *ptr, dma_addr_t len, dma_addr_t *residual,
305bfa30f39SPhilippe Mathieu-Daudé                          QEMUSGList *sg, MemTxAttrs attrs);
306*f02b664aSPhilippe Mathieu-Daudé MemTxResult dma_buf_write(void *ptr, dma_addr_t len, dma_addr_t *residual,
307bfa30f39SPhilippe Mathieu-Daudé                           QEMUSGList *sg, MemTxAttrs attrs);
3089c17d615SPaolo Bonzini 
3094be74634SMarkus Armbruster void dma_acct_start(BlockBackend *blk, BlockAcctCookie *cookie,
3109c17d615SPaolo Bonzini                     QEMUSGList *sg, enum BlockAcctType type);
3119c17d615SPaolo Bonzini 
312f14fb6c2SEric Auger /**
313f14fb6c2SEric Auger  * dma_aligned_pow2_mask: Return the address bit mask of the largest
314f14fb6c2SEric Auger  * power of 2 size less or equal than @end - @start + 1, aligned with @start,
315f14fb6c2SEric Auger  * and bounded by 1 << @max_addr_bits bits.
316f14fb6c2SEric Auger  *
317f14fb6c2SEric Auger  * @start: range start address
318f14fb6c2SEric Auger  * @end: range end address (greater than @start)
319f14fb6c2SEric Auger  * @max_addr_bits: max address bits (<= 64)
320f14fb6c2SEric Auger  */
321f14fb6c2SEric Auger uint64_t dma_aligned_pow2_mask(uint64_t start, uint64_t end,
322f14fb6c2SEric Auger                                int max_addr_bits);
323f14fb6c2SEric Auger 
3249c17d615SPaolo Bonzini #endif
325