xref: /qemu/target/alpha/cpu.c (revision 7c0dfcf9)
1 /*
2  * QEMU Alpha CPU
3  *
4  * Copyright (c) 2007 Jocelyn Mayer
5  * Copyright (c) 2012 SUSE LINUX Products GmbH
6  *
7  * This library is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU Lesser General Public
9  * License as published by the Free Software Foundation; either
10  * version 2.1 of the License, or (at your option) any later version.
11  *
12  * This library is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15  * Lesser General Public License for more details.
16  *
17  * You should have received a copy of the GNU Lesser General Public
18  * License along with this library; if not, see
19  * <http://www.gnu.org/licenses/lgpl-2.1.html>
20  */
21 
22 #include "qemu/osdep.h"
23 #include "qapi/error.h"
24 #include "qemu/qemu-print.h"
25 #include "cpu.h"
26 #include "exec/exec-all.h"
27 
28 
29 static void alpha_cpu_set_pc(CPUState *cs, vaddr value)
30 {
31     AlphaCPU *cpu = ALPHA_CPU(cs);
32 
33     cpu->env.pc = value;
34 }
35 
36 static vaddr alpha_cpu_get_pc(CPUState *cs)
37 {
38     AlphaCPU *cpu = ALPHA_CPU(cs);
39 
40     return cpu->env.pc;
41 }
42 
43 static void alpha_restore_state_to_opc(CPUState *cs,
44                                        const TranslationBlock *tb,
45                                        const uint64_t *data)
46 {
47     AlphaCPU *cpu = ALPHA_CPU(cs);
48 
49     cpu->env.pc = data[0];
50 }
51 
52 static bool alpha_cpu_has_work(CPUState *cs)
53 {
54     /* Here we are checking to see if the CPU should wake up from HALT.
55        We will have gotten into this state only for WTINT from PALmode.  */
56     /* ??? I'm not sure how the IPL state works with WTINT to keep a CPU
57        asleep even if (some) interrupts have been asserted.  For now,
58        assume that if a CPU really wants to stay asleep, it will mask
59        interrupts at the chipset level, which will prevent these bits
60        from being set in the first place.  */
61     return cs->interrupt_request & (CPU_INTERRUPT_HARD
62                                     | CPU_INTERRUPT_TIMER
63                                     | CPU_INTERRUPT_SMP
64                                     | CPU_INTERRUPT_MCHK);
65 }
66 
67 static int alpha_cpu_mmu_index(CPUState *cs, bool ifetch)
68 {
69     return alpha_env_mmu_index(cpu_env(cs));
70 }
71 
72 static void alpha_cpu_disas_set_info(CPUState *cpu, disassemble_info *info)
73 {
74     info->mach = bfd_mach_alpha_ev6;
75     info->print_insn = print_insn_alpha;
76 }
77 
78 static void alpha_cpu_realizefn(DeviceState *dev, Error **errp)
79 {
80     CPUState *cs = CPU(dev);
81     AlphaCPUClass *acc = ALPHA_CPU_GET_CLASS(dev);
82     Error *local_err = NULL;
83 
84     cpu_exec_realizefn(cs, &local_err);
85     if (local_err != NULL) {
86         error_propagate(errp, local_err);
87         return;
88     }
89 
90     qemu_init_vcpu(cs);
91 
92     acc->parent_realize(dev, errp);
93 }
94 
95 /* Models */
96 typedef struct AlphaCPUAlias {
97     const char *alias;
98     const char *typename;
99 } AlphaCPUAlias;
100 
101 static const AlphaCPUAlias alpha_cpu_aliases[] = {
102     { "21064",   ALPHA_CPU_TYPE_NAME("ev4") },
103     { "21164",   ALPHA_CPU_TYPE_NAME("ev5") },
104     { "21164a",  ALPHA_CPU_TYPE_NAME("ev56") },
105     { "21164pc", ALPHA_CPU_TYPE_NAME("pca56") },
106     { "21264",   ALPHA_CPU_TYPE_NAME("ev6") },
107     { "21264a",  ALPHA_CPU_TYPE_NAME("ev67") },
108 };
109 
110 static ObjectClass *alpha_cpu_class_by_name(const char *cpu_model)
111 {
112     ObjectClass *oc;
113     char *typename;
114     int i;
115 
116     oc = object_class_by_name(cpu_model);
117     if (oc != NULL && object_class_dynamic_cast(oc, TYPE_ALPHA_CPU) != NULL) {
118         return oc;
119     }
120 
121     for (i = 0; i < ARRAY_SIZE(alpha_cpu_aliases); i++) {
122         if (strcmp(cpu_model, alpha_cpu_aliases[i].alias) == 0) {
123             oc = object_class_by_name(alpha_cpu_aliases[i].typename);
124             assert(oc != NULL && !object_class_is_abstract(oc));
125             return oc;
126         }
127     }
128 
129     typename = g_strdup_printf(ALPHA_CPU_TYPE_NAME("%s"), cpu_model);
130     oc = object_class_by_name(typename);
131     g_free(typename);
132 
133     return oc;
134 }
135 
136 static void ev4_cpu_initfn(Object *obj)
137 {
138     AlphaCPU *cpu = ALPHA_CPU(obj);
139     CPUAlphaState *env = &cpu->env;
140 
141     env->implver = IMPLVER_2106x;
142 }
143 
144 static void ev5_cpu_initfn(Object *obj)
145 {
146     AlphaCPU *cpu = ALPHA_CPU(obj);
147     CPUAlphaState *env = &cpu->env;
148 
149     env->implver = IMPLVER_21164;
150 }
151 
152 static void ev56_cpu_initfn(Object *obj)
153 {
154     AlphaCPU *cpu = ALPHA_CPU(obj);
155     CPUAlphaState *env = &cpu->env;
156 
157     env->amask |= AMASK_BWX;
158 }
159 
160 static void pca56_cpu_initfn(Object *obj)
161 {
162     AlphaCPU *cpu = ALPHA_CPU(obj);
163     CPUAlphaState *env = &cpu->env;
164 
165     env->amask |= AMASK_MVI;
166 }
167 
168 static void ev6_cpu_initfn(Object *obj)
169 {
170     AlphaCPU *cpu = ALPHA_CPU(obj);
171     CPUAlphaState *env = &cpu->env;
172 
173     env->implver = IMPLVER_21264;
174     env->amask = AMASK_BWX | AMASK_FIX | AMASK_MVI | AMASK_TRAP;
175 }
176 
177 static void ev67_cpu_initfn(Object *obj)
178 {
179     AlphaCPU *cpu = ALPHA_CPU(obj);
180     CPUAlphaState *env = &cpu->env;
181 
182     env->amask |= AMASK_CIX | AMASK_PREFETCH;
183 }
184 
185 static void alpha_cpu_initfn(Object *obj)
186 {
187     AlphaCPU *cpu = ALPHA_CPU(obj);
188     CPUAlphaState *env = &cpu->env;
189 
190     env->lock_addr = -1;
191 #if defined(CONFIG_USER_ONLY)
192     env->flags = ENV_FLAG_PS_USER | ENV_FLAG_FEN;
193     cpu_alpha_store_fpcr(env, (uint64_t)(FPCR_INVD | FPCR_DZED | FPCR_OVFD
194                                          | FPCR_UNFD | FPCR_INED | FPCR_DNOD
195                                          | FPCR_DYN_NORMAL) << 32);
196 #else
197     env->flags = ENV_FLAG_PAL_MODE | ENV_FLAG_FEN;
198 #endif
199 }
200 
201 #ifndef CONFIG_USER_ONLY
202 #include "hw/core/sysemu-cpu-ops.h"
203 
204 static const struct SysemuCPUOps alpha_sysemu_ops = {
205     .get_phys_page_debug = alpha_cpu_get_phys_page_debug,
206 };
207 #endif
208 
209 #include "hw/core/tcg-cpu-ops.h"
210 
211 static const TCGCPUOps alpha_tcg_ops = {
212     .initialize = alpha_translate_init,
213     .restore_state_to_opc = alpha_restore_state_to_opc,
214 
215 #ifdef CONFIG_USER_ONLY
216     .record_sigsegv = alpha_cpu_record_sigsegv,
217     .record_sigbus = alpha_cpu_record_sigbus,
218 #else
219     .tlb_fill = alpha_cpu_tlb_fill,
220     .cpu_exec_interrupt = alpha_cpu_exec_interrupt,
221     .do_interrupt = alpha_cpu_do_interrupt,
222     .do_transaction_failed = alpha_cpu_do_transaction_failed,
223     .do_unaligned_access = alpha_cpu_do_unaligned_access,
224 #endif /* !CONFIG_USER_ONLY */
225 };
226 
227 static void alpha_cpu_class_init(ObjectClass *oc, void *data)
228 {
229     DeviceClass *dc = DEVICE_CLASS(oc);
230     CPUClass *cc = CPU_CLASS(oc);
231     AlphaCPUClass *acc = ALPHA_CPU_CLASS(oc);
232 
233     device_class_set_parent_realize(dc, alpha_cpu_realizefn,
234                                     &acc->parent_realize);
235 
236     cc->class_by_name = alpha_cpu_class_by_name;
237     cc->has_work = alpha_cpu_has_work;
238     cc->mmu_index = alpha_cpu_mmu_index;
239     cc->dump_state = alpha_cpu_dump_state;
240     cc->set_pc = alpha_cpu_set_pc;
241     cc->get_pc = alpha_cpu_get_pc;
242     cc->gdb_read_register = alpha_cpu_gdb_read_register;
243     cc->gdb_write_register = alpha_cpu_gdb_write_register;
244 #ifndef CONFIG_USER_ONLY
245     dc->vmsd = &vmstate_alpha_cpu;
246     cc->sysemu_ops = &alpha_sysemu_ops;
247 #endif
248     cc->disas_set_info = alpha_cpu_disas_set_info;
249 
250     cc->tcg_ops = &alpha_tcg_ops;
251     cc->gdb_num_core_regs = 67;
252 }
253 
254 #define DEFINE_ALPHA_CPU_TYPE(base_type, cpu_model, initfn) \
255      {                                                      \
256          .parent = base_type,                               \
257          .instance_init = initfn,                           \
258          .name = ALPHA_CPU_TYPE_NAME(cpu_model),            \
259      }
260 
261 static const TypeInfo alpha_cpu_type_infos[] = {
262     {
263         .name = TYPE_ALPHA_CPU,
264         .parent = TYPE_CPU,
265         .instance_size = sizeof(AlphaCPU),
266         .instance_align = __alignof(AlphaCPU),
267         .instance_init = alpha_cpu_initfn,
268         .abstract = true,
269         .class_size = sizeof(AlphaCPUClass),
270         .class_init = alpha_cpu_class_init,
271     },
272     DEFINE_ALPHA_CPU_TYPE(TYPE_ALPHA_CPU, "ev4", ev4_cpu_initfn),
273     DEFINE_ALPHA_CPU_TYPE(TYPE_ALPHA_CPU, "ev5", ev5_cpu_initfn),
274     DEFINE_ALPHA_CPU_TYPE(ALPHA_CPU_TYPE_NAME("ev5"), "ev56", ev56_cpu_initfn),
275     DEFINE_ALPHA_CPU_TYPE(ALPHA_CPU_TYPE_NAME("ev56"), "pca56",
276                           pca56_cpu_initfn),
277     DEFINE_ALPHA_CPU_TYPE(TYPE_ALPHA_CPU, "ev6", ev6_cpu_initfn),
278     DEFINE_ALPHA_CPU_TYPE(ALPHA_CPU_TYPE_NAME("ev6"), "ev67", ev67_cpu_initfn),
279     DEFINE_ALPHA_CPU_TYPE(ALPHA_CPU_TYPE_NAME("ev67"), "ev68", NULL),
280 };
281 
282 DEFINE_TYPES(alpha_cpu_type_infos)
283