xref: /qemu/target/avr/cpu.c (revision cc37d98b)
1 /*
2  * QEMU AVR CPU
3  *
4  * Copyright (c) 2019-2020 Michael Rolnik
5  *
6  * This library is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU Lesser General Public
8  * License as published by the Free Software Foundation; either
9  * version 2.1 of the License, or (at your option) any later version.
10  *
11  * This library is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14  * Lesser General Public License for more details.
15  *
16  * You should have received a copy of the GNU Lesser General Public
17  * License along with this library; if not, see
18  * <http://www.gnu.org/licenses/lgpl-2.1.html>
19  */
20 
21 #include "qemu/osdep.h"
22 #include "qapi/error.h"
23 #include "qemu/qemu-print.h"
24 #include "exec/exec-all.h"
25 #include "cpu.h"
26 #include "disas/dis-asm.h"
27 
28 static void avr_cpu_set_pc(CPUState *cs, vaddr value)
29 {
30     AVRCPU *cpu = AVR_CPU(cs);
31 
32     cpu->env.pc_w = value / 2; /* internally PC points to words */
33 }
34 
35 static vaddr avr_cpu_get_pc(CPUState *cs)
36 {
37     AVRCPU *cpu = AVR_CPU(cs);
38 
39     return cpu->env.pc_w * 2;
40 }
41 
42 static bool avr_cpu_has_work(CPUState *cs)
43 {
44     AVRCPU *cpu = AVR_CPU(cs);
45     CPUAVRState *env = &cpu->env;
46 
47     return (cs->interrupt_request & (CPU_INTERRUPT_HARD | CPU_INTERRUPT_RESET))
48             && cpu_interrupts_enabled(env);
49 }
50 
51 static void avr_cpu_synchronize_from_tb(CPUState *cs,
52                                         const TranslationBlock *tb)
53 {
54     AVRCPU *cpu = AVR_CPU(cs);
55     CPUAVRState *env = &cpu->env;
56 
57     tcg_debug_assert(!(cs->tcg_cflags & CF_PCREL));
58     env->pc_w = tb->pc / 2; /* internally PC points to words */
59 }
60 
61 static void avr_restore_state_to_opc(CPUState *cs,
62                                      const TranslationBlock *tb,
63                                      const uint64_t *data)
64 {
65     AVRCPU *cpu = AVR_CPU(cs);
66     CPUAVRState *env = &cpu->env;
67 
68     env->pc_w = data[0];
69 }
70 
71 static void avr_cpu_reset_hold(Object *obj)
72 {
73     CPUState *cs = CPU(obj);
74     AVRCPU *cpu = AVR_CPU(cs);
75     AVRCPUClass *mcc = AVR_CPU_GET_CLASS(cpu);
76     CPUAVRState *env = &cpu->env;
77 
78     if (mcc->parent_phases.hold) {
79         mcc->parent_phases.hold(obj);
80     }
81 
82     env->pc_w = 0;
83     env->sregI = 1;
84     env->sregC = 0;
85     env->sregZ = 0;
86     env->sregN = 0;
87     env->sregV = 0;
88     env->sregS = 0;
89     env->sregH = 0;
90     env->sregT = 0;
91 
92     env->rampD = 0;
93     env->rampX = 0;
94     env->rampY = 0;
95     env->rampZ = 0;
96     env->eind = 0;
97     env->sp = 0;
98 
99     env->skip = 0;
100 
101     memset(env->r, 0, sizeof(env->r));
102 }
103 
104 static void avr_cpu_disas_set_info(CPUState *cpu, disassemble_info *info)
105 {
106     info->mach = bfd_arch_avr;
107     info->print_insn = avr_print_insn;
108 }
109 
110 static void avr_cpu_realizefn(DeviceState *dev, Error **errp)
111 {
112     CPUState *cs = CPU(dev);
113     AVRCPUClass *mcc = AVR_CPU_GET_CLASS(dev);
114     Error *local_err = NULL;
115 
116     cpu_exec_realizefn(cs, &local_err);
117     if (local_err != NULL) {
118         error_propagate(errp, local_err);
119         return;
120     }
121     qemu_init_vcpu(cs);
122     cpu_reset(cs);
123 
124     mcc->parent_realize(dev, errp);
125 }
126 
127 static void avr_cpu_set_int(void *opaque, int irq, int level)
128 {
129     AVRCPU *cpu = opaque;
130     CPUAVRState *env = &cpu->env;
131     CPUState *cs = CPU(cpu);
132     uint64_t mask = (1ull << irq);
133 
134     if (level) {
135         env->intsrc |= mask;
136         cpu_interrupt(cs, CPU_INTERRUPT_HARD);
137     } else {
138         env->intsrc &= ~mask;
139         if (env->intsrc == 0) {
140             cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
141         }
142     }
143 }
144 
145 static void avr_cpu_initfn(Object *obj)
146 {
147     AVRCPU *cpu = AVR_CPU(obj);
148 
149     cpu_set_cpustate_pointers(cpu);
150 
151     /* Set the number of interrupts supported by the CPU. */
152     qdev_init_gpio_in(DEVICE(cpu), avr_cpu_set_int,
153                       sizeof(cpu->env.intsrc) * 8);
154 }
155 
156 static ObjectClass *avr_cpu_class_by_name(const char *cpu_model)
157 {
158     ObjectClass *oc;
159 
160     oc = object_class_by_name(cpu_model);
161     if (object_class_dynamic_cast(oc, TYPE_AVR_CPU) == NULL ||
162         object_class_is_abstract(oc)) {
163         oc = NULL;
164     }
165     return oc;
166 }
167 
168 static void avr_cpu_dump_state(CPUState *cs, FILE *f, int flags)
169 {
170     AVRCPU *cpu = AVR_CPU(cs);
171     CPUAVRState *env = &cpu->env;
172     int i;
173 
174     qemu_fprintf(f, "\n");
175     qemu_fprintf(f, "PC:    %06x\n", env->pc_w * 2); /* PC points to words */
176     qemu_fprintf(f, "SP:      %04x\n", env->sp);
177     qemu_fprintf(f, "rampD:     %02x\n", env->rampD >> 16);
178     qemu_fprintf(f, "rampX:     %02x\n", env->rampX >> 16);
179     qemu_fprintf(f, "rampY:     %02x\n", env->rampY >> 16);
180     qemu_fprintf(f, "rampZ:     %02x\n", env->rampZ >> 16);
181     qemu_fprintf(f, "EIND:      %02x\n", env->eind >> 16);
182     qemu_fprintf(f, "X:       %02x%02x\n", env->r[27], env->r[26]);
183     qemu_fprintf(f, "Y:       %02x%02x\n", env->r[29], env->r[28]);
184     qemu_fprintf(f, "Z:       %02x%02x\n", env->r[31], env->r[30]);
185     qemu_fprintf(f, "SREG:    [ %c %c %c %c %c %c %c %c ]\n",
186                  env->sregI ? 'I' : '-',
187                  env->sregT ? 'T' : '-',
188                  env->sregH ? 'H' : '-',
189                  env->sregS ? 'S' : '-',
190                  env->sregV ? 'V' : '-',
191                  env->sregN ? '-' : 'N', /* Zf has negative logic */
192                  env->sregZ ? 'Z' : '-',
193                  env->sregC ? 'I' : '-');
194     qemu_fprintf(f, "SKIP:    %02x\n", env->skip);
195 
196     qemu_fprintf(f, "\n");
197     for (i = 0; i < ARRAY_SIZE(env->r); i++) {
198         qemu_fprintf(f, "R[%02d]:  %02x   ", i, env->r[i]);
199 
200         if ((i % 8) == 7) {
201             qemu_fprintf(f, "\n");
202         }
203     }
204     qemu_fprintf(f, "\n");
205 }
206 
207 #include "hw/core/sysemu-cpu-ops.h"
208 
209 static const struct SysemuCPUOps avr_sysemu_ops = {
210     .get_phys_page_debug = avr_cpu_get_phys_page_debug,
211 };
212 
213 #include "hw/core/tcg-cpu-ops.h"
214 
215 static const struct TCGCPUOps avr_tcg_ops = {
216     .initialize = avr_cpu_tcg_init,
217     .synchronize_from_tb = avr_cpu_synchronize_from_tb,
218     .restore_state_to_opc = avr_restore_state_to_opc,
219     .cpu_exec_interrupt = avr_cpu_exec_interrupt,
220     .tlb_fill = avr_cpu_tlb_fill,
221     .do_interrupt = avr_cpu_do_interrupt,
222 };
223 
224 static void avr_cpu_class_init(ObjectClass *oc, void *data)
225 {
226     DeviceClass *dc = DEVICE_CLASS(oc);
227     CPUClass *cc = CPU_CLASS(oc);
228     AVRCPUClass *mcc = AVR_CPU_CLASS(oc);
229     ResettableClass *rc = RESETTABLE_CLASS(oc);
230 
231     device_class_set_parent_realize(dc, avr_cpu_realizefn, &mcc->parent_realize);
232 
233     resettable_class_set_parent_phases(rc, NULL, avr_cpu_reset_hold, NULL,
234                                        &mcc->parent_phases);
235 
236     cc->class_by_name = avr_cpu_class_by_name;
237 
238     cc->has_work = avr_cpu_has_work;
239     cc->dump_state = avr_cpu_dump_state;
240     cc->set_pc = avr_cpu_set_pc;
241     cc->get_pc = avr_cpu_get_pc;
242     dc->vmsd = &vms_avr_cpu;
243     cc->sysemu_ops = &avr_sysemu_ops;
244     cc->disas_set_info = avr_cpu_disas_set_info;
245     cc->gdb_read_register = avr_cpu_gdb_read_register;
246     cc->gdb_write_register = avr_cpu_gdb_write_register;
247     cc->gdb_adjust_breakpoint = avr_cpu_gdb_adjust_breakpoint;
248     cc->gdb_num_core_regs = 35;
249     cc->gdb_core_xml_file = "avr-cpu.xml";
250     cc->tcg_ops = &avr_tcg_ops;
251 }
252 
253 /*
254  * Setting features of AVR core type avr5
255  * --------------------------------------
256  *
257  * This type of AVR core is present in the following AVR MCUs:
258  *
259  * ata5702m322, ata5782, ata5790, ata5790n, ata5791, ata5795, ata5831, ata6613c,
260  * ata6614q, ata8210, ata8510, atmega16, atmega16a, atmega161, atmega162,
261  * atmega163, atmega164a, atmega164p, atmega164pa, atmega165, atmega165a,
262  * atmega165p, atmega165pa, atmega168, atmega168a, atmega168p, atmega168pa,
263  * atmega168pb, atmega169, atmega169a, atmega169p, atmega169pa, atmega16hvb,
264  * atmega16hvbrevb, atmega16m1, atmega16u4, atmega32a, atmega32, atmega323,
265  * atmega324a, atmega324p, atmega324pa, atmega325, atmega325a, atmega325p,
266  * atmega325pa, atmega3250, atmega3250a, atmega3250p, atmega3250pa, atmega328,
267  * atmega328p, atmega328pb, atmega329, atmega329a, atmega329p, atmega329pa,
268  * atmega3290, atmega3290a, atmega3290p, atmega3290pa, atmega32c1, atmega32m1,
269  * atmega32u4, atmega32u6, atmega406, atmega64, atmega64a, atmega640, atmega644,
270  * atmega644a, atmega644p, atmega644pa, atmega645, atmega645a, atmega645p,
271  * atmega6450, atmega6450a, atmega6450p, atmega649, atmega649a, atmega649p,
272  * atmega6490, atmega16hva, atmega16hva2, atmega32hvb, atmega6490a, atmega6490p,
273  * atmega64c1, atmega64m1, atmega64hve, atmega64hve2, atmega64rfr2,
274  * atmega644rfr2, atmega32hvbrevb, at90can32, at90can64, at90pwm161, at90pwm216,
275  * at90pwm316, at90scr100, at90usb646, at90usb647, at94k, m3000
276  */
277 static void avr_avr5_initfn(Object *obj)
278 {
279     AVRCPU *cpu = AVR_CPU(obj);
280     CPUAVRState *env = &cpu->env;
281 
282     set_avr_feature(env, AVR_FEATURE_LPM);
283     set_avr_feature(env, AVR_FEATURE_IJMP_ICALL);
284     set_avr_feature(env, AVR_FEATURE_ADIW_SBIW);
285     set_avr_feature(env, AVR_FEATURE_SRAM);
286     set_avr_feature(env, AVR_FEATURE_BREAK);
287 
288     set_avr_feature(env, AVR_FEATURE_2_BYTE_PC);
289     set_avr_feature(env, AVR_FEATURE_2_BYTE_SP);
290     set_avr_feature(env, AVR_FEATURE_JMP_CALL);
291     set_avr_feature(env, AVR_FEATURE_LPMX);
292     set_avr_feature(env, AVR_FEATURE_MOVW);
293     set_avr_feature(env, AVR_FEATURE_MUL);
294 }
295 
296 /*
297  * Setting features of AVR core type avr51
298  * --------------------------------------
299  *
300  * This type of AVR core is present in the following AVR MCUs:
301  *
302  * atmega128, atmega128a, atmega1280, atmega1281, atmega1284, atmega1284p,
303  * atmega128rfa1, atmega128rfr2, atmega1284rfr2, at90can128, at90usb1286,
304  * at90usb1287
305  */
306 static void avr_avr51_initfn(Object *obj)
307 {
308     AVRCPU *cpu = AVR_CPU(obj);
309     CPUAVRState *env = &cpu->env;
310 
311     set_avr_feature(env, AVR_FEATURE_LPM);
312     set_avr_feature(env, AVR_FEATURE_IJMP_ICALL);
313     set_avr_feature(env, AVR_FEATURE_ADIW_SBIW);
314     set_avr_feature(env, AVR_FEATURE_SRAM);
315     set_avr_feature(env, AVR_FEATURE_BREAK);
316 
317     set_avr_feature(env, AVR_FEATURE_2_BYTE_PC);
318     set_avr_feature(env, AVR_FEATURE_2_BYTE_SP);
319     set_avr_feature(env, AVR_FEATURE_RAMPZ);
320     set_avr_feature(env, AVR_FEATURE_ELPMX);
321     set_avr_feature(env, AVR_FEATURE_ELPM);
322     set_avr_feature(env, AVR_FEATURE_JMP_CALL);
323     set_avr_feature(env, AVR_FEATURE_LPMX);
324     set_avr_feature(env, AVR_FEATURE_MOVW);
325     set_avr_feature(env, AVR_FEATURE_MUL);
326 }
327 
328 /*
329  * Setting features of AVR core type avr6
330  * --------------------------------------
331  *
332  * This type of AVR core is present in the following AVR MCUs:
333  *
334  * atmega2560, atmega2561, atmega256rfr2, atmega2564rfr2
335  */
336 static void avr_avr6_initfn(Object *obj)
337 {
338     AVRCPU *cpu = AVR_CPU(obj);
339     CPUAVRState *env = &cpu->env;
340 
341     set_avr_feature(env, AVR_FEATURE_LPM);
342     set_avr_feature(env, AVR_FEATURE_IJMP_ICALL);
343     set_avr_feature(env, AVR_FEATURE_ADIW_SBIW);
344     set_avr_feature(env, AVR_FEATURE_SRAM);
345     set_avr_feature(env, AVR_FEATURE_BREAK);
346 
347     set_avr_feature(env, AVR_FEATURE_3_BYTE_PC);
348     set_avr_feature(env, AVR_FEATURE_2_BYTE_SP);
349     set_avr_feature(env, AVR_FEATURE_RAMPZ);
350     set_avr_feature(env, AVR_FEATURE_EIJMP_EICALL);
351     set_avr_feature(env, AVR_FEATURE_ELPMX);
352     set_avr_feature(env, AVR_FEATURE_ELPM);
353     set_avr_feature(env, AVR_FEATURE_JMP_CALL);
354     set_avr_feature(env, AVR_FEATURE_LPMX);
355     set_avr_feature(env, AVR_FEATURE_MOVW);
356     set_avr_feature(env, AVR_FEATURE_MUL);
357 }
358 
359 typedef struct AVRCPUInfo {
360     const char *name;
361     void (*initfn)(Object *obj);
362 } AVRCPUInfo;
363 
364 
365 static void avr_cpu_list_entry(gpointer data, gpointer user_data)
366 {
367     const char *typename = object_class_get_name(OBJECT_CLASS(data));
368 
369     qemu_printf("%s\n", typename);
370 }
371 
372 void avr_cpu_list(void)
373 {
374     GSList *list;
375     list = object_class_get_list_sorted(TYPE_AVR_CPU, false);
376     g_slist_foreach(list, avr_cpu_list_entry, NULL);
377     g_slist_free(list);
378 }
379 
380 #define DEFINE_AVR_CPU_TYPE(model, initfn) \
381     { \
382         .parent = TYPE_AVR_CPU, \
383         .instance_init = initfn, \
384         .name = AVR_CPU_TYPE_NAME(model), \
385     }
386 
387 static const TypeInfo avr_cpu_type_info[] = {
388     {
389         .name = TYPE_AVR_CPU,
390         .parent = TYPE_CPU,
391         .instance_size = sizeof(AVRCPU),
392         .instance_init = avr_cpu_initfn,
393         .class_size = sizeof(AVRCPUClass),
394         .class_init = avr_cpu_class_init,
395         .abstract = true,
396     },
397     DEFINE_AVR_CPU_TYPE("avr5", avr_avr5_initfn),
398     DEFINE_AVR_CPU_TYPE("avr51", avr_avr51_initfn),
399     DEFINE_AVR_CPU_TYPE("avr6", avr_avr6_initfn),
400 };
401 
402 DEFINE_TYPES(avr_cpu_type_info)
403