xref: /qemu/target/hppa/cpu.h (revision 372b69f5)
1 /*
2  * PA-RISC emulation cpu definitions for qemu.
3  *
4  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
5  *
6  * This library is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU Lesser General Public
8  * License as published by the Free Software Foundation; either
9  * version 2.1 of the License, or (at your option) any later version.
10  *
11  * This library is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14  * Lesser General Public License for more details.
15  *
16  * You should have received a copy of the GNU Lesser General Public
17  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18  */
19 
20 #ifndef HPPA_CPU_H
21 #define HPPA_CPU_H
22 
23 #include "cpu-qom.h"
24 #include "exec/cpu-defs.h"
25 #include "qemu/cpu-float.h"
26 #include "qemu/interval-tree.h"
27 
28 /* PA-RISC 1.x processors have a strong memory model.  */
29 /* ??? While we do not yet implement PA-RISC 2.0, those processors have
30    a weak memory model, but with TLB bits that force ordering on a per-page
31    basis.  It's probably easier to fall back to a strong memory model.  */
32 #define TCG_GUEST_DEFAULT_MO        TCG_MO_ALL
33 
34 #define MMU_KERNEL_IDX    7
35 #define MMU_KERNEL_P_IDX  8
36 #define MMU_PL1_IDX       9
37 #define MMU_PL1_P_IDX     10
38 #define MMU_PL2_IDX       11
39 #define MMU_PL2_P_IDX     12
40 #define MMU_USER_IDX      13
41 #define MMU_USER_P_IDX    14
42 #define MMU_PHYS_IDX      15
43 
44 #define MMU_IDX_TO_PRIV(MIDX)       (((MIDX) - MMU_KERNEL_IDX) / 2)
45 #define MMU_IDX_TO_P(MIDX)          (((MIDX) - MMU_KERNEL_IDX) & 1)
46 #define PRIV_P_TO_MMU_IDX(PRIV, P)  ((PRIV) * 2 + !!(P) + MMU_KERNEL_IDX)
47 
48 #define TARGET_INSN_START_EXTRA_WORDS 2
49 
50 /* No need to flush MMU_PHYS_IDX  */
51 #define HPPA_MMU_FLUSH_MASK                             \
52         (1 << MMU_KERNEL_IDX | 1 << MMU_KERNEL_P_IDX |  \
53          1 << MMU_PL1_IDX    | 1 << MMU_PL1_P_IDX    |  \
54          1 << MMU_PL2_IDX    | 1 << MMU_PL2_P_IDX    |  \
55          1 << MMU_USER_IDX   | 1 << MMU_USER_P_IDX)
56 
57 /* Indicies to flush for access_id changes. */
58 #define HPPA_MMU_FLUSH_P_MASK \
59         (1 << MMU_KERNEL_P_IDX | 1 << MMU_PL1_P_IDX  |  \
60          1 << MMU_PL2_P_IDX    | 1 << MMU_USER_P_IDX)
61 
62 /* Hardware exceptions, interrupts, faults, and traps.  */
63 #define EXCP_HPMC                1  /* high priority machine check */
64 #define EXCP_POWER_FAIL          2
65 #define EXCP_RC                  3  /* recovery counter */
66 #define EXCP_EXT_INTERRUPT       4  /* external interrupt */
67 #define EXCP_LPMC                5  /* low priority machine check */
68 #define EXCP_ITLB_MISS           6  /* itlb miss / instruction page fault */
69 #define EXCP_IMP                 7  /* instruction memory protection trap */
70 #define EXCP_ILL                 8  /* illegal instruction trap */
71 #define EXCP_BREAK               9  /* break instruction */
72 #define EXCP_PRIV_OPR            10 /* privileged operation trap */
73 #define EXCP_PRIV_REG            11 /* privileged register trap */
74 #define EXCP_OVERFLOW            12 /* signed overflow trap */
75 #define EXCP_COND                13 /* trap-on-condition */
76 #define EXCP_ASSIST              14 /* assist exception trap */
77 #define EXCP_DTLB_MISS           15 /* dtlb miss / data page fault */
78 #define EXCP_NA_ITLB_MISS        16 /* non-access itlb miss */
79 #define EXCP_NA_DTLB_MISS        17 /* non-access dtlb miss */
80 #define EXCP_DMP                 18 /* data memory protection trap */
81 #define EXCP_DMB                 19 /* data memory break trap */
82 #define EXCP_TLB_DIRTY           20 /* tlb dirty bit trap */
83 #define EXCP_PAGE_REF            21 /* page reference trap */
84 #define EXCP_ASSIST_EMU          22 /* assist emulation trap */
85 #define EXCP_HPT                 23 /* high-privilege transfer trap */
86 #define EXCP_LPT                 24 /* low-privilege transfer trap */
87 #define EXCP_TB                  25 /* taken branch trap */
88 #define EXCP_DMAR                26 /* data memory access rights trap */
89 #define EXCP_DMPI                27 /* data memory protection id trap */
90 #define EXCP_UNALIGN             28 /* unaligned data reference trap */
91 #define EXCP_PER_INTERRUPT       29 /* performance monitor interrupt */
92 
93 /* Exceptions for linux-user emulation.  */
94 #define EXCP_SYSCALL             30
95 #define EXCP_SYSCALL_LWS         31
96 
97 /* Emulated hardware TOC button */
98 #define EXCP_TOC                 32 /* TOC = Transfer of control (NMI) */
99 
100 #define CPU_INTERRUPT_NMI       CPU_INTERRUPT_TGT_EXT_3         /* TOC */
101 
102 /* Taken from Linux kernel: arch/parisc/include/asm/psw.h */
103 #define PSW_I            0x00000001
104 #define PSW_D            0x00000002
105 #define PSW_P            0x00000004
106 #define PSW_Q            0x00000008
107 #define PSW_R            0x00000010
108 #define PSW_F            0x00000020
109 #define PSW_G            0x00000040 /* PA1.x only */
110 #define PSW_O            0x00000080 /* PA2.0 only */
111 #define PSW_CB           0x0000ff00
112 #define PSW_M            0x00010000
113 #define PSW_V            0x00020000
114 #define PSW_C            0x00040000
115 #define PSW_B            0x00080000
116 #define PSW_X            0x00100000
117 #define PSW_N            0x00200000
118 #define PSW_L            0x00400000
119 #define PSW_H            0x00800000
120 #define PSW_T            0x01000000
121 #define PSW_S            0x02000000
122 #define PSW_E            0x04000000
123 #define PSW_W            0x08000000 /* PA2.0 only */
124 #define PSW_Z            0x40000000 /* PA1.x only */
125 #define PSW_Y            0x80000000 /* PA1.x only */
126 
127 #define PSW_SM (PSW_W | PSW_E | PSW_O | PSW_G | PSW_F \
128                | PSW_R | PSW_Q | PSW_P | PSW_D | PSW_I)
129 
130 /* ssm/rsm instructions number PSW_W and PSW_E differently */
131 #define PSW_SM_I         PSW_I      /* Enable External Interrupts */
132 #define PSW_SM_D         PSW_D
133 #define PSW_SM_P         PSW_P
134 #define PSW_SM_Q         PSW_Q      /* Enable Interrupt State Collection */
135 #define PSW_SM_R         PSW_R      /* Enable Recover Counter Trap */
136 #define PSW_SM_E         0x100
137 #define PSW_SM_W         0x200      /* PA2.0 only : Enable Wide Mode */
138 
139 #define CR_RC            0
140 #define CR_PSW_DEFAULT   6          /* see SeaBIOS PDC_PSW firmware call */
141 #define  PDC_PSW_WIDE_BIT 2
142 #define CR_PID1          8
143 #define CR_PID2          9
144 #define CR_PID3          12
145 #define CR_PID4          13
146 #define CR_SCRCCR        10
147 #define CR_SAR           11
148 #define CR_IVA           14
149 #define CR_EIEM          15
150 #define CR_IT            16
151 #define CR_IIASQ         17
152 #define CR_IIAOQ         18
153 #define CR_IIR           19
154 #define CR_ISR           20
155 #define CR_IOR           21
156 #define CR_IPSW          22
157 #define CR_EIRR          23
158 
159 typedef struct HPPATLBEntry {
160     union {
161         IntervalTreeNode itree;
162         struct HPPATLBEntry *unused_next;
163     };
164 
165     target_ulong pa;
166 
167     unsigned entry_valid : 1;
168 
169     unsigned u : 1;
170     unsigned t : 1;
171     unsigned d : 1;
172     unsigned b : 1;
173     unsigned ar_type : 3;
174     unsigned ar_pl1 : 2;
175     unsigned ar_pl2 : 2;
176     unsigned access_id : 16;
177 } HPPATLBEntry;
178 
179 typedef struct CPUArchState {
180     target_ulong iaoq_f;     /* front */
181     target_ulong iaoq_b;     /* back, aka next instruction */
182 
183     target_ulong gr[32];
184     uint64_t fr[32];
185     uint64_t sr[8];          /* stored shifted into place for gva */
186 
187     target_ulong psw;        /* All psw bits except the following:  */
188     target_ulong psw_n;      /* boolean */
189     target_long psw_v;       /* in most significant bit */
190 
191     /* Splitting the carry-borrow field into the MSB and "the rest", allows
192      * for "the rest" to be deleted when it is unused, but the MSB is in use.
193      * In addition, it's easier to compute carry-in for bit B+1 than it is to
194      * compute carry-out for bit B (3 vs 4 insns for addition, assuming the
195      * host has the appropriate add-with-carry insn to compute the msb).
196      * Therefore the carry bits are stored as: cb_msb : cb & 0x11111110.
197      */
198     target_ulong psw_cb;     /* in least significant bit of next nibble */
199     target_ulong psw_cb_msb; /* boolean */
200 
201     uint64_t iasq_f;
202     uint64_t iasq_b;
203 
204     uint32_t fr0_shadow;     /* flags, c, ca/cq, rm, d, enables */
205     float_status fp_status;
206 
207     target_ulong cr[32];     /* control registers */
208     target_ulong cr_back[2]; /* back of cr17/cr18 */
209     target_ulong shadow[7];  /* shadow registers */
210 
211     /*
212      * During unwind of a memory insn, the base register of the address.
213      * This is used to construct CR_IOR for pa2.0.
214      */
215     uint32_t unwind_breg;
216 
217     /*
218      * ??? The number of entries isn't specified by the architecture.
219      * BTLBs are not supported in 64-bit machines.
220      */
221 #define PA10_BTLB_FIXED         16
222 #define PA10_BTLB_VARIABLE      0
223 #define HPPA_TLB_ENTRIES        256
224 
225     /* Index for round-robin tlb eviction. */
226     uint32_t tlb_last;
227 
228     /*
229      * For pa1.x, the partial initialized, still invalid tlb entry
230      * which has had ITLBA performed, but not yet ITLBP.
231      */
232     HPPATLBEntry *tlb_partial;
233 
234     /* Linked list of all invalid (unused) tlb entries. */
235     HPPATLBEntry *tlb_unused;
236 
237     /* Root of the search tree for all valid tlb entries. */
238     IntervalTreeRoot tlb_root;
239 
240     HPPATLBEntry tlb[HPPA_TLB_ENTRIES];
241 } CPUHPPAState;
242 
243 /**
244  * HPPACPU:
245  * @env: #CPUHPPAState
246  *
247  * An HPPA CPU.
248  */
249 struct ArchCPU {
250     /*< private >*/
251     CPUState parent_obj;
252     /*< public >*/
253 
254     CPUHPPAState env;
255     QEMUTimer *alarm_timer;
256 };
257 
258 #include "exec/cpu-all.h"
259 
260 static inline bool hppa_is_pa20(CPUHPPAState *env)
261 {
262     return object_dynamic_cast(OBJECT(env_cpu(env)), TYPE_HPPA64_CPU) != NULL;
263 }
264 
265 static inline int HPPA_BTLB_ENTRIES(CPUHPPAState *env)
266 {
267     return hppa_is_pa20(env) ? 0 : PA10_BTLB_FIXED + PA10_BTLB_VARIABLE;
268 }
269 
270 static inline int cpu_mmu_index(CPUHPPAState *env, bool ifetch)
271 {
272 #ifdef CONFIG_USER_ONLY
273     return MMU_USER_IDX;
274 #else
275     if (env->psw & (ifetch ? PSW_C : PSW_D)) {
276         return PRIV_P_TO_MMU_IDX(env->iaoq_f & 3, env->psw & PSW_P);
277     }
278     return MMU_PHYS_IDX;  /* mmu disabled */
279 #endif
280 }
281 
282 void hppa_translate_init(void);
283 
284 #define CPU_RESOLVING_TYPE TYPE_HPPA_CPU
285 
286 static inline target_ulong hppa_form_gva_psw(target_ulong psw, uint64_t spc,
287                                              target_ulong off)
288 {
289 #ifdef CONFIG_USER_ONLY
290     return off;
291 #else
292     off &= psw & PSW_W ? MAKE_64BIT_MASK(0, 62) : MAKE_64BIT_MASK(0, 32);
293     return spc | off;
294 #endif
295 }
296 
297 static inline target_ulong hppa_form_gva(CPUHPPAState *env, uint64_t spc,
298                                          target_ulong off)
299 {
300     return hppa_form_gva_psw(env->psw, spc, off);
301 }
302 
303 hwaddr hppa_abs_to_phys_pa2_w0(vaddr addr);
304 hwaddr hppa_abs_to_phys_pa2_w1(vaddr addr);
305 
306 /*
307  * Since PSW_{I,CB} will never need to be in tb->flags, reuse them.
308  * TB_FLAG_SR_SAME indicates that SR4 through SR7 all contain the
309  * same value.
310  */
311 #define TB_FLAG_SR_SAME     PSW_I
312 #define TB_FLAG_PRIV_SHIFT  8
313 #define TB_FLAG_UNALIGN     0x400
314 
315 static inline void cpu_get_tb_cpu_state(CPUHPPAState *env, vaddr *pc,
316                                         uint64_t *cs_base, uint32_t *pflags)
317 {
318     uint32_t flags = env->psw_n * PSW_N;
319 
320     /* TB lookup assumes that PC contains the complete virtual address.
321        If we leave space+offset separate, we'll get ITLB misses to an
322        incomplete virtual address.  This also means that we must separate
323        out current cpu privilege from the low bits of IAOQ_F.  */
324 #ifdef CONFIG_USER_ONLY
325     *pc = env->iaoq_f & -4;
326     *cs_base = env->iaoq_b & -4;
327     flags |= TB_FLAG_UNALIGN * !env_cpu(env)->prctl_unalign_sigbus;
328 #else
329     /* ??? E, T, H, L, B bits need to be here, when implemented.  */
330     flags |= env->psw & (PSW_W | PSW_C | PSW_D | PSW_P);
331     flags |= (env->iaoq_f & 3) << TB_FLAG_PRIV_SHIFT;
332 
333     *pc = hppa_form_gva_psw(env->psw, (env->psw & PSW_C ? env->iasq_f : 0),
334                             env->iaoq_f & -4);
335     *cs_base = env->iasq_f;
336 
337     /* Insert a difference between IAOQ_B and IAOQ_F within the otherwise zero
338        low 32-bits of CS_BASE.  This will succeed for all direct branches,
339        which is the primary case we care about -- using goto_tb within a page.
340        Failure is indicated by a zero difference.  */
341     if (env->iasq_f == env->iasq_b) {
342         target_long diff = env->iaoq_b - env->iaoq_f;
343         if (diff == (int32_t)diff) {
344             *cs_base |= (uint32_t)diff;
345         }
346     }
347     if ((env->sr[4] == env->sr[5])
348         & (env->sr[4] == env->sr[6])
349         & (env->sr[4] == env->sr[7])) {
350         flags |= TB_FLAG_SR_SAME;
351     }
352 #endif
353 
354     *pflags = flags;
355 }
356 
357 target_ulong cpu_hppa_get_psw(CPUHPPAState *env);
358 void cpu_hppa_put_psw(CPUHPPAState *env, target_ulong);
359 void cpu_hppa_loaded_fr0(CPUHPPAState *env);
360 
361 #ifdef CONFIG_USER_ONLY
362 static inline void cpu_hppa_change_prot_id(CPUHPPAState *env) { }
363 #else
364 void cpu_hppa_change_prot_id(CPUHPPAState *env);
365 #endif
366 
367 int hppa_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
368 int hppa_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
369 void hppa_cpu_dump_state(CPUState *cs, FILE *f, int);
370 #ifndef CONFIG_USER_ONLY
371 void hppa_ptlbe(CPUHPPAState *env);
372 hwaddr hppa_cpu_get_phys_page_debug(CPUState *cs, vaddr addr);
373 bool hppa_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
374                        MMUAccessType access_type, int mmu_idx,
375                        bool probe, uintptr_t retaddr);
376 void hppa_cpu_do_interrupt(CPUState *cpu);
377 bool hppa_cpu_exec_interrupt(CPUState *cpu, int int_req);
378 int hppa_get_physical_address(CPUHPPAState *env, vaddr addr, int mmu_idx,
379                               int type, hwaddr *pphys, int *pprot,
380                               HPPATLBEntry **tlb_entry);
381 extern const MemoryRegionOps hppa_io_eir_ops;
382 extern const VMStateDescription vmstate_hppa_cpu;
383 void hppa_cpu_alarm_timer(void *);
384 int hppa_artype_for_page(CPUHPPAState *env, target_ulong vaddr);
385 #endif
386 G_NORETURN void hppa_dynamic_excp(CPUHPPAState *env, int excp, uintptr_t ra);
387 
388 #define CPU_RESOLVING_TYPE TYPE_HPPA_CPU
389 
390 #define cpu_list hppa_cpu_list
391 void hppa_cpu_list(void);
392 
393 #endif /* HPPA_CPU_H */
394