xref: /qemu/target/i386/cpu.h (revision 79854b95)
1 /*
2  * i386 virtual CPU header
3  *
4  *  Copyright (c) 2003 Fabrice Bellard
5  *
6  * This library is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU Lesser General Public
8  * License as published by the Free Software Foundation; either
9  * version 2.1 of the License, or (at your option) any later version.
10  *
11  * This library is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14  * Lesser General Public License for more details.
15  *
16  * You should have received a copy of the GNU Lesser General Public
17  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18  */
19 
20 #ifndef I386_CPU_H
21 #define I386_CPU_H
22 
23 #include "sysemu/tcg.h"
24 #include "cpu-qom.h"
25 #include "kvm/hyperv-proto.h"
26 #include "exec/cpu-defs.h"
27 #include "qapi/qapi-types-common.h"
28 
29 /* The x86 has a strong memory model with some store-after-load re-ordering */
30 #define TCG_GUEST_DEFAULT_MO      (TCG_MO_ALL & ~TCG_MO_ST_LD)
31 
32 #define KVM_HAVE_MCE_INJECTION 1
33 
34 /* support for self modifying code even if the modified instruction is
35    close to the modifying instruction */
36 #define TARGET_HAS_PRECISE_SMC
37 
38 #ifdef TARGET_X86_64
39 #define I386_ELF_MACHINE  EM_X86_64
40 #define ELF_MACHINE_UNAME "x86_64"
41 #else
42 #define I386_ELF_MACHINE  EM_386
43 #define ELF_MACHINE_UNAME "i686"
44 #endif
45 
46 enum {
47     R_EAX = 0,
48     R_ECX = 1,
49     R_EDX = 2,
50     R_EBX = 3,
51     R_ESP = 4,
52     R_EBP = 5,
53     R_ESI = 6,
54     R_EDI = 7,
55     R_R8 = 8,
56     R_R9 = 9,
57     R_R10 = 10,
58     R_R11 = 11,
59     R_R12 = 12,
60     R_R13 = 13,
61     R_R14 = 14,
62     R_R15 = 15,
63 
64     R_AL = 0,
65     R_CL = 1,
66     R_DL = 2,
67     R_BL = 3,
68     R_AH = 4,
69     R_CH = 5,
70     R_DH = 6,
71     R_BH = 7,
72 };
73 
74 typedef enum X86Seg {
75     R_ES = 0,
76     R_CS = 1,
77     R_SS = 2,
78     R_DS = 3,
79     R_FS = 4,
80     R_GS = 5,
81     R_LDTR = 6,
82     R_TR = 7,
83 } X86Seg;
84 
85 /* segment descriptor fields */
86 #define DESC_G_SHIFT    23
87 #define DESC_G_MASK     (1 << DESC_G_SHIFT)
88 #define DESC_B_SHIFT    22
89 #define DESC_B_MASK     (1 << DESC_B_SHIFT)
90 #define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
91 #define DESC_L_MASK     (1 << DESC_L_SHIFT)
92 #define DESC_AVL_SHIFT  20
93 #define DESC_AVL_MASK   (1 << DESC_AVL_SHIFT)
94 #define DESC_P_SHIFT    15
95 #define DESC_P_MASK     (1 << DESC_P_SHIFT)
96 #define DESC_DPL_SHIFT  13
97 #define DESC_DPL_MASK   (3 << DESC_DPL_SHIFT)
98 #define DESC_S_SHIFT    12
99 #define DESC_S_MASK     (1 << DESC_S_SHIFT)
100 #define DESC_TYPE_SHIFT 8
101 #define DESC_TYPE_MASK  (15 << DESC_TYPE_SHIFT)
102 #define DESC_A_MASK     (1 << 8)
103 
104 #define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
105 #define DESC_C_MASK     (1 << 10) /* code: conforming */
106 #define DESC_R_MASK     (1 << 9)  /* code: readable */
107 
108 #define DESC_E_MASK     (1 << 10) /* data: expansion direction */
109 #define DESC_W_MASK     (1 << 9)  /* data: writable */
110 
111 #define DESC_TSS_BUSY_MASK (1 << 9)
112 
113 /* eflags masks */
114 #define CC_C    0x0001
115 #define CC_P    0x0004
116 #define CC_A    0x0010
117 #define CC_Z    0x0040
118 #define CC_S    0x0080
119 #define CC_O    0x0800
120 
121 #define TF_SHIFT   8
122 #define IOPL_SHIFT 12
123 #define VM_SHIFT   17
124 
125 #define TF_MASK                 0x00000100
126 #define IF_MASK                 0x00000200
127 #define DF_MASK                 0x00000400
128 #define IOPL_MASK               0x00003000
129 #define NT_MASK                 0x00004000
130 #define RF_MASK                 0x00010000
131 #define VM_MASK                 0x00020000
132 #define AC_MASK                 0x00040000
133 #define VIF_MASK                0x00080000
134 #define VIP_MASK                0x00100000
135 #define ID_MASK                 0x00200000
136 
137 /* hidden flags - used internally by qemu to represent additional cpu
138    states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
139    avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
140    positions to ease oring with eflags. */
141 /* current cpl */
142 #define HF_CPL_SHIFT         0
143 /* true if hardware interrupts must be disabled for next instruction */
144 #define HF_INHIBIT_IRQ_SHIFT 3
145 /* 16 or 32 segments */
146 #define HF_CS32_SHIFT        4
147 #define HF_SS32_SHIFT        5
148 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
149 #define HF_ADDSEG_SHIFT      6
150 /* copy of CR0.PE (protected mode) */
151 #define HF_PE_SHIFT          7
152 #define HF_TF_SHIFT          8 /* must be same as eflags */
153 #define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
154 #define HF_EM_SHIFT         10
155 #define HF_TS_SHIFT         11
156 #define HF_IOPL_SHIFT       12 /* must be same as eflags */
157 #define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
158 #define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
159 #define HF_RF_SHIFT         16 /* must be same as eflags */
160 #define HF_VM_SHIFT         17 /* must be same as eflags */
161 #define HF_AC_SHIFT         18 /* must be same as eflags */
162 #define HF_SMM_SHIFT        19 /* CPU in SMM mode */
163 #define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
164 #define HF_GUEST_SHIFT      21 /* SVM intercepts are active */
165 #define HF_OSFXSR_SHIFT     22 /* CR4.OSFXSR */
166 #define HF_SMAP_SHIFT       23 /* CR4.SMAP */
167 #define HF_IOBPT_SHIFT      24 /* an io breakpoint enabled */
168 #define HF_MPX_EN_SHIFT     25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
169 #define HF_MPX_IU_SHIFT     26 /* BND registers in-use */
170 #define HF_UMIP_SHIFT       27 /* CR4.UMIP */
171 
172 #define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
173 #define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
174 #define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
175 #define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
176 #define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
177 #define HF_PE_MASK           (1 << HF_PE_SHIFT)
178 #define HF_TF_MASK           (1 << HF_TF_SHIFT)
179 #define HF_MP_MASK           (1 << HF_MP_SHIFT)
180 #define HF_EM_MASK           (1 << HF_EM_SHIFT)
181 #define HF_TS_MASK           (1 << HF_TS_SHIFT)
182 #define HF_IOPL_MASK         (3 << HF_IOPL_SHIFT)
183 #define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
184 #define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
185 #define HF_RF_MASK           (1 << HF_RF_SHIFT)
186 #define HF_VM_MASK           (1 << HF_VM_SHIFT)
187 #define HF_AC_MASK           (1 << HF_AC_SHIFT)
188 #define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
189 #define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
190 #define HF_GUEST_MASK        (1 << HF_GUEST_SHIFT)
191 #define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
192 #define HF_SMAP_MASK         (1 << HF_SMAP_SHIFT)
193 #define HF_IOBPT_MASK        (1 << HF_IOBPT_SHIFT)
194 #define HF_MPX_EN_MASK       (1 << HF_MPX_EN_SHIFT)
195 #define HF_MPX_IU_MASK       (1 << HF_MPX_IU_SHIFT)
196 #define HF_UMIP_MASK         (1 << HF_UMIP_SHIFT)
197 
198 /* hflags2 */
199 
200 #define HF2_GIF_SHIFT            0 /* if set CPU takes interrupts */
201 #define HF2_HIF_SHIFT            1 /* value of IF_MASK when entering SVM */
202 #define HF2_NMI_SHIFT            2 /* CPU serving NMI */
203 #define HF2_VINTR_SHIFT          3 /* value of V_INTR_MASKING bit */
204 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
205 #define HF2_MPX_PR_SHIFT         5 /* BNDCFGx.BNDPRESERVE */
206 #define HF2_NPT_SHIFT            6 /* Nested Paging enabled */
207 #define HF2_IGNNE_SHIFT          7 /* Ignore CR0.NE=0 */
208 #define HF2_VGIF_SHIFT           8 /* Can take VIRQ*/
209 
210 #define HF2_GIF_MASK            (1 << HF2_GIF_SHIFT)
211 #define HF2_HIF_MASK            (1 << HF2_HIF_SHIFT)
212 #define HF2_NMI_MASK            (1 << HF2_NMI_SHIFT)
213 #define HF2_VINTR_MASK          (1 << HF2_VINTR_SHIFT)
214 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
215 #define HF2_MPX_PR_MASK         (1 << HF2_MPX_PR_SHIFT)
216 #define HF2_NPT_MASK            (1 << HF2_NPT_SHIFT)
217 #define HF2_IGNNE_MASK          (1 << HF2_IGNNE_SHIFT)
218 #define HF2_VGIF_MASK           (1 << HF2_VGIF_SHIFT)
219 
220 #define CR0_PE_SHIFT 0
221 #define CR0_MP_SHIFT 1
222 
223 #define CR0_PE_MASK  (1U << 0)
224 #define CR0_MP_MASK  (1U << 1)
225 #define CR0_EM_MASK  (1U << 2)
226 #define CR0_TS_MASK  (1U << 3)
227 #define CR0_ET_MASK  (1U << 4)
228 #define CR0_NE_MASK  (1U << 5)
229 #define CR0_WP_MASK  (1U << 16)
230 #define CR0_AM_MASK  (1U << 18)
231 #define CR0_NW_MASK  (1U << 29)
232 #define CR0_CD_MASK  (1U << 30)
233 #define CR0_PG_MASK  (1U << 31)
234 
235 #define CR4_VME_MASK  (1U << 0)
236 #define CR4_PVI_MASK  (1U << 1)
237 #define CR4_TSD_MASK  (1U << 2)
238 #define CR4_DE_MASK   (1U << 3)
239 #define CR4_PSE_MASK  (1U << 4)
240 #define CR4_PAE_MASK  (1U << 5)
241 #define CR4_MCE_MASK  (1U << 6)
242 #define CR4_PGE_MASK  (1U << 7)
243 #define CR4_PCE_MASK  (1U << 8)
244 #define CR4_OSFXSR_SHIFT 9
245 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
246 #define CR4_OSXMMEXCPT_MASK  (1U << 10)
247 #define CR4_UMIP_MASK   (1U << 11)
248 #define CR4_LA57_MASK   (1U << 12)
249 #define CR4_VMXE_MASK   (1U << 13)
250 #define CR4_SMXE_MASK   (1U << 14)
251 #define CR4_FSGSBASE_MASK (1U << 16)
252 #define CR4_PCIDE_MASK  (1U << 17)
253 #define CR4_OSXSAVE_MASK (1U << 18)
254 #define CR4_SMEP_MASK   (1U << 20)
255 #define CR4_SMAP_MASK   (1U << 21)
256 #define CR4_PKE_MASK   (1U << 22)
257 #define CR4_PKS_MASK   (1U << 24)
258 
259 #define CR4_RESERVED_MASK \
260 (~(target_ulong)(CR4_VME_MASK | CR4_PVI_MASK | CR4_TSD_MASK \
261                 | CR4_DE_MASK | CR4_PSE_MASK | CR4_PAE_MASK \
262                 | CR4_MCE_MASK | CR4_PGE_MASK | CR4_PCE_MASK \
263                 | CR4_OSFXSR_MASK | CR4_OSXMMEXCPT_MASK | CR4_UMIP_MASK \
264                 | CR4_LA57_MASK \
265                 | CR4_FSGSBASE_MASK | CR4_PCIDE_MASK | CR4_OSXSAVE_MASK \
266                 | CR4_SMEP_MASK | CR4_SMAP_MASK | CR4_PKE_MASK | CR4_PKS_MASK))
267 
268 #define DR6_BD          (1 << 13)
269 #define DR6_BS          (1 << 14)
270 #define DR6_BT          (1 << 15)
271 #define DR6_FIXED_1     0xffff0ff0
272 
273 #define DR7_GD          (1 << 13)
274 #define DR7_TYPE_SHIFT  16
275 #define DR7_LEN_SHIFT   18
276 #define DR7_FIXED_1     0x00000400
277 #define DR7_GLOBAL_BP_MASK   0xaa
278 #define DR7_LOCAL_BP_MASK    0x55
279 #define DR7_MAX_BP           4
280 #define DR7_TYPE_BP_INST     0x0
281 #define DR7_TYPE_DATA_WR     0x1
282 #define DR7_TYPE_IO_RW       0x2
283 #define DR7_TYPE_DATA_RW     0x3
284 
285 #define DR_RESERVED_MASK 0xffffffff00000000ULL
286 
287 #define PG_PRESENT_BIT  0
288 #define PG_RW_BIT       1
289 #define PG_USER_BIT     2
290 #define PG_PWT_BIT      3
291 #define PG_PCD_BIT      4
292 #define PG_ACCESSED_BIT 5
293 #define PG_DIRTY_BIT    6
294 #define PG_PSE_BIT      7
295 #define PG_GLOBAL_BIT   8
296 #define PG_PSE_PAT_BIT  12
297 #define PG_PKRU_BIT     59
298 #define PG_NX_BIT       63
299 
300 #define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
301 #define PG_RW_MASK       (1 << PG_RW_BIT)
302 #define PG_USER_MASK     (1 << PG_USER_BIT)
303 #define PG_PWT_MASK      (1 << PG_PWT_BIT)
304 #define PG_PCD_MASK      (1 << PG_PCD_BIT)
305 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
306 #define PG_DIRTY_MASK    (1 << PG_DIRTY_BIT)
307 #define PG_PSE_MASK      (1 << PG_PSE_BIT)
308 #define PG_GLOBAL_MASK   (1 << PG_GLOBAL_BIT)
309 #define PG_PSE_PAT_MASK  (1 << PG_PSE_PAT_BIT)
310 #define PG_ADDRESS_MASK  0x000ffffffffff000LL
311 #define PG_HI_USER_MASK  0x7ff0000000000000LL
312 #define PG_PKRU_MASK     (15ULL << PG_PKRU_BIT)
313 #define PG_NX_MASK       (1ULL << PG_NX_BIT)
314 
315 #define PG_ERROR_W_BIT     1
316 
317 #define PG_ERROR_P_MASK    0x01
318 #define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
319 #define PG_ERROR_U_MASK    0x04
320 #define PG_ERROR_RSVD_MASK 0x08
321 #define PG_ERROR_I_D_MASK  0x10
322 #define PG_ERROR_PK_MASK   0x20
323 
324 #define PG_MODE_PAE      (1 << 0)
325 #define PG_MODE_LMA      (1 << 1)
326 #define PG_MODE_NXE      (1 << 2)
327 #define PG_MODE_PSE      (1 << 3)
328 #define PG_MODE_LA57     (1 << 4)
329 #define PG_MODE_SVM_MASK MAKE_64BIT_MASK(0, 15)
330 
331 /* Bits of CR4 that do not affect the NPT page format.  */
332 #define PG_MODE_WP       (1 << 16)
333 #define PG_MODE_PKE      (1 << 17)
334 #define PG_MODE_PKS      (1 << 18)
335 #define PG_MODE_SMEP     (1 << 19)
336 
337 #define MCG_CTL_P       (1ULL<<8)   /* MCG_CAP register available */
338 #define MCG_SER_P       (1ULL<<24) /* MCA recovery/new status bits */
339 #define MCG_LMCE_P      (1ULL<<27) /* Local Machine Check Supported */
340 
341 #define MCE_CAP_DEF     (MCG_CTL_P|MCG_SER_P)
342 #define MCE_BANKS_DEF   10
343 
344 #define MCG_CAP_BANKS_MASK 0xff
345 
346 #define MCG_STATUS_RIPV (1ULL<<0)   /* restart ip valid */
347 #define MCG_STATUS_EIPV (1ULL<<1)   /* ip points to correct instruction */
348 #define MCG_STATUS_MCIP (1ULL<<2)   /* machine check in progress */
349 #define MCG_STATUS_LMCE (1ULL<<3)   /* Local MCE signaled */
350 
351 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
352 
353 #define MCI_STATUS_VAL   (1ULL<<63)  /* valid error */
354 #define MCI_STATUS_OVER  (1ULL<<62)  /* previous errors lost */
355 #define MCI_STATUS_UC    (1ULL<<61)  /* uncorrected error */
356 #define MCI_STATUS_EN    (1ULL<<60)  /* error enabled */
357 #define MCI_STATUS_MISCV (1ULL<<59)  /* misc error reg. valid */
358 #define MCI_STATUS_ADDRV (1ULL<<58)  /* addr reg. valid */
359 #define MCI_STATUS_PCC   (1ULL<<57)  /* processor context corrupt */
360 #define MCI_STATUS_S     (1ULL<<56)  /* Signaled machine check */
361 #define MCI_STATUS_AR    (1ULL<<55)  /* Action required */
362 
363 /* MISC register defines */
364 #define MCM_ADDR_SEGOFF  0      /* segment offset */
365 #define MCM_ADDR_LINEAR  1      /* linear address */
366 #define MCM_ADDR_PHYS    2      /* physical address */
367 #define MCM_ADDR_MEM     3      /* memory address */
368 #define MCM_ADDR_GENERIC 7      /* generic */
369 
370 #define MSR_IA32_TSC                    0x10
371 #define MSR_IA32_APICBASE               0x1b
372 #define MSR_IA32_APICBASE_BSP           (1<<8)
373 #define MSR_IA32_APICBASE_ENABLE        (1<<11)
374 #define MSR_IA32_APICBASE_EXTD          (1 << 10)
375 #define MSR_IA32_APICBASE_BASE          (0xfffffU<<12)
376 #define MSR_IA32_FEATURE_CONTROL        0x0000003a
377 #define MSR_TSC_ADJUST                  0x0000003b
378 #define MSR_IA32_SPEC_CTRL              0x48
379 #define MSR_VIRT_SSBD                   0xc001011f
380 #define MSR_IA32_PRED_CMD               0x49
381 #define MSR_IA32_UCODE_REV              0x8b
382 #define MSR_IA32_CORE_CAPABILITY        0xcf
383 
384 #define MSR_IA32_ARCH_CAPABILITIES      0x10a
385 #define ARCH_CAP_TSX_CTRL_MSR		(1<<7)
386 
387 #define MSR_IA32_PERF_CAPABILITIES      0x345
388 
389 #define MSR_IA32_TSX_CTRL		0x122
390 #define MSR_IA32_TSCDEADLINE            0x6e0
391 #define MSR_IA32_PKRS                   0x6e1
392 
393 #define FEATURE_CONTROL_LOCKED                    (1<<0)
394 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX  (1ULL << 1)
395 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
396 #define FEATURE_CONTROL_SGX_LC                    (1ULL << 17)
397 #define FEATURE_CONTROL_SGX                       (1ULL << 18)
398 #define FEATURE_CONTROL_LMCE                      (1<<20)
399 
400 #define MSR_IA32_SGXLEPUBKEYHASH0       0x8c
401 #define MSR_IA32_SGXLEPUBKEYHASH1       0x8d
402 #define MSR_IA32_SGXLEPUBKEYHASH2       0x8e
403 #define MSR_IA32_SGXLEPUBKEYHASH3       0x8f
404 
405 #define MSR_P6_PERFCTR0                 0xc1
406 
407 #define MSR_IA32_SMBASE                 0x9e
408 #define MSR_SMI_COUNT                   0x34
409 #define MSR_CORE_THREAD_COUNT           0x35
410 #define MSR_MTRRcap                     0xfe
411 #define MSR_MTRRcap_VCNT                8
412 #define MSR_MTRRcap_FIXRANGE_SUPPORT    (1 << 8)
413 #define MSR_MTRRcap_WC_SUPPORTED        (1 << 10)
414 
415 #define MSR_IA32_SYSENTER_CS            0x174
416 #define MSR_IA32_SYSENTER_ESP           0x175
417 #define MSR_IA32_SYSENTER_EIP           0x176
418 
419 #define MSR_MCG_CAP                     0x179
420 #define MSR_MCG_STATUS                  0x17a
421 #define MSR_MCG_CTL                     0x17b
422 #define MSR_MCG_EXT_CTL                 0x4d0
423 
424 #define MSR_P6_EVNTSEL0                 0x186
425 
426 #define MSR_IA32_PERF_STATUS            0x198
427 
428 #define MSR_IA32_MISC_ENABLE            0x1a0
429 /* Indicates good rep/movs microcode on some processors: */
430 #define MSR_IA32_MISC_ENABLE_DEFAULT    1
431 #define MSR_IA32_MISC_ENABLE_MWAIT      (1ULL << 18)
432 
433 #define MSR_MTRRphysBase(reg)           (0x200 + 2 * (reg))
434 #define MSR_MTRRphysMask(reg)           (0x200 + 2 * (reg) + 1)
435 
436 #define MSR_MTRRphysIndex(addr)         ((((addr) & ~1u) - 0x200) / 2)
437 
438 #define MSR_MTRRfix64K_00000            0x250
439 #define MSR_MTRRfix16K_80000            0x258
440 #define MSR_MTRRfix16K_A0000            0x259
441 #define MSR_MTRRfix4K_C0000             0x268
442 #define MSR_MTRRfix4K_C8000             0x269
443 #define MSR_MTRRfix4K_D0000             0x26a
444 #define MSR_MTRRfix4K_D8000             0x26b
445 #define MSR_MTRRfix4K_E0000             0x26c
446 #define MSR_MTRRfix4K_E8000             0x26d
447 #define MSR_MTRRfix4K_F0000             0x26e
448 #define MSR_MTRRfix4K_F8000             0x26f
449 
450 #define MSR_PAT                         0x277
451 
452 #define MSR_MTRRdefType                 0x2ff
453 
454 #define MSR_CORE_PERF_FIXED_CTR0        0x309
455 #define MSR_CORE_PERF_FIXED_CTR1        0x30a
456 #define MSR_CORE_PERF_FIXED_CTR2        0x30b
457 #define MSR_CORE_PERF_FIXED_CTR_CTRL    0x38d
458 #define MSR_CORE_PERF_GLOBAL_STATUS     0x38e
459 #define MSR_CORE_PERF_GLOBAL_CTRL       0x38f
460 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL   0x390
461 
462 #define MSR_MC0_CTL                     0x400
463 #define MSR_MC0_STATUS                  0x401
464 #define MSR_MC0_ADDR                    0x402
465 #define MSR_MC0_MISC                    0x403
466 
467 #define MSR_IA32_RTIT_OUTPUT_BASE       0x560
468 #define MSR_IA32_RTIT_OUTPUT_MASK       0x561
469 #define MSR_IA32_RTIT_CTL               0x570
470 #define MSR_IA32_RTIT_STATUS            0x571
471 #define MSR_IA32_RTIT_CR3_MATCH         0x572
472 #define MSR_IA32_RTIT_ADDR0_A           0x580
473 #define MSR_IA32_RTIT_ADDR0_B           0x581
474 #define MSR_IA32_RTIT_ADDR1_A           0x582
475 #define MSR_IA32_RTIT_ADDR1_B           0x583
476 #define MSR_IA32_RTIT_ADDR2_A           0x584
477 #define MSR_IA32_RTIT_ADDR2_B           0x585
478 #define MSR_IA32_RTIT_ADDR3_A           0x586
479 #define MSR_IA32_RTIT_ADDR3_B           0x587
480 #define MAX_RTIT_ADDRS                  8
481 
482 #define MSR_EFER                        0xc0000080
483 
484 #define MSR_EFER_SCE   (1 << 0)
485 #define MSR_EFER_LME   (1 << 8)
486 #define MSR_EFER_LMA   (1 << 10)
487 #define MSR_EFER_NXE   (1 << 11)
488 #define MSR_EFER_SVME  (1 << 12)
489 #define MSR_EFER_FFXSR (1 << 14)
490 
491 #define MSR_EFER_RESERVED\
492         (~(target_ulong)(MSR_EFER_SCE | MSR_EFER_LME\
493             | MSR_EFER_LMA | MSR_EFER_NXE | MSR_EFER_SVME\
494             | MSR_EFER_FFXSR))
495 
496 #define MSR_STAR                        0xc0000081
497 #define MSR_LSTAR                       0xc0000082
498 #define MSR_CSTAR                       0xc0000083
499 #define MSR_FMASK                       0xc0000084
500 #define MSR_FSBASE                      0xc0000100
501 #define MSR_GSBASE                      0xc0000101
502 #define MSR_KERNELGSBASE                0xc0000102
503 #define MSR_TSC_AUX                     0xc0000103
504 #define MSR_AMD64_TSC_RATIO             0xc0000104
505 
506 #define MSR_AMD64_TSC_RATIO_DEFAULT     0x100000000ULL
507 
508 #define MSR_VM_HSAVE_PA                 0xc0010117
509 
510 #define MSR_IA32_XFD                    0x000001c4
511 #define MSR_IA32_XFD_ERR                0x000001c5
512 
513 #define MSR_IA32_BNDCFGS                0x00000d90
514 #define MSR_IA32_XSS                    0x00000da0
515 #define MSR_IA32_UMWAIT_CONTROL         0xe1
516 
517 #define MSR_IA32_VMX_BASIC              0x00000480
518 #define MSR_IA32_VMX_PINBASED_CTLS      0x00000481
519 #define MSR_IA32_VMX_PROCBASED_CTLS     0x00000482
520 #define MSR_IA32_VMX_EXIT_CTLS          0x00000483
521 #define MSR_IA32_VMX_ENTRY_CTLS         0x00000484
522 #define MSR_IA32_VMX_MISC               0x00000485
523 #define MSR_IA32_VMX_CR0_FIXED0         0x00000486
524 #define MSR_IA32_VMX_CR0_FIXED1         0x00000487
525 #define MSR_IA32_VMX_CR4_FIXED0         0x00000488
526 #define MSR_IA32_VMX_CR4_FIXED1         0x00000489
527 #define MSR_IA32_VMX_VMCS_ENUM          0x0000048a
528 #define MSR_IA32_VMX_PROCBASED_CTLS2    0x0000048b
529 #define MSR_IA32_VMX_EPT_VPID_CAP       0x0000048c
530 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS  0x0000048d
531 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
532 #define MSR_IA32_VMX_TRUE_EXIT_CTLS      0x0000048f
533 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS     0x00000490
534 #define MSR_IA32_VMX_VMFUNC             0x00000491
535 
536 #define XSTATE_FP_BIT                   0
537 #define XSTATE_SSE_BIT                  1
538 #define XSTATE_YMM_BIT                  2
539 #define XSTATE_BNDREGS_BIT              3
540 #define XSTATE_BNDCSR_BIT               4
541 #define XSTATE_OPMASK_BIT               5
542 #define XSTATE_ZMM_Hi256_BIT            6
543 #define XSTATE_Hi16_ZMM_BIT             7
544 #define XSTATE_PKRU_BIT                 9
545 #define XSTATE_XTILE_CFG_BIT            17
546 #define XSTATE_XTILE_DATA_BIT           18
547 
548 #define XSTATE_FP_MASK                  (1ULL << XSTATE_FP_BIT)
549 #define XSTATE_SSE_MASK                 (1ULL << XSTATE_SSE_BIT)
550 #define XSTATE_YMM_MASK                 (1ULL << XSTATE_YMM_BIT)
551 #define XSTATE_BNDREGS_MASK             (1ULL << XSTATE_BNDREGS_BIT)
552 #define XSTATE_BNDCSR_MASK              (1ULL << XSTATE_BNDCSR_BIT)
553 #define XSTATE_OPMASK_MASK              (1ULL << XSTATE_OPMASK_BIT)
554 #define XSTATE_ZMM_Hi256_MASK           (1ULL << XSTATE_ZMM_Hi256_BIT)
555 #define XSTATE_Hi16_ZMM_MASK            (1ULL << XSTATE_Hi16_ZMM_BIT)
556 #define XSTATE_PKRU_MASK                (1ULL << XSTATE_PKRU_BIT)
557 #define XSTATE_XTILE_CFG_MASK           (1ULL << XSTATE_XTILE_CFG_BIT)
558 #define XSTATE_XTILE_DATA_MASK          (1ULL << XSTATE_XTILE_DATA_BIT)
559 
560 #define XSTATE_DYNAMIC_MASK             (XSTATE_XTILE_DATA_MASK)
561 
562 #define ESA_FEATURE_ALIGN64_BIT         1
563 #define ESA_FEATURE_XFD_BIT             2
564 
565 #define ESA_FEATURE_ALIGN64_MASK        (1U << ESA_FEATURE_ALIGN64_BIT)
566 #define ESA_FEATURE_XFD_MASK            (1U << ESA_FEATURE_XFD_BIT)
567 
568 
569 /* CPUID feature words */
570 typedef enum FeatureWord {
571     FEAT_1_EDX,         /* CPUID[1].EDX */
572     FEAT_1_ECX,         /* CPUID[1].ECX */
573     FEAT_7_0_EBX,       /* CPUID[EAX=7,ECX=0].EBX */
574     FEAT_7_0_ECX,       /* CPUID[EAX=7,ECX=0].ECX */
575     FEAT_7_0_EDX,       /* CPUID[EAX=7,ECX=0].EDX */
576     FEAT_7_1_EAX,       /* CPUID[EAX=7,ECX=1].EAX */
577     FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
578     FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
579     FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
580     FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */
581     FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
582     FEAT_KVM,           /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
583     FEAT_KVM_HINTS,     /* CPUID[4000_0001].EDX */
584     FEAT_SVM,           /* CPUID[8000_000A].EDX */
585     FEAT_XSAVE,         /* CPUID[EAX=0xd,ECX=1].EAX */
586     FEAT_6_EAX,         /* CPUID[6].EAX */
587     FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
588     FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
589     FEAT_ARCH_CAPABILITIES,
590     FEAT_CORE_CAPABILITY,
591     FEAT_PERF_CAPABILITIES,
592     FEAT_VMX_PROCBASED_CTLS,
593     FEAT_VMX_SECONDARY_CTLS,
594     FEAT_VMX_PINBASED_CTLS,
595     FEAT_VMX_EXIT_CTLS,
596     FEAT_VMX_ENTRY_CTLS,
597     FEAT_VMX_MISC,
598     FEAT_VMX_EPT_VPID_CAPS,
599     FEAT_VMX_BASIC,
600     FEAT_VMX_VMFUNC,
601     FEAT_14_0_ECX,
602     FEAT_SGX_12_0_EAX,  /* CPUID[EAX=0x12,ECX=0].EAX (SGX) */
603     FEAT_SGX_12_0_EBX,  /* CPUID[EAX=0x12,ECX=0].EBX (SGX MISCSELECT[31:0]) */
604     FEAT_SGX_12_1_EAX,  /* CPUID[EAX=0x12,ECX=1].EAX (SGX ATTRIBUTES[31:0]) */
605     FEATURE_WORDS,
606 } FeatureWord;
607 
608 typedef uint64_t FeatureWordArray[FEATURE_WORDS];
609 
610 /* cpuid_features bits */
611 #define CPUID_FP87 (1U << 0)
612 #define CPUID_VME  (1U << 1)
613 #define CPUID_DE   (1U << 2)
614 #define CPUID_PSE  (1U << 3)
615 #define CPUID_TSC  (1U << 4)
616 #define CPUID_MSR  (1U << 5)
617 #define CPUID_PAE  (1U << 6)
618 #define CPUID_MCE  (1U << 7)
619 #define CPUID_CX8  (1U << 8)
620 #define CPUID_APIC (1U << 9)
621 #define CPUID_SEP  (1U << 11) /* sysenter/sysexit */
622 #define CPUID_MTRR (1U << 12)
623 #define CPUID_PGE  (1U << 13)
624 #define CPUID_MCA  (1U << 14)
625 #define CPUID_CMOV (1U << 15)
626 #define CPUID_PAT  (1U << 16)
627 #define CPUID_PSE36   (1U << 17)
628 #define CPUID_PN   (1U << 18)
629 #define CPUID_CLFLUSH (1U << 19)
630 #define CPUID_DTS (1U << 21)
631 #define CPUID_ACPI (1U << 22)
632 #define CPUID_MMX  (1U << 23)
633 #define CPUID_FXSR (1U << 24)
634 #define CPUID_SSE  (1U << 25)
635 #define CPUID_SSE2 (1U << 26)
636 #define CPUID_SS (1U << 27)
637 #define CPUID_HT (1U << 28)
638 #define CPUID_TM (1U << 29)
639 #define CPUID_IA64 (1U << 30)
640 #define CPUID_PBE (1U << 31)
641 
642 #define CPUID_EXT_SSE3     (1U << 0)
643 #define CPUID_EXT_PCLMULQDQ (1U << 1)
644 #define CPUID_EXT_DTES64   (1U << 2)
645 #define CPUID_EXT_MONITOR  (1U << 3)
646 #define CPUID_EXT_DSCPL    (1U << 4)
647 #define CPUID_EXT_VMX      (1U << 5)
648 #define CPUID_EXT_SMX      (1U << 6)
649 #define CPUID_EXT_EST      (1U << 7)
650 #define CPUID_EXT_TM2      (1U << 8)
651 #define CPUID_EXT_SSSE3    (1U << 9)
652 #define CPUID_EXT_CID      (1U << 10)
653 #define CPUID_EXT_FMA      (1U << 12)
654 #define CPUID_EXT_CX16     (1U << 13)
655 #define CPUID_EXT_XTPR     (1U << 14)
656 #define CPUID_EXT_PDCM     (1U << 15)
657 #define CPUID_EXT_PCID     (1U << 17)
658 #define CPUID_EXT_DCA      (1U << 18)
659 #define CPUID_EXT_SSE41    (1U << 19)
660 #define CPUID_EXT_SSE42    (1U << 20)
661 #define CPUID_EXT_X2APIC   (1U << 21)
662 #define CPUID_EXT_MOVBE    (1U << 22)
663 #define CPUID_EXT_POPCNT   (1U << 23)
664 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
665 #define CPUID_EXT_AES      (1U << 25)
666 #define CPUID_EXT_XSAVE    (1U << 26)
667 #define CPUID_EXT_OSXSAVE  (1U << 27)
668 #define CPUID_EXT_AVX      (1U << 28)
669 #define CPUID_EXT_F16C     (1U << 29)
670 #define CPUID_EXT_RDRAND   (1U << 30)
671 #define CPUID_EXT_HYPERVISOR  (1U << 31)
672 
673 #define CPUID_EXT2_FPU     (1U << 0)
674 #define CPUID_EXT2_VME     (1U << 1)
675 #define CPUID_EXT2_DE      (1U << 2)
676 #define CPUID_EXT2_PSE     (1U << 3)
677 #define CPUID_EXT2_TSC     (1U << 4)
678 #define CPUID_EXT2_MSR     (1U << 5)
679 #define CPUID_EXT2_PAE     (1U << 6)
680 #define CPUID_EXT2_MCE     (1U << 7)
681 #define CPUID_EXT2_CX8     (1U << 8)
682 #define CPUID_EXT2_APIC    (1U << 9)
683 #define CPUID_EXT2_SYSCALL (1U << 11)
684 #define CPUID_EXT2_MTRR    (1U << 12)
685 #define CPUID_EXT2_PGE     (1U << 13)
686 #define CPUID_EXT2_MCA     (1U << 14)
687 #define CPUID_EXT2_CMOV    (1U << 15)
688 #define CPUID_EXT2_PAT     (1U << 16)
689 #define CPUID_EXT2_PSE36   (1U << 17)
690 #define CPUID_EXT2_MP      (1U << 19)
691 #define CPUID_EXT2_NX      (1U << 20)
692 #define CPUID_EXT2_MMXEXT  (1U << 22)
693 #define CPUID_EXT2_MMX     (1U << 23)
694 #define CPUID_EXT2_FXSR    (1U << 24)
695 #define CPUID_EXT2_FFXSR   (1U << 25)
696 #define CPUID_EXT2_PDPE1GB (1U << 26)
697 #define CPUID_EXT2_RDTSCP  (1U << 27)
698 #define CPUID_EXT2_LM      (1U << 29)
699 #define CPUID_EXT2_3DNOWEXT (1U << 30)
700 #define CPUID_EXT2_3DNOW   (1U << 31)
701 
702 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
703 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
704                                 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
705                                 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
706                                 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
707                                 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
708                                 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
709                                 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
710                                 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
711                                 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
712 
713 #define CPUID_EXT3_LAHF_LM (1U << 0)
714 #define CPUID_EXT3_CMP_LEG (1U << 1)
715 #define CPUID_EXT3_SVM     (1U << 2)
716 #define CPUID_EXT3_EXTAPIC (1U << 3)
717 #define CPUID_EXT3_CR8LEG  (1U << 4)
718 #define CPUID_EXT3_ABM     (1U << 5)
719 #define CPUID_EXT3_SSE4A   (1U << 6)
720 #define CPUID_EXT3_MISALIGNSSE (1U << 7)
721 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
722 #define CPUID_EXT3_OSVW    (1U << 9)
723 #define CPUID_EXT3_IBS     (1U << 10)
724 #define CPUID_EXT3_XOP     (1U << 11)
725 #define CPUID_EXT3_SKINIT  (1U << 12)
726 #define CPUID_EXT3_WDT     (1U << 13)
727 #define CPUID_EXT3_LWP     (1U << 15)
728 #define CPUID_EXT3_FMA4    (1U << 16)
729 #define CPUID_EXT3_TCE     (1U << 17)
730 #define CPUID_EXT3_NODEID  (1U << 19)
731 #define CPUID_EXT3_TBM     (1U << 21)
732 #define CPUID_EXT3_TOPOEXT (1U << 22)
733 #define CPUID_EXT3_PERFCORE (1U << 23)
734 #define CPUID_EXT3_PERFNB  (1U << 24)
735 
736 #define CPUID_SVM_NPT             (1U << 0)
737 #define CPUID_SVM_LBRV            (1U << 1)
738 #define CPUID_SVM_SVMLOCK         (1U << 2)
739 #define CPUID_SVM_NRIPSAVE        (1U << 3)
740 #define CPUID_SVM_TSCSCALE        (1U << 4)
741 #define CPUID_SVM_VMCBCLEAN       (1U << 5)
742 #define CPUID_SVM_FLUSHASID       (1U << 6)
743 #define CPUID_SVM_DECODEASSIST    (1U << 7)
744 #define CPUID_SVM_PAUSEFILTER     (1U << 10)
745 #define CPUID_SVM_PFTHRESHOLD     (1U << 12)
746 #define CPUID_SVM_AVIC            (1U << 13)
747 #define CPUID_SVM_V_VMSAVE_VMLOAD (1U << 15)
748 #define CPUID_SVM_VGIF            (1U << 16)
749 #define CPUID_SVM_SVME_ADDR_CHK   (1U << 28)
750 
751 /* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */
752 #define CPUID_7_0_EBX_FSGSBASE          (1U << 0)
753 /* Support SGX */
754 #define CPUID_7_0_EBX_SGX               (1U << 2)
755 /* 1st Group of Advanced Bit Manipulation Extensions */
756 #define CPUID_7_0_EBX_BMI1              (1U << 3)
757 /* Hardware Lock Elision */
758 #define CPUID_7_0_EBX_HLE               (1U << 4)
759 /* Intel Advanced Vector Extensions 2 */
760 #define CPUID_7_0_EBX_AVX2              (1U << 5)
761 /* Supervisor-mode Execution Prevention */
762 #define CPUID_7_0_EBX_SMEP              (1U << 7)
763 /* 2nd Group of Advanced Bit Manipulation Extensions */
764 #define CPUID_7_0_EBX_BMI2              (1U << 8)
765 /* Enhanced REP MOVSB/STOSB */
766 #define CPUID_7_0_EBX_ERMS              (1U << 9)
767 /* Invalidate Process-Context Identifier */
768 #define CPUID_7_0_EBX_INVPCID           (1U << 10)
769 /* Restricted Transactional Memory */
770 #define CPUID_7_0_EBX_RTM               (1U << 11)
771 /* Memory Protection Extension */
772 #define CPUID_7_0_EBX_MPX               (1U << 14)
773 /* AVX-512 Foundation */
774 #define CPUID_7_0_EBX_AVX512F           (1U << 16)
775 /* AVX-512 Doubleword & Quadword Instruction */
776 #define CPUID_7_0_EBX_AVX512DQ          (1U << 17)
777 /* Read Random SEED */
778 #define CPUID_7_0_EBX_RDSEED            (1U << 18)
779 /* ADCX and ADOX instructions */
780 #define CPUID_7_0_EBX_ADX               (1U << 19)
781 /* Supervisor Mode Access Prevention */
782 #define CPUID_7_0_EBX_SMAP              (1U << 20)
783 /* AVX-512 Integer Fused Multiply Add */
784 #define CPUID_7_0_EBX_AVX512IFMA        (1U << 21)
785 /* Persistent Commit */
786 #define CPUID_7_0_EBX_PCOMMIT           (1U << 22)
787 /* Flush a Cache Line Optimized */
788 #define CPUID_7_0_EBX_CLFLUSHOPT        (1U << 23)
789 /* Cache Line Write Back */
790 #define CPUID_7_0_EBX_CLWB              (1U << 24)
791 /* Intel Processor Trace */
792 #define CPUID_7_0_EBX_INTEL_PT          (1U << 25)
793 /* AVX-512 Prefetch */
794 #define CPUID_7_0_EBX_AVX512PF          (1U << 26)
795 /* AVX-512 Exponential and Reciprocal */
796 #define CPUID_7_0_EBX_AVX512ER          (1U << 27)
797 /* AVX-512 Conflict Detection */
798 #define CPUID_7_0_EBX_AVX512CD          (1U << 28)
799 /* SHA1/SHA256 Instruction Extensions */
800 #define CPUID_7_0_EBX_SHA_NI            (1U << 29)
801 /* AVX-512 Byte and Word Instructions */
802 #define CPUID_7_0_EBX_AVX512BW          (1U << 30)
803 /* AVX-512 Vector Length Extensions */
804 #define CPUID_7_0_EBX_AVX512VL          (1U << 31)
805 
806 /* AVX-512 Vector Byte Manipulation Instruction */
807 #define CPUID_7_0_ECX_AVX512_VBMI       (1U << 1)
808 /* User-Mode Instruction Prevention */
809 #define CPUID_7_0_ECX_UMIP              (1U << 2)
810 /* Protection Keys for User-mode Pages */
811 #define CPUID_7_0_ECX_PKU               (1U << 3)
812 /* OS Enable Protection Keys */
813 #define CPUID_7_0_ECX_OSPKE             (1U << 4)
814 /* UMONITOR/UMWAIT/TPAUSE Instructions */
815 #define CPUID_7_0_ECX_WAITPKG           (1U << 5)
816 /* Additional AVX-512 Vector Byte Manipulation Instruction */
817 #define CPUID_7_0_ECX_AVX512_VBMI2      (1U << 6)
818 /* Galois Field New Instructions */
819 #define CPUID_7_0_ECX_GFNI              (1U << 8)
820 /* Vector AES Instructions */
821 #define CPUID_7_0_ECX_VAES              (1U << 9)
822 /* Carry-Less Multiplication Quadword */
823 #define CPUID_7_0_ECX_VPCLMULQDQ        (1U << 10)
824 /* Vector Neural Network Instructions */
825 #define CPUID_7_0_ECX_AVX512VNNI        (1U << 11)
826 /* Support for VPOPCNT[B,W] and VPSHUFBITQMB */
827 #define CPUID_7_0_ECX_AVX512BITALG      (1U << 12)
828 /* POPCNT for vectors of DW/QW */
829 #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ  (1U << 14)
830 /* 5-level Page Tables */
831 #define CPUID_7_0_ECX_LA57              (1U << 16)
832 /* Read Processor ID */
833 #define CPUID_7_0_ECX_RDPID             (1U << 22)
834 /* Bus Lock Debug Exception */
835 #define CPUID_7_0_ECX_BUS_LOCK_DETECT   (1U << 24)
836 /* Cache Line Demote Instruction */
837 #define CPUID_7_0_ECX_CLDEMOTE          (1U << 25)
838 /* Move Doubleword as Direct Store Instruction */
839 #define CPUID_7_0_ECX_MOVDIRI           (1U << 27)
840 /* Move 64 Bytes as Direct Store Instruction */
841 #define CPUID_7_0_ECX_MOVDIR64B         (1U << 28)
842 /* Support SGX Launch Control */
843 #define CPUID_7_0_ECX_SGX_LC            (1U << 30)
844 /* Protection Keys for Supervisor-mode Pages */
845 #define CPUID_7_0_ECX_PKS               (1U << 31)
846 
847 /* AVX512 Neural Network Instructions */
848 #define CPUID_7_0_EDX_AVX512_4VNNIW     (1U << 2)
849 /* AVX512 Multiply Accumulation Single Precision */
850 #define CPUID_7_0_EDX_AVX512_4FMAPS     (1U << 3)
851 /* Fast Short Rep Mov */
852 #define CPUID_7_0_EDX_FSRM              (1U << 4)
853 /* AVX512 Vector Pair Intersection to a Pair of Mask Registers */
854 #define CPUID_7_0_EDX_AVX512_VP2INTERSECT (1U << 8)
855 /* SERIALIZE instruction */
856 #define CPUID_7_0_EDX_SERIALIZE         (1U << 14)
857 /* TSX Suspend Load Address Tracking instruction */
858 #define CPUID_7_0_EDX_TSX_LDTRK         (1U << 16)
859 /* AVX512_FP16 instruction */
860 #define CPUID_7_0_EDX_AVX512_FP16       (1U << 23)
861 /* AMX tile (two-dimensional register) */
862 #define CPUID_7_0_EDX_AMX_TILE          (1U << 24)
863 /* Speculation Control */
864 #define CPUID_7_0_EDX_SPEC_CTRL         (1U << 26)
865 /* Single Thread Indirect Branch Predictors */
866 #define CPUID_7_0_EDX_STIBP             (1U << 27)
867 /* Arch Capabilities */
868 #define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29)
869 /* Core Capability */
870 #define CPUID_7_0_EDX_CORE_CAPABILITY   (1U << 30)
871 /* Speculative Store Bypass Disable */
872 #define CPUID_7_0_EDX_SPEC_CTRL_SSBD    (1U << 31)
873 
874 /* AVX VNNI Instruction */
875 #define CPUID_7_1_EAX_AVX_VNNI          (1U << 4)
876 /* AVX512 BFloat16 Instruction */
877 #define CPUID_7_1_EAX_AVX512_BF16       (1U << 5)
878 /* XFD Extend Feature Disabled */
879 #define CPUID_D_1_EAX_XFD               (1U << 4)
880 
881 /* Packets which contain IP payload have LIP values */
882 #define CPUID_14_0_ECX_LIP              (1U << 31)
883 
884 /* CLZERO instruction */
885 #define CPUID_8000_0008_EBX_CLZERO      (1U << 0)
886 /* Always save/restore FP error pointers */
887 #define CPUID_8000_0008_EBX_XSAVEERPTR  (1U << 2)
888 /* Write back and do not invalidate cache */
889 #define CPUID_8000_0008_EBX_WBNOINVD    (1U << 9)
890 /* Indirect Branch Prediction Barrier */
891 #define CPUID_8000_0008_EBX_IBPB        (1U << 12)
892 /* Indirect Branch Restricted Speculation */
893 #define CPUID_8000_0008_EBX_IBRS        (1U << 14)
894 /* Single Thread Indirect Branch Predictors */
895 #define CPUID_8000_0008_EBX_STIBP       (1U << 15)
896 /* Speculative Store Bypass Disable */
897 #define CPUID_8000_0008_EBX_AMD_SSBD    (1U << 24)
898 
899 #define CPUID_XSAVE_XSAVEOPT   (1U << 0)
900 #define CPUID_XSAVE_XSAVEC     (1U << 1)
901 #define CPUID_XSAVE_XGETBV1    (1U << 2)
902 #define CPUID_XSAVE_XSAVES     (1U << 3)
903 
904 #define CPUID_6_EAX_ARAT       (1U << 2)
905 
906 /* CPUID[0x80000007].EDX flags: */
907 #define CPUID_APM_INVTSC       (1U << 8)
908 
909 #define CPUID_VENDOR_SZ      12
910 
911 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
912 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
913 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
914 #define CPUID_VENDOR_INTEL "GenuineIntel"
915 
916 #define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
917 #define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */
918 #define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */
919 #define CPUID_VENDOR_AMD   "AuthenticAMD"
920 
921 #define CPUID_VENDOR_VIA   "CentaurHauls"
922 
923 #define CPUID_VENDOR_HYGON    "HygonGenuine"
924 
925 #define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
926                            (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
927                            (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
928 #define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
929                          (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
930                          (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
931 
932 #define CPUID_MWAIT_IBE     (1U << 1) /* Interrupts can exit capability */
933 #define CPUID_MWAIT_EMX     (1U << 0) /* enumeration supported */
934 
935 /* CPUID[0xB].ECX level types */
936 #define CPUID_TOPOLOGY_LEVEL_INVALID  (0U << 8)
937 #define CPUID_TOPOLOGY_LEVEL_SMT      (1U << 8)
938 #define CPUID_TOPOLOGY_LEVEL_CORE     (2U << 8)
939 #define CPUID_TOPOLOGY_LEVEL_DIE      (5U << 8)
940 
941 /* MSR Feature Bits */
942 #define MSR_ARCH_CAP_RDCL_NO            (1U << 0)
943 #define MSR_ARCH_CAP_IBRS_ALL           (1U << 1)
944 #define MSR_ARCH_CAP_RSBA               (1U << 2)
945 #define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3)
946 #define MSR_ARCH_CAP_SSB_NO             (1U << 4)
947 #define MSR_ARCH_CAP_MDS_NO             (1U << 5)
948 #define MSR_ARCH_CAP_PSCHANGE_MC_NO     (1U << 6)
949 #define MSR_ARCH_CAP_TSX_CTRL_MSR       (1U << 7)
950 #define MSR_ARCH_CAP_TAA_NO             (1U << 8)
951 
952 #define MSR_CORE_CAP_SPLIT_LOCK_DETECT  (1U << 5)
953 
954 /* VMX MSR features */
955 #define MSR_VMX_BASIC_VMCS_REVISION_MASK             0x7FFFFFFFull
956 #define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK         (0x00001FFFull << 32)
957 #define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK             (0x003C0000ull << 32)
958 #define MSR_VMX_BASIC_DUAL_MONITOR                   (1ULL << 49)
959 #define MSR_VMX_BASIC_INS_OUTS                       (1ULL << 54)
960 #define MSR_VMX_BASIC_TRUE_CTLS                      (1ULL << 55)
961 
962 #define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK     0x1Full
963 #define MSR_VMX_MISC_STORE_LMA                       (1ULL << 5)
964 #define MSR_VMX_MISC_ACTIVITY_HLT                    (1ULL << 6)
965 #define MSR_VMX_MISC_ACTIVITY_SHUTDOWN               (1ULL << 7)
966 #define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI              (1ULL << 8)
967 #define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK          0x0E000000ull
968 #define MSR_VMX_MISC_VMWRITE_VMEXIT                  (1ULL << 29)
969 #define MSR_VMX_MISC_ZERO_LEN_INJECT                 (1ULL << 30)
970 
971 #define MSR_VMX_EPT_EXECONLY                         (1ULL << 0)
972 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_4               (1ULL << 6)
973 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_5               (1ULL << 7)
974 #define MSR_VMX_EPT_UC                               (1ULL << 8)
975 #define MSR_VMX_EPT_WB                               (1ULL << 14)
976 #define MSR_VMX_EPT_2MB                              (1ULL << 16)
977 #define MSR_VMX_EPT_1GB                              (1ULL << 17)
978 #define MSR_VMX_EPT_INVEPT                           (1ULL << 20)
979 #define MSR_VMX_EPT_AD_BITS                          (1ULL << 21)
980 #define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO             (1ULL << 22)
981 #define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT            (1ULL << 25)
982 #define MSR_VMX_EPT_INVEPT_ALL_CONTEXT               (1ULL << 26)
983 #define MSR_VMX_EPT_INVVPID                          (1ULL << 32)
984 #define MSR_VMX_EPT_INVVPID_SINGLE_ADDR              (1ULL << 40)
985 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT           (1ULL << 41)
986 #define MSR_VMX_EPT_INVVPID_ALL_CONTEXT              (1ULL << 42)
987 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43)
988 
989 #define MSR_VMX_VMFUNC_EPT_SWITCHING                 (1ULL << 0)
990 
991 
992 /* VMX controls */
993 #define VMX_CPU_BASED_VIRTUAL_INTR_PENDING          0x00000004
994 #define VMX_CPU_BASED_USE_TSC_OFFSETING             0x00000008
995 #define VMX_CPU_BASED_HLT_EXITING                   0x00000080
996 #define VMX_CPU_BASED_INVLPG_EXITING                0x00000200
997 #define VMX_CPU_BASED_MWAIT_EXITING                 0x00000400
998 #define VMX_CPU_BASED_RDPMC_EXITING                 0x00000800
999 #define VMX_CPU_BASED_RDTSC_EXITING                 0x00001000
1000 #define VMX_CPU_BASED_CR3_LOAD_EXITING              0x00008000
1001 #define VMX_CPU_BASED_CR3_STORE_EXITING             0x00010000
1002 #define VMX_CPU_BASED_CR8_LOAD_EXITING              0x00080000
1003 #define VMX_CPU_BASED_CR8_STORE_EXITING             0x00100000
1004 #define VMX_CPU_BASED_TPR_SHADOW                    0x00200000
1005 #define VMX_CPU_BASED_VIRTUAL_NMI_PENDING           0x00400000
1006 #define VMX_CPU_BASED_MOV_DR_EXITING                0x00800000
1007 #define VMX_CPU_BASED_UNCOND_IO_EXITING             0x01000000
1008 #define VMX_CPU_BASED_USE_IO_BITMAPS                0x02000000
1009 #define VMX_CPU_BASED_MONITOR_TRAP_FLAG             0x08000000
1010 #define VMX_CPU_BASED_USE_MSR_BITMAPS               0x10000000
1011 #define VMX_CPU_BASED_MONITOR_EXITING               0x20000000
1012 #define VMX_CPU_BASED_PAUSE_EXITING                 0x40000000
1013 #define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS   0x80000000
1014 
1015 #define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
1016 #define VMX_SECONDARY_EXEC_ENABLE_EPT               0x00000002
1017 #define VMX_SECONDARY_EXEC_DESC                     0x00000004
1018 #define VMX_SECONDARY_EXEC_RDTSCP                   0x00000008
1019 #define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE   0x00000010
1020 #define VMX_SECONDARY_EXEC_ENABLE_VPID              0x00000020
1021 #define VMX_SECONDARY_EXEC_WBINVD_EXITING           0x00000040
1022 #define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST       0x00000080
1023 #define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT       0x00000100
1024 #define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY    0x00000200
1025 #define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING       0x00000400
1026 #define VMX_SECONDARY_EXEC_RDRAND_EXITING           0x00000800
1027 #define VMX_SECONDARY_EXEC_ENABLE_INVPCID           0x00001000
1028 #define VMX_SECONDARY_EXEC_ENABLE_VMFUNC            0x00002000
1029 #define VMX_SECONDARY_EXEC_SHADOW_VMCS              0x00004000
1030 #define VMX_SECONDARY_EXEC_ENCLS_EXITING            0x00008000
1031 #define VMX_SECONDARY_EXEC_RDSEED_EXITING           0x00010000
1032 #define VMX_SECONDARY_EXEC_ENABLE_PML               0x00020000
1033 #define VMX_SECONDARY_EXEC_XSAVES                   0x00100000
1034 #define VMX_SECONDARY_EXEC_TSC_SCALING              0x02000000
1035 
1036 #define VMX_PIN_BASED_EXT_INTR_MASK                 0x00000001
1037 #define VMX_PIN_BASED_NMI_EXITING                   0x00000008
1038 #define VMX_PIN_BASED_VIRTUAL_NMIS                  0x00000020
1039 #define VMX_PIN_BASED_VMX_PREEMPTION_TIMER          0x00000040
1040 #define VMX_PIN_BASED_POSTED_INTR                   0x00000080
1041 
1042 #define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS             0x00000004
1043 #define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE            0x00000200
1044 #define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL      0x00001000
1045 #define VMX_VM_EXIT_ACK_INTR_ON_EXIT                0x00008000
1046 #define VMX_VM_EXIT_SAVE_IA32_PAT                   0x00040000
1047 #define VMX_VM_EXIT_LOAD_IA32_PAT                   0x00080000
1048 #define VMX_VM_EXIT_SAVE_IA32_EFER                  0x00100000
1049 #define VMX_VM_EXIT_LOAD_IA32_EFER                  0x00200000
1050 #define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER       0x00400000
1051 #define VMX_VM_EXIT_CLEAR_BNDCFGS                   0x00800000
1052 #define VMX_VM_EXIT_PT_CONCEAL_PIP                  0x01000000
1053 #define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL             0x02000000
1054 #define VMX_VM_EXIT_LOAD_IA32_PKRS                  0x20000000
1055 
1056 #define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS            0x00000004
1057 #define VMX_VM_ENTRY_IA32E_MODE                     0x00000200
1058 #define VMX_VM_ENTRY_SMM                            0x00000400
1059 #define VMX_VM_ENTRY_DEACT_DUAL_MONITOR             0x00000800
1060 #define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL     0x00002000
1061 #define VMX_VM_ENTRY_LOAD_IA32_PAT                  0x00004000
1062 #define VMX_VM_ENTRY_LOAD_IA32_EFER                 0x00008000
1063 #define VMX_VM_ENTRY_LOAD_BNDCFGS                   0x00010000
1064 #define VMX_VM_ENTRY_PT_CONCEAL_PIP                 0x00020000
1065 #define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL             0x00040000
1066 #define VMX_VM_ENTRY_LOAD_IA32_PKRS                 0x00400000
1067 
1068 /* Supported Hyper-V Enlightenments */
1069 #define HYPERV_FEAT_RELAXED             0
1070 #define HYPERV_FEAT_VAPIC               1
1071 #define HYPERV_FEAT_TIME                2
1072 #define HYPERV_FEAT_CRASH               3
1073 #define HYPERV_FEAT_RESET               4
1074 #define HYPERV_FEAT_VPINDEX             5
1075 #define HYPERV_FEAT_RUNTIME             6
1076 #define HYPERV_FEAT_SYNIC               7
1077 #define HYPERV_FEAT_STIMER              8
1078 #define HYPERV_FEAT_FREQUENCIES         9
1079 #define HYPERV_FEAT_REENLIGHTENMENT     10
1080 #define HYPERV_FEAT_TLBFLUSH            11
1081 #define HYPERV_FEAT_EVMCS               12
1082 #define HYPERV_FEAT_IPI                 13
1083 #define HYPERV_FEAT_STIMER_DIRECT       14
1084 #define HYPERV_FEAT_AVIC                15
1085 
1086 #ifndef HYPERV_SPINLOCK_NEVER_NOTIFY
1087 #define HYPERV_SPINLOCK_NEVER_NOTIFY             0xFFFFFFFF
1088 #endif
1089 
1090 #define EXCP00_DIVZ	0
1091 #define EXCP01_DB	1
1092 #define EXCP02_NMI	2
1093 #define EXCP03_INT3	3
1094 #define EXCP04_INTO	4
1095 #define EXCP05_BOUND	5
1096 #define EXCP06_ILLOP	6
1097 #define EXCP07_PREX	7
1098 #define EXCP08_DBLE	8
1099 #define EXCP09_XERR	9
1100 #define EXCP0A_TSS	10
1101 #define EXCP0B_NOSEG	11
1102 #define EXCP0C_STACK	12
1103 #define EXCP0D_GPF	13
1104 #define EXCP0E_PAGE	14
1105 #define EXCP10_COPR	16
1106 #define EXCP11_ALGN	17
1107 #define EXCP12_MCHK	18
1108 
1109 #define EXCP_VMEXIT     0x100 /* only for system emulation */
1110 #define EXCP_SYSCALL    0x101 /* only for user emulation */
1111 #define EXCP_VSYSCALL   0x102 /* only for user emulation */
1112 
1113 /* i386-specific interrupt pending bits.  */
1114 #define CPU_INTERRUPT_POLL      CPU_INTERRUPT_TGT_EXT_1
1115 #define CPU_INTERRUPT_SMI       CPU_INTERRUPT_TGT_EXT_2
1116 #define CPU_INTERRUPT_NMI       CPU_INTERRUPT_TGT_EXT_3
1117 #define CPU_INTERRUPT_MCE       CPU_INTERRUPT_TGT_EXT_4
1118 #define CPU_INTERRUPT_VIRQ      CPU_INTERRUPT_TGT_INT_0
1119 #define CPU_INTERRUPT_SIPI      CPU_INTERRUPT_TGT_INT_1
1120 #define CPU_INTERRUPT_TPR       CPU_INTERRUPT_TGT_INT_2
1121 
1122 /* Use a clearer name for this.  */
1123 #define CPU_INTERRUPT_INIT      CPU_INTERRUPT_RESET
1124 
1125 /* Instead of computing the condition codes after each x86 instruction,
1126  * QEMU just stores one operand (called CC_SRC), the result
1127  * (called CC_DST) and the type of operation (called CC_OP). When the
1128  * condition codes are needed, the condition codes can be calculated
1129  * using this information. Condition codes are not generated if they
1130  * are only needed for conditional branches.
1131  */
1132 typedef enum {
1133     CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1134     CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
1135 
1136     CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
1137     CC_OP_MULW,
1138     CC_OP_MULL,
1139     CC_OP_MULQ,
1140 
1141     CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1142     CC_OP_ADDW,
1143     CC_OP_ADDL,
1144     CC_OP_ADDQ,
1145 
1146     CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1147     CC_OP_ADCW,
1148     CC_OP_ADCL,
1149     CC_OP_ADCQ,
1150 
1151     CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1152     CC_OP_SUBW,
1153     CC_OP_SUBL,
1154     CC_OP_SUBQ,
1155 
1156     CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1157     CC_OP_SBBW,
1158     CC_OP_SBBL,
1159     CC_OP_SBBQ,
1160 
1161     CC_OP_LOGICB, /* modify all flags, CC_DST = res */
1162     CC_OP_LOGICW,
1163     CC_OP_LOGICL,
1164     CC_OP_LOGICQ,
1165 
1166     CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1167     CC_OP_INCW,
1168     CC_OP_INCL,
1169     CC_OP_INCQ,
1170 
1171     CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
1172     CC_OP_DECW,
1173     CC_OP_DECL,
1174     CC_OP_DECQ,
1175 
1176     CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
1177     CC_OP_SHLW,
1178     CC_OP_SHLL,
1179     CC_OP_SHLQ,
1180 
1181     CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
1182     CC_OP_SARW,
1183     CC_OP_SARL,
1184     CC_OP_SARQ,
1185 
1186     CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
1187     CC_OP_BMILGW,
1188     CC_OP_BMILGL,
1189     CC_OP_BMILGQ,
1190 
1191     CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest.  */
1192     CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest.  */
1193     CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest.  */
1194 
1195     CC_OP_CLR, /* Z set, all other flags clear.  */
1196     CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear.  */
1197 
1198     CC_OP_NB,
1199 } CCOp;
1200 
1201 typedef struct SegmentCache {
1202     uint32_t selector;
1203     target_ulong base;
1204     uint32_t limit;
1205     uint32_t flags;
1206 } SegmentCache;
1207 
1208 #define MMREG_UNION(n, bits)        \
1209     union n {                       \
1210         uint8_t  _b_##n[(bits)/8];  \
1211         uint16_t _w_##n[(bits)/16]; \
1212         uint32_t _l_##n[(bits)/32]; \
1213         uint64_t _q_##n[(bits)/64]; \
1214         float32  _s_##n[(bits)/32]; \
1215         float64  _d_##n[(bits)/64]; \
1216     }
1217 
1218 typedef union {
1219     uint8_t _b[16];
1220     uint16_t _w[8];
1221     uint32_t _l[4];
1222     uint64_t _q[2];
1223 } XMMReg;
1224 
1225 typedef union {
1226     uint8_t _b[32];
1227     uint16_t _w[16];
1228     uint32_t _l[8];
1229     uint64_t _q[4];
1230 } YMMReg;
1231 
1232 typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
1233 typedef MMREG_UNION(MMXReg, 64)  MMXReg;
1234 
1235 typedef struct BNDReg {
1236     uint64_t lb;
1237     uint64_t ub;
1238 } BNDReg;
1239 
1240 typedef struct BNDCSReg {
1241     uint64_t cfgu;
1242     uint64_t sts;
1243 } BNDCSReg;
1244 
1245 #define BNDCFG_ENABLE       1ULL
1246 #define BNDCFG_BNDPRESERVE  2ULL
1247 #define BNDCFG_BDIR_MASK    TARGET_PAGE_MASK
1248 
1249 #ifdef HOST_WORDS_BIGENDIAN
1250 #define ZMM_B(n) _b_ZMMReg[63 - (n)]
1251 #define ZMM_W(n) _w_ZMMReg[31 - (n)]
1252 #define ZMM_L(n) _l_ZMMReg[15 - (n)]
1253 #define ZMM_S(n) _s_ZMMReg[15 - (n)]
1254 #define ZMM_Q(n) _q_ZMMReg[7 - (n)]
1255 #define ZMM_D(n) _d_ZMMReg[7 - (n)]
1256 
1257 #define MMX_B(n) _b_MMXReg[7 - (n)]
1258 #define MMX_W(n) _w_MMXReg[3 - (n)]
1259 #define MMX_L(n) _l_MMXReg[1 - (n)]
1260 #define MMX_S(n) _s_MMXReg[1 - (n)]
1261 #else
1262 #define ZMM_B(n) _b_ZMMReg[n]
1263 #define ZMM_W(n) _w_ZMMReg[n]
1264 #define ZMM_L(n) _l_ZMMReg[n]
1265 #define ZMM_S(n) _s_ZMMReg[n]
1266 #define ZMM_Q(n) _q_ZMMReg[n]
1267 #define ZMM_D(n) _d_ZMMReg[n]
1268 
1269 #define MMX_B(n) _b_MMXReg[n]
1270 #define MMX_W(n) _w_MMXReg[n]
1271 #define MMX_L(n) _l_MMXReg[n]
1272 #define MMX_S(n) _s_MMXReg[n]
1273 #endif
1274 #define MMX_Q(n) _q_MMXReg[n]
1275 
1276 typedef union {
1277     floatx80 d __attribute__((aligned(16)));
1278     MMXReg mmx;
1279 } FPReg;
1280 
1281 typedef struct {
1282     uint64_t base;
1283     uint64_t mask;
1284 } MTRRVar;
1285 
1286 #define CPU_NB_REGS64 16
1287 #define CPU_NB_REGS32 8
1288 
1289 #ifdef TARGET_X86_64
1290 #define CPU_NB_REGS CPU_NB_REGS64
1291 #else
1292 #define CPU_NB_REGS CPU_NB_REGS32
1293 #endif
1294 
1295 #define MAX_FIXED_COUNTERS 3
1296 #define MAX_GP_COUNTERS    (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
1297 
1298 #define TARGET_INSN_START_EXTRA_WORDS 1
1299 
1300 #define NB_OPMASK_REGS 8
1301 
1302 /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
1303  * that APIC ID hasn't been set yet
1304  */
1305 #define UNASSIGNED_APIC_ID 0xFFFFFFFF
1306 
1307 typedef union X86LegacyXSaveArea {
1308     struct {
1309         uint16_t fcw;
1310         uint16_t fsw;
1311         uint8_t ftw;
1312         uint8_t reserved;
1313         uint16_t fpop;
1314         uint64_t fpip;
1315         uint64_t fpdp;
1316         uint32_t mxcsr;
1317         uint32_t mxcsr_mask;
1318         FPReg fpregs[8];
1319         uint8_t xmm_regs[16][16];
1320     };
1321     uint8_t data[512];
1322 } X86LegacyXSaveArea;
1323 
1324 typedef struct X86XSaveHeader {
1325     uint64_t xstate_bv;
1326     uint64_t xcomp_bv;
1327     uint64_t reserve0;
1328     uint8_t reserved[40];
1329 } X86XSaveHeader;
1330 
1331 /* Ext. save area 2: AVX State */
1332 typedef struct XSaveAVX {
1333     uint8_t ymmh[16][16];
1334 } XSaveAVX;
1335 
1336 /* Ext. save area 3: BNDREG */
1337 typedef struct XSaveBNDREG {
1338     BNDReg bnd_regs[4];
1339 } XSaveBNDREG;
1340 
1341 /* Ext. save area 4: BNDCSR */
1342 typedef union XSaveBNDCSR {
1343     BNDCSReg bndcsr;
1344     uint8_t data[64];
1345 } XSaveBNDCSR;
1346 
1347 /* Ext. save area 5: Opmask */
1348 typedef struct XSaveOpmask {
1349     uint64_t opmask_regs[NB_OPMASK_REGS];
1350 } XSaveOpmask;
1351 
1352 /* Ext. save area 6: ZMM_Hi256 */
1353 typedef struct XSaveZMM_Hi256 {
1354     uint8_t zmm_hi256[16][32];
1355 } XSaveZMM_Hi256;
1356 
1357 /* Ext. save area 7: Hi16_ZMM */
1358 typedef struct XSaveHi16_ZMM {
1359     uint8_t hi16_zmm[16][64];
1360 } XSaveHi16_ZMM;
1361 
1362 /* Ext. save area 9: PKRU state */
1363 typedef struct XSavePKRU {
1364     uint32_t pkru;
1365     uint32_t padding;
1366 } XSavePKRU;
1367 
1368 /* Ext. save area 17: AMX XTILECFG state */
1369 typedef struct XSaveXTILECFG {
1370     uint8_t xtilecfg[64];
1371 } XSaveXTILECFG;
1372 
1373 /* Ext. save area 18: AMX XTILEDATA state */
1374 typedef struct XSaveXTILEDATA {
1375     uint8_t xtiledata[8][1024];
1376 } XSaveXTILEDATA;
1377 
1378 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
1379 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
1380 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
1381 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
1382 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
1383 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
1384 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
1385 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILECFG) != 0x40);
1386 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILEDATA) != 0x2000);
1387 
1388 typedef struct ExtSaveArea {
1389     uint32_t feature, bits;
1390     uint32_t offset, size;
1391     uint32_t ecx;
1392 } ExtSaveArea;
1393 
1394 #define XSAVE_STATE_AREA_COUNT (XSTATE_XTILE_DATA_BIT + 1)
1395 
1396 extern ExtSaveArea x86_ext_save_areas[XSAVE_STATE_AREA_COUNT];
1397 
1398 typedef enum TPRAccess {
1399     TPR_ACCESS_READ,
1400     TPR_ACCESS_WRITE,
1401 } TPRAccess;
1402 
1403 /* Cache information data structures: */
1404 
1405 enum CacheType {
1406     DATA_CACHE,
1407     INSTRUCTION_CACHE,
1408     UNIFIED_CACHE
1409 };
1410 
1411 typedef struct CPUCacheInfo {
1412     enum CacheType type;
1413     uint8_t level;
1414     /* Size in bytes */
1415     uint32_t size;
1416     /* Line size, in bytes */
1417     uint16_t line_size;
1418     /*
1419      * Associativity.
1420      * Note: representation of fully-associative caches is not implemented
1421      */
1422     uint8_t associativity;
1423     /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */
1424     uint8_t partitions;
1425     /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */
1426     uint32_t sets;
1427     /*
1428      * Lines per tag.
1429      * AMD-specific: CPUID[0x80000005], CPUID[0x80000006].
1430      * (Is this synonym to @partitions?)
1431      */
1432     uint8_t lines_per_tag;
1433 
1434     /* Self-initializing cache */
1435     bool self_init;
1436     /*
1437      * WBINVD/INVD is not guaranteed to act upon lower level caches of
1438      * non-originating threads sharing this cache.
1439      * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0]
1440      */
1441     bool no_invd_sharing;
1442     /*
1443      * Cache is inclusive of lower cache levels.
1444      * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1].
1445      */
1446     bool inclusive;
1447     /*
1448      * A complex function is used to index the cache, potentially using all
1449      * address bits.  CPUID[4].EDX[bit 2].
1450      */
1451     bool complex_indexing;
1452 } CPUCacheInfo;
1453 
1454 
1455 typedef struct CPUCaches {
1456         CPUCacheInfo *l1d_cache;
1457         CPUCacheInfo *l1i_cache;
1458         CPUCacheInfo *l2_cache;
1459         CPUCacheInfo *l3_cache;
1460 } CPUCaches;
1461 
1462 typedef struct HVFX86LazyFlags {
1463     target_ulong result;
1464     target_ulong auxbits;
1465 } HVFX86LazyFlags;
1466 
1467 typedef struct CPUArchState {
1468     /* standard registers */
1469     target_ulong regs[CPU_NB_REGS];
1470     target_ulong eip;
1471     target_ulong eflags; /* eflags register. During CPU emulation, CC
1472                         flags and DF are set to zero because they are
1473                         stored elsewhere */
1474 
1475     /* emulator internal eflags handling */
1476     target_ulong cc_dst;
1477     target_ulong cc_src;
1478     target_ulong cc_src2;
1479     uint32_t cc_op;
1480     int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
1481     uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
1482                         are known at translation time. */
1483     uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
1484 
1485     /* segments */
1486     SegmentCache segs[6]; /* selector values */
1487     SegmentCache ldt;
1488     SegmentCache tr;
1489     SegmentCache gdt; /* only base and limit are used */
1490     SegmentCache idt; /* only base and limit are used */
1491 
1492     target_ulong cr[5]; /* NOTE: cr1 is unused */
1493 
1494     bool pdptrs_valid;
1495     uint64_t pdptrs[4];
1496     int32_t a20_mask;
1497 
1498     BNDReg bnd_regs[4];
1499     BNDCSReg bndcs_regs;
1500     uint64_t msr_bndcfgs;
1501     uint64_t efer;
1502 
1503     /* Beginning of state preserved by INIT (dummy marker).  */
1504     struct {} start_init_save;
1505 
1506     /* FPU state */
1507     unsigned int fpstt; /* top of stack index */
1508     uint16_t fpus;
1509     uint16_t fpuc;
1510     uint8_t fptags[8];   /* 0 = valid, 1 = empty */
1511     FPReg fpregs[8];
1512     /* KVM-only so far */
1513     uint16_t fpop;
1514     uint16_t fpcs;
1515     uint16_t fpds;
1516     uint64_t fpip;
1517     uint64_t fpdp;
1518 
1519     /* emulator internal variables */
1520     float_status fp_status;
1521     floatx80 ft0;
1522 
1523     float_status mmx_status; /* for 3DNow! float ops */
1524     float_status sse_status;
1525     uint32_t mxcsr;
1526     ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1527     ZMMReg xmm_t0;
1528     MMXReg mmx_t0;
1529 
1530     XMMReg ymmh_regs[CPU_NB_REGS];
1531 
1532     uint64_t opmask_regs[NB_OPMASK_REGS];
1533     YMMReg zmmh_regs[CPU_NB_REGS];
1534     ZMMReg hi16_zmm_regs[CPU_NB_REGS];
1535 #ifdef TARGET_X86_64
1536     uint8_t xtilecfg[64];
1537     uint8_t xtiledata[8192];
1538 #endif
1539 
1540     /* sysenter registers */
1541     uint32_t sysenter_cs;
1542     target_ulong sysenter_esp;
1543     target_ulong sysenter_eip;
1544     uint64_t star;
1545 
1546     uint64_t vm_hsave;
1547 
1548 #ifdef TARGET_X86_64
1549     target_ulong lstar;
1550     target_ulong cstar;
1551     target_ulong fmask;
1552     target_ulong kernelgsbase;
1553 #endif
1554 
1555     uint64_t tsc;
1556     uint64_t tsc_adjust;
1557     uint64_t tsc_deadline;
1558     uint64_t tsc_aux;
1559 
1560     uint64_t xcr0;
1561 
1562     uint64_t mcg_status;
1563     uint64_t msr_ia32_misc_enable;
1564     uint64_t msr_ia32_feature_control;
1565     uint64_t msr_ia32_sgxlepubkeyhash[4];
1566 
1567     uint64_t msr_fixed_ctr_ctrl;
1568     uint64_t msr_global_ctrl;
1569     uint64_t msr_global_status;
1570     uint64_t msr_global_ovf_ctrl;
1571     uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1572     uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1573     uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
1574 
1575     uint64_t pat;
1576     uint32_t smbase;
1577     uint64_t msr_smi_count;
1578 
1579     uint32_t pkru;
1580     uint32_t pkrs;
1581     uint32_t tsx_ctrl;
1582 
1583     uint64_t spec_ctrl;
1584     uint64_t amd_tsc_scale_msr;
1585     uint64_t virt_ssbd;
1586 
1587     /* End of state preserved by INIT (dummy marker).  */
1588     struct {} end_init_save;
1589 
1590     uint64_t system_time_msr;
1591     uint64_t wall_clock_msr;
1592     uint64_t steal_time_msr;
1593     uint64_t async_pf_en_msr;
1594     uint64_t async_pf_int_msr;
1595     uint64_t pv_eoi_en_msr;
1596     uint64_t poll_control_msr;
1597 
1598     /* Partition-wide HV MSRs, will be updated only on the first vcpu */
1599     uint64_t msr_hv_hypercall;
1600     uint64_t msr_hv_guest_os_id;
1601     uint64_t msr_hv_tsc;
1602 
1603     /* Per-VCPU HV MSRs */
1604     uint64_t msr_hv_vapic;
1605     uint64_t msr_hv_crash_params[HV_CRASH_PARAMS];
1606     uint64_t msr_hv_runtime;
1607     uint64_t msr_hv_synic_control;
1608     uint64_t msr_hv_synic_evt_page;
1609     uint64_t msr_hv_synic_msg_page;
1610     uint64_t msr_hv_synic_sint[HV_SINT_COUNT];
1611     uint64_t msr_hv_stimer_config[HV_STIMER_COUNT];
1612     uint64_t msr_hv_stimer_count[HV_STIMER_COUNT];
1613     uint64_t msr_hv_reenlightenment_control;
1614     uint64_t msr_hv_tsc_emulation_control;
1615     uint64_t msr_hv_tsc_emulation_status;
1616 
1617     uint64_t msr_rtit_ctrl;
1618     uint64_t msr_rtit_status;
1619     uint64_t msr_rtit_output_base;
1620     uint64_t msr_rtit_output_mask;
1621     uint64_t msr_rtit_cr3_match;
1622     uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS];
1623 
1624     /* Per-VCPU XFD MSRs */
1625     uint64_t msr_xfd;
1626     uint64_t msr_xfd_err;
1627 
1628     /* exception/interrupt handling */
1629     int error_code;
1630     int exception_is_int;
1631     target_ulong exception_next_eip;
1632     target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
1633     union {
1634         struct CPUBreakpoint *cpu_breakpoint[4];
1635         struct CPUWatchpoint *cpu_watchpoint[4];
1636     }; /* break/watchpoints for dr[0..3] */
1637     int old_exception;  /* exception in flight */
1638 
1639     uint64_t vm_vmcb;
1640     uint64_t tsc_offset;
1641     uint64_t intercept;
1642     uint16_t intercept_cr_read;
1643     uint16_t intercept_cr_write;
1644     uint16_t intercept_dr_read;
1645     uint16_t intercept_dr_write;
1646     uint32_t intercept_exceptions;
1647     uint64_t nested_cr3;
1648     uint32_t nested_pg_mode;
1649     uint8_t v_tpr;
1650     uint32_t int_ctl;
1651 
1652     /* KVM states, automatically cleared on reset */
1653     uint8_t nmi_injected;
1654     uint8_t nmi_pending;
1655 
1656     uintptr_t retaddr;
1657 
1658     /* Fields up to this point are cleared by a CPU reset */
1659     struct {} end_reset_fields;
1660 
1661     /* Fields after this point are preserved across CPU reset. */
1662 
1663     /* processor features (e.g. for CPUID insn) */
1664     /* Minimum cpuid leaf 7 value */
1665     uint32_t cpuid_level_func7;
1666     /* Actual cpuid leaf 7 value */
1667     uint32_t cpuid_min_level_func7;
1668     /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1669     uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1670     /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1671     uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1672     /* Actual level/xlevel/xlevel2 value: */
1673     uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
1674     uint32_t cpuid_vendor1;
1675     uint32_t cpuid_vendor2;
1676     uint32_t cpuid_vendor3;
1677     uint32_t cpuid_version;
1678     FeatureWordArray features;
1679     /* Features that were explicitly enabled/disabled */
1680     FeatureWordArray user_features;
1681     uint32_t cpuid_model[12];
1682     /* Cache information for CPUID.  When legacy-cache=on, the cache data
1683      * on each CPUID leaf will be different, because we keep compatibility
1684      * with old QEMU versions.
1685      */
1686     CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd;
1687 
1688     /* MTRRs */
1689     uint64_t mtrr_fixed[11];
1690     uint64_t mtrr_deftype;
1691     MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
1692 
1693     /* For KVM */
1694     uint32_t mp_state;
1695     int32_t exception_nr;
1696     int32_t interrupt_injected;
1697     uint8_t soft_interrupt;
1698     uint8_t exception_pending;
1699     uint8_t exception_injected;
1700     uint8_t has_error_code;
1701     uint8_t exception_has_payload;
1702     uint64_t exception_payload;
1703     uint32_t ins_len;
1704     uint32_t sipi_vector;
1705     bool tsc_valid;
1706     int64_t tsc_khz;
1707     int64_t user_tsc_khz; /* for sanity check only */
1708     uint64_t apic_bus_freq;
1709 #if defined(CONFIG_KVM) || defined(CONFIG_HVF)
1710     void *xsave_buf;
1711     uint32_t xsave_buf_len;
1712 #endif
1713 #if defined(CONFIG_KVM)
1714     struct kvm_nested_state *nested_state;
1715 #endif
1716 #if defined(CONFIG_HVF)
1717     HVFX86LazyFlags hvf_lflags;
1718     void *hvf_mmio_buf;
1719 #endif
1720 
1721     uint64_t mcg_cap;
1722     uint64_t mcg_ctl;
1723     uint64_t mcg_ext_ctl;
1724     uint64_t mce_banks[MCE_BANKS_DEF*4];
1725     uint64_t xstate_bv;
1726 
1727     /* vmstate */
1728     uint16_t fpus_vmstate;
1729     uint16_t fptag_vmstate;
1730     uint16_t fpregs_format_vmstate;
1731 
1732     uint64_t xss;
1733     uint32_t umwait;
1734 
1735     TPRAccess tpr_access_type;
1736 
1737     unsigned nr_dies;
1738 } CPUX86State;
1739 
1740 struct kvm_msrs;
1741 
1742 /**
1743  * X86CPU:
1744  * @env: #CPUX86State
1745  * @migratable: If set, only migratable flags will be accepted when "enforce"
1746  * mode is used, and only migratable flags will be included in the "host"
1747  * CPU model.
1748  *
1749  * An x86 CPU.
1750  */
1751 struct ArchCPU {
1752     /*< private >*/
1753     CPUState parent_obj;
1754     /*< public >*/
1755 
1756     CPUNegativeOffsetState neg;
1757     CPUX86State env;
1758     VMChangeStateEntry *vmsentry;
1759 
1760     uint64_t ucode_rev;
1761 
1762     uint32_t hyperv_spinlock_attempts;
1763     char *hyperv_vendor;
1764     bool hyperv_synic_kvm_only;
1765     uint64_t hyperv_features;
1766     bool hyperv_passthrough;
1767     OnOffAuto hyperv_no_nonarch_cs;
1768     uint32_t hyperv_vendor_id[3];
1769     uint32_t hyperv_interface_id[4];
1770     uint32_t hyperv_limits[3];
1771     uint32_t hyperv_nested[4];
1772     bool hyperv_enforce_cpuid;
1773     uint32_t hyperv_ver_id_build;
1774     uint16_t hyperv_ver_id_major;
1775     uint16_t hyperv_ver_id_minor;
1776     uint32_t hyperv_ver_id_sp;
1777     uint8_t hyperv_ver_id_sb;
1778     uint32_t hyperv_ver_id_sn;
1779 
1780     bool check_cpuid;
1781     bool enforce_cpuid;
1782     /*
1783      * Force features to be enabled even if the host doesn't support them.
1784      * This is dangerous and should be done only for testing CPUID
1785      * compatibility.
1786      */
1787     bool force_features;
1788     bool expose_kvm;
1789     bool expose_tcg;
1790     bool migratable;
1791     bool migrate_smi_count;
1792     bool max_features; /* Enable all supported features automatically */
1793     uint32_t apic_id;
1794 
1795     /* Enables publishing of TSC increment and Local APIC bus frequencies to
1796      * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */
1797     bool vmware_cpuid_freq;
1798 
1799     /* if true the CPUID code directly forward host cache leaves to the guest */
1800     bool cache_info_passthrough;
1801 
1802     /* if true the CPUID code directly forwards
1803      * host monitor/mwait leaves to the guest */
1804     struct {
1805         uint32_t eax;
1806         uint32_t ebx;
1807         uint32_t ecx;
1808         uint32_t edx;
1809     } mwait;
1810 
1811     /* Features that were filtered out because of missing host capabilities */
1812     FeatureWordArray filtered_features;
1813 
1814     /* Enable PMU CPUID bits. This can't be enabled by default yet because
1815      * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1816      * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1817      * capabilities) directly to the guest.
1818      */
1819     bool enable_pmu;
1820 
1821     /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1822      * disabled by default to avoid breaking migration between QEMU with
1823      * different LMCE configurations.
1824      */
1825     bool enable_lmce;
1826 
1827     /* Compatibility bits for old machine types.
1828      * If true present virtual l3 cache for VM, the vcpus in the same virtual
1829      * socket share an virtual l3 cache.
1830      */
1831     bool enable_l3_cache;
1832 
1833     /* Compatibility bits for old machine types.
1834      * If true present the old cache topology information
1835      */
1836     bool legacy_cache;
1837 
1838     /* Compatibility bits for old machine types: */
1839     bool enable_cpuid_0xb;
1840 
1841     /* Enable auto level-increase for all CPUID leaves */
1842     bool full_cpuid_auto_level;
1843 
1844     /* Only advertise CPUID leaves defined by the vendor */
1845     bool vendor_cpuid_only;
1846 
1847     /* Enable auto level-increase for Intel Processor Trace leave */
1848     bool intel_pt_auto_level;
1849 
1850     /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1851     bool fill_mtrr_mask;
1852 
1853     /* if true override the phys_bits value with a value read from the host */
1854     bool host_phys_bits;
1855 
1856     /* if set, limit maximum value for phys_bits when host_phys_bits is true */
1857     uint8_t host_phys_bits_limit;
1858 
1859     /* Stop SMI delivery for migration compatibility with old machines */
1860     bool kvm_no_smi_migration;
1861 
1862     /* Forcefully disable KVM PV features not exposed in guest CPUIDs */
1863     bool kvm_pv_enforce_cpuid;
1864 
1865     /* Number of physical address bits supported */
1866     uint32_t phys_bits;
1867 
1868     /* in order to simplify APIC support, we leave this pointer to the
1869        user */
1870     struct DeviceState *apic_state;
1871     struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1872     Notifier machine_done;
1873 
1874     struct kvm_msrs *kvm_msr_buf;
1875 
1876     int32_t node_id; /* NUMA node this CPU belongs to */
1877     int32_t socket_id;
1878     int32_t die_id;
1879     int32_t core_id;
1880     int32_t thread_id;
1881 
1882     int32_t hv_max_vps;
1883 };
1884 
1885 
1886 #ifndef CONFIG_USER_ONLY
1887 extern const VMStateDescription vmstate_x86_cpu;
1888 #endif
1889 
1890 int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request);
1891 
1892 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1893                              int cpuid, void *opaque);
1894 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1895                              int cpuid, void *opaque);
1896 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1897                                  void *opaque);
1898 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1899                                  void *opaque);
1900 
1901 void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1902                                 Error **errp);
1903 
1904 void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags);
1905 
1906 hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr,
1907                                          MemTxAttrs *attrs);
1908 
1909 int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
1910 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1911 
1912 void x86_cpu_list(void);
1913 int cpu_x86_support_mca_broadcast(CPUX86State *env);
1914 
1915 #ifndef CONFIG_USER_ONLY
1916 int cpu_get_pic_interrupt(CPUX86State *s);
1917 
1918 /* MSDOS compatibility mode FPU exception support */
1919 void x86_register_ferr_irq(qemu_irq irq);
1920 void fpu_check_raise_ferr_irq(CPUX86State *s);
1921 void cpu_set_ignne(void);
1922 void cpu_clear_ignne(void);
1923 #endif
1924 
1925 /* mpx_helper.c */
1926 void cpu_sync_bndcs_hflags(CPUX86State *env);
1927 
1928 /* this function must always be used to load data in the segment
1929    cache: it synchronizes the hflags with the segment cache values */
1930 static inline void cpu_x86_load_seg_cache(CPUX86State *env,
1931                                           X86Seg seg_reg, unsigned int selector,
1932                                           target_ulong base,
1933                                           unsigned int limit,
1934                                           unsigned int flags)
1935 {
1936     SegmentCache *sc;
1937     unsigned int new_hflags;
1938 
1939     sc = &env->segs[seg_reg];
1940     sc->selector = selector;
1941     sc->base = base;
1942     sc->limit = limit;
1943     sc->flags = flags;
1944 
1945     /* update the hidden flags */
1946     {
1947         if (seg_reg == R_CS) {
1948 #ifdef TARGET_X86_64
1949             if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1950                 /* long mode */
1951                 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1952                 env->hflags &= ~(HF_ADDSEG_MASK);
1953             } else
1954 #endif
1955             {
1956                 /* legacy / compatibility case */
1957                 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1958                     >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1959                 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1960                     new_hflags;
1961             }
1962         }
1963         if (seg_reg == R_SS) {
1964             int cpl = (flags >> DESC_DPL_SHIFT) & 3;
1965 #if HF_CPL_MASK != 3
1966 #error HF_CPL_MASK is hardcoded
1967 #endif
1968             env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
1969             /* Possibly switch between BNDCFGS and BNDCFGU */
1970             cpu_sync_bndcs_hflags(env);
1971         }
1972         new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1973             >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1974         if (env->hflags & HF_CS64_MASK) {
1975             /* zero base assumed for DS, ES and SS in long mode */
1976         } else if (!(env->cr[0] & CR0_PE_MASK) ||
1977                    (env->eflags & VM_MASK) ||
1978                    !(env->hflags & HF_CS32_MASK)) {
1979             /* XXX: try to avoid this test. The problem comes from the
1980                fact that is real mode or vm86 mode we only modify the
1981                'base' and 'selector' fields of the segment cache to go
1982                faster. A solution may be to force addseg to one in
1983                translate-i386.c. */
1984             new_hflags |= HF_ADDSEG_MASK;
1985         } else {
1986             new_hflags |= ((env->segs[R_DS].base |
1987                             env->segs[R_ES].base |
1988                             env->segs[R_SS].base) != 0) <<
1989                 HF_ADDSEG_SHIFT;
1990         }
1991         env->hflags = (env->hflags &
1992                        ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
1993     }
1994 }
1995 
1996 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
1997                                                uint8_t sipi_vector)
1998 {
1999     CPUState *cs = CPU(cpu);
2000     CPUX86State *env = &cpu->env;
2001 
2002     env->eip = 0;
2003     cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
2004                            sipi_vector << 12,
2005                            env->segs[R_CS].limit,
2006                            env->segs[R_CS].flags);
2007     cs->halted = 0;
2008 }
2009 
2010 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
2011                             target_ulong *base, unsigned int *limit,
2012                             unsigned int *flags);
2013 
2014 /* op_helper.c */
2015 /* used for debug or cpu save/restore */
2016 
2017 /* cpu-exec.c */
2018 /* the following helpers are only usable in user mode simulation as
2019    they can trigger unexpected exceptions */
2020 void cpu_x86_load_seg(CPUX86State *s, X86Seg seg_reg, int selector);
2021 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
2022 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2023 void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr);
2024 void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr);
2025 
2026 /* cpu.c */
2027 void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
2028                               uint32_t vendor2, uint32_t vendor3);
2029 typedef struct PropValue {
2030     const char *prop, *value;
2031 } PropValue;
2032 void x86_cpu_apply_props(X86CPU *cpu, PropValue *props);
2033 
2034 uint32_t cpu_x86_virtual_addr_width(CPUX86State *env);
2035 
2036 /* cpu.c other functions (cpuid) */
2037 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
2038                    uint32_t *eax, uint32_t *ebx,
2039                    uint32_t *ecx, uint32_t *edx);
2040 void cpu_clear_apic_feature(CPUX86State *env);
2041 void host_cpuid(uint32_t function, uint32_t count,
2042                 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
2043 
2044 /* helper.c */
2045 void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2046 
2047 #ifndef CONFIG_USER_ONLY
2048 static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
2049 {
2050     return !!attrs.secure;
2051 }
2052 
2053 static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs)
2054 {
2055     return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs));
2056 }
2057 
2058 /*
2059  * load efer and update the corresponding hflags. XXX: do consistency
2060  * checks with cpuid bits?
2061  */
2062 void cpu_load_efer(CPUX86State *env, uint64_t val);
2063 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
2064 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
2065 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
2066 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
2067 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
2068 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
2069 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
2070 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
2071 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
2072 #endif
2073 
2074 /* will be suppressed */
2075 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
2076 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
2077 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
2078 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
2079 
2080 /* hw/pc.c */
2081 uint64_t cpu_get_tsc(CPUX86State *env);
2082 
2083 #define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
2084 #define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)
2085 #define CPU_RESOLVING_TYPE TYPE_X86_CPU
2086 
2087 #ifdef TARGET_X86_64
2088 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64")
2089 #else
2090 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32")
2091 #endif
2092 
2093 #define cpu_list x86_cpu_list
2094 
2095 /* MMU modes definitions */
2096 #define MMU_KSMAP_IDX   0
2097 #define MMU_USER_IDX    1
2098 #define MMU_KNOSMAP_IDX 2
2099 static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
2100 {
2101     return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
2102         (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
2103         ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
2104 }
2105 
2106 static inline int cpu_mmu_index_kernel(CPUX86State *env)
2107 {
2108     return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
2109         ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
2110         ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
2111 }
2112 
2113 #define CC_DST  (env->cc_dst)
2114 #define CC_SRC  (env->cc_src)
2115 #define CC_SRC2 (env->cc_src2)
2116 #define CC_OP   (env->cc_op)
2117 
2118 #include "exec/cpu-all.h"
2119 #include "svm.h"
2120 
2121 #if !defined(CONFIG_USER_ONLY)
2122 #include "hw/i386/apic.h"
2123 #endif
2124 
2125 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
2126                                         target_ulong *cs_base, uint32_t *flags)
2127 {
2128     *cs_base = env->segs[R_CS].base;
2129     *pc = *cs_base + env->eip;
2130     *flags = env->hflags |
2131         (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
2132 }
2133 
2134 void do_cpu_init(X86CPU *cpu);
2135 void do_cpu_sipi(X86CPU *cpu);
2136 
2137 #define MCE_INJECT_BROADCAST    1
2138 #define MCE_INJECT_UNCOND_AO    2
2139 
2140 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
2141                         uint64_t status, uint64_t mcg_status, uint64_t addr,
2142                         uint64_t misc, int flags);
2143 
2144 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
2145 
2146 static inline uint32_t cpu_compute_eflags(CPUX86State *env)
2147 {
2148     uint32_t eflags = env->eflags;
2149     if (tcg_enabled()) {
2150         eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
2151     }
2152     return eflags;
2153 }
2154 
2155 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
2156 {
2157     return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
2158 }
2159 
2160 static inline int32_t x86_get_a20_mask(CPUX86State *env)
2161 {
2162     if (env->hflags & HF_SMM_MASK) {
2163         return -1;
2164     } else {
2165         return env->a20_mask;
2166     }
2167 }
2168 
2169 static inline bool cpu_has_vmx(CPUX86State *env)
2170 {
2171     return env->features[FEAT_1_ECX] & CPUID_EXT_VMX;
2172 }
2173 
2174 static inline bool cpu_has_svm(CPUX86State *env)
2175 {
2176     return env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM;
2177 }
2178 
2179 /*
2180  * In order for a vCPU to enter VMX operation it must have CR4.VMXE set.
2181  * Since it was set, CR4.VMXE must remain set as long as vCPU is in
2182  * VMX operation. This is because CR4.VMXE is one of the bits set
2183  * in MSR_IA32_VMX_CR4_FIXED1.
2184  *
2185  * There is one exception to above statement when vCPU enters SMM mode.
2186  * When a vCPU enters SMM mode, it temporarily exit VMX operation and
2187  * may also reset CR4.VMXE during execution in SMM mode.
2188  * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation
2189  * and CR4.VMXE is restored to it's original value of being set.
2190  *
2191  * Therefore, when vCPU is not in SMM mode, we can infer whether
2192  * VMX is being used by examining CR4.VMXE. Otherwise, we cannot
2193  * know for certain.
2194  */
2195 static inline bool cpu_vmx_maybe_enabled(CPUX86State *env)
2196 {
2197     return cpu_has_vmx(env) &&
2198            ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK));
2199 }
2200 
2201 /* excp_helper.c */
2202 int get_pg_mode(CPUX86State *env);
2203 
2204 /* fpu_helper.c */
2205 void update_fp_status(CPUX86State *env);
2206 void update_mxcsr_status(CPUX86State *env);
2207 void update_mxcsr_from_sse_status(CPUX86State *env);
2208 
2209 static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr)
2210 {
2211     env->mxcsr = mxcsr;
2212     if (tcg_enabled()) {
2213         update_mxcsr_status(env);
2214     }
2215 }
2216 
2217 static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc)
2218 {
2219      env->fpuc = fpuc;
2220      if (tcg_enabled()) {
2221         update_fp_status(env);
2222      }
2223 }
2224 
2225 /* mem_helper.c */
2226 void helper_lock_init(void);
2227 
2228 /* svm_helper.c */
2229 #ifdef CONFIG_USER_ONLY
2230 static inline void
2231 cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
2232                               uint64_t param, uintptr_t retaddr)
2233 { /* no-op */ }
2234 static inline bool
2235 cpu_svm_has_intercept(CPUX86State *env, uint32_t type)
2236 { return false; }
2237 #else
2238 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
2239                                    uint64_t param, uintptr_t retaddr);
2240 bool cpu_svm_has_intercept(CPUX86State *env, uint32_t type);
2241 #endif
2242 
2243 /* apic.c */
2244 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
2245 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
2246                                    TPRAccess access);
2247 
2248 /* Special values for X86CPUVersion: */
2249 
2250 /* Resolve to latest CPU version */
2251 #define CPU_VERSION_LATEST -1
2252 
2253 /*
2254  * Resolve to version defined by current machine type.
2255  * See x86_cpu_set_default_version()
2256  */
2257 #define CPU_VERSION_AUTO   -2
2258 
2259 /* Don't resolve to any versioned CPU models, like old QEMU versions */
2260 #define CPU_VERSION_LEGACY  0
2261 
2262 typedef int X86CPUVersion;
2263 
2264 /*
2265  * Set default CPU model version for CPU models having
2266  * version == CPU_VERSION_AUTO.
2267  */
2268 void x86_cpu_set_default_version(X86CPUVersion version);
2269 
2270 #define APIC_DEFAULT_ADDRESS 0xfee00000
2271 #define APIC_SPACE_SIZE      0x100000
2272 
2273 /* cpu-dump.c */
2274 void x86_cpu_dump_local_apic_state(CPUState *cs, int flags);
2275 
2276 /* cpu.c */
2277 bool cpu_is_bsp(X86CPU *cpu);
2278 
2279 void x86_cpu_xrstor_all_areas(X86CPU *cpu, const void *buf, uint32_t buflen);
2280 void x86_cpu_xsave_all_areas(X86CPU *cpu, void *buf, uint32_t buflen);
2281 void x86_update_hflags(CPUX86State* env);
2282 
2283 static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat)
2284 {
2285     return !!(cpu->hyperv_features & BIT(feat));
2286 }
2287 
2288 static inline uint64_t cr4_reserved_bits(CPUX86State *env)
2289 {
2290     uint64_t reserved_bits = CR4_RESERVED_MASK;
2291     if (!env->features[FEAT_XSAVE]) {
2292         reserved_bits |= CR4_OSXSAVE_MASK;
2293     }
2294     if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMEP)) {
2295         reserved_bits |= CR4_SMEP_MASK;
2296     }
2297     if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMAP)) {
2298         reserved_bits |= CR4_SMAP_MASK;
2299     }
2300     if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE)) {
2301         reserved_bits |= CR4_FSGSBASE_MASK;
2302     }
2303     if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKU)) {
2304         reserved_bits |= CR4_PKE_MASK;
2305     }
2306     if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_LA57)) {
2307         reserved_bits |= CR4_LA57_MASK;
2308     }
2309     if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_UMIP)) {
2310         reserved_bits |= CR4_UMIP_MASK;
2311     }
2312     if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKS)) {
2313         reserved_bits |= CR4_PKS_MASK;
2314     }
2315     return reserved_bits;
2316 }
2317 
2318 static inline bool ctl_has_irq(CPUX86State *env)
2319 {
2320     uint32_t int_prio;
2321     uint32_t tpr;
2322 
2323     int_prio = (env->int_ctl & V_INTR_PRIO_MASK) >> V_INTR_PRIO_SHIFT;
2324     tpr = env->int_ctl & V_TPR_MASK;
2325 
2326     if (env->int_ctl & V_IGN_TPR_MASK) {
2327         return (env->int_ctl & V_IRQ_MASK);
2328     }
2329 
2330     return (env->int_ctl & V_IRQ_MASK) && (int_prio >= tpr);
2331 }
2332 
2333 hwaddr get_hphys(CPUState *cs, hwaddr gphys, MMUAccessType access_type,
2334                         int *prot);
2335 #if defined(TARGET_X86_64) && \
2336     defined(CONFIG_USER_ONLY) && \
2337     defined(CONFIG_LINUX)
2338 # define TARGET_VSYSCALL_PAGE  (UINT64_C(-10) << 20)
2339 #endif
2340 
2341 #endif /* I386_CPU_H */
2342